| | • | | | |---|---|--|--| | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # seeq **EEPROMS** FLASH **EPROMS** DATA COM **EEPLD MILITARY** RELIABILITY **APPLICATIONS** GENERAL INFORMATION ### **Table of Contents** | 1 | EEPROMS | | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | EEPROMS (Electrically Erasable Pro | grammable Read Only Memories) | | | EEPROM Alternate Source | | | | | | | <u>ത</u> | 52B13/52B13H<br>52B33/52B33H<br>2804A<br>2816A/2816AH<br>5516A/5516AH<br>2817A/2817AH<br>5517A<br>2864/2864H<br>28C65<br>28C256<br>28C256<br>28C256A<br>36C16/32<br>38C16/32<br>28C010<br>Modules Q/E28C010 | 16K Latched 1-64K Latched, 10K cycles/byte 1-1 4K Latched & Timed, 10K cycles/byte 1-19 16K Latched & Timed, 10K cycles/byte 1-29 16K Latched & Timed, 10K cycles/byte 1-29 16K Latched & Timed, rdy/busy, 10K cycles/byte 1-3 16K Latched & Timed, rdy/busy, 1 M cycles/byte 1-3 16K Latched & Timed, rdy/busy 1-3 64K CMOS Page Mode 1-4 64K CMOS Page Mode 1-5 256K CMOS Page Mode 1-5 High Speed CMOS 64K EEPROM 1-6 High Speed CMOS Bipolar PROM Replacement 1-7 High Speed CMOS EEPROM 1-7 CMOS Timer E2 1-85 Timer E2 1-85 | | 2 | 48F512<br>48F010<br>27F010<br>KT48 | 512K CMOS FLASH EEPROM | | 3 | EPROMS EPROMS (Erasable Programmable R | ead Only Memories) | | | 2764<br>27128<br>27C256 | 64K | | 4 | DATA COM<br>DATA COMMUNICATIONS | | | 55 | 8003<br>8020<br>8023A<br>8005 | Ethernet Data Link Controller | | | 20RA10Z | Registered Asynchronous CMOS EEPLD5-1 | | <del>S</del> 6 | PEQ Technology, Incorporated | | ### MILITARY | Military Standard-883 Class B Compl | iant Product Processing6-1 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EEPROMs | | | M52B13/M52B13H<br>E52B13/E52B13H<br>M52B33/M52B33H<br>E52B33/E52B33H<br>M2816A/E2816A<br>M2817A/E2817A<br>M2864/2864H-E2864/2864H<br>M28C64/E28C64<br>M28C65/E28C65<br>M28C256/E28C256<br>M36C16/M36C32<br>E36C16/E36C32<br>M38C16/M38C32<br>E38C16/E38C32<br>Module M28C010 | 16K Latched 6-7 16K Latched, (-40° to 85°C) 6-7 64K Latched 6-15 64K Latched & Timed 6-15 16K Latched & Timed 6-21 16K Latched & Timed, rdy/busy pin 6-27 64K CMOS Latched & Timed 6-39 64K CMOS Page Mode, Latched & Timed rdy/busy pin 6-46 256K CMOS Page Mode, Latched & Timed 6-55 High Speed CMOS Bipolar PROM Replacement 6-63 High Speed CMOS 6-69 High Speed CMOS 6-69 1024K Electrically Erasable PROM 6-75 | | EPROMs | | | M2764<br>E2764<br>M27128<br>E27128<br>M27C256<br>E27C256<br>82005<br>82025<br>86063 | 64K (-40° to 85°C) | | FLASH | | | E/M48F512<br>E/M48F010 | 512K CMOS FLASH EEPROM | | RELIABILITY | | | Radiation and MOS Non-Volatile Men | | ## APPLICATIONS | Note 2 | Microprocessor Interfacing With | |-----------------------------------------|------------------------------------------------------| | | SEEQ's Latched EEPROM | | Note 5 | Interfacing The 8003 EDLC® To A 16-Bit Bus8-11 | | Note 6 | DMA Interconnection To The 8003 EDLC® 8-19 | | Note 7 | 8005 Advanced EDLC® Users Guide 8-27 | | Note 8 | EEPROM Interfacing8-49 | | Note 9 | Software Downline Load Using | | 14018 3 | SEEQ's CMOS EEPROMs8-65 | | Note 10 | Power-Up/Down With SEEQ's EEPROM | | | Power Foil Destantion With CEFO's CMOC FEDDOMs | | Note 11 | Power Fail Protection With SEEQ's CMOS EEPROMs8-77 | | Note 24 | EEPROM As A Substitute For Bubble Memory8-83 | | Note 27 | Using High Speed CMOS EEPROMs With | | | High Performance Microprocessors | | Note 28 | EEPLDs Interface IBM PC BUS With The EDLC® 80038-103 | | | ,<br>• | | GENERAL INFORMATION | | | GENERAL IN ORIMATION | | | Thormal Posistance | | | | | | Packaging information | | | Package Diagrams | 9-2 | | Bonding Diagrams | 9-23 | | | | | Distributor Listing | | | International Sales/Rep. Office Listing | J | | | | # SEEQ Technology Product Selection Guide #### **4K EEPROMs** | PART | ORGANIZATION | ACCESS | ICC MA | TEMP | P | PACKAGE | | | | | E | DATA SHEET | |--------|--------------|----------|--------|---------|-------|---------|---|---|---|---|--------|------------| | NUMBER | | TIME(ns) | ACTIVE | STANDBY | RANGE | P | D | N | L | F | PAGE # | | | 2804A | 512 x 8 | 250 | 80 | 40 | C,E,M | • | • | | Γ | | 1-19 | | | 2804A | 512 x 8 | 300 | 80 | 40 | C,E,M | • | • | Γ | Γ | | 1-19 | | | 2804A | 512 x 8 | 350 | 80 | 40 | C,E,M | • | • | | Γ | T | 1-19 | | #### 16K EEPROMs | PART<br>NUMBER | ORGANIZATION | ACCESS<br>TIME(ns) | ICC MA | AX. (mA*)<br>STANDBY | TEMP<br>RANGE | | | | | E | DATA SHEET<br>PAGE # | |----------------|--------------|--------------------|--------|----------------------|---------------|---|---|---|---|---|----------------------| | 52B13 | 2K x 8 | 200 | 80 | 30 | С | • | • | T | T | T | 1-3 | | 52B13 | 2K x 8 | 250 | 80 | 30 | C, E, M | • | • | Γ | T | Г | 1-3, 6-7 | | 52B13 | 2K x 8 | 300 | 80 | 30 | M | • | • | Γ | Ī | | 1-3, 6-7 | | 52B13 | 2K x 8 | 350 | 80 | 30 | C, E | • | • | Γ | T | Π | 1-3, 6-7 | | 2816A | 2K x 8 | 200 | 110 | 40 | С | • | • | | Γ | | 1-25 | | 2816A | 2K x 8 | 250 | 110 | 40 | C, E, M | • | • | | Γ | | 1-25, 6-21 | | 2816A | 2K x 8 | 300 | 110 | 40 | C, E, M | • | • | | | | 1-25, 6-21 | | 2816A | 2K x 8 | 350 | 110 | 40 | С | • | • | | | | 1-25 | | 5516A | 2K x 8 | 200 | 110 | 40 | С | T | • | | Γ | | 1-25 | | 5516A | 2K x 8 | 250 | 110 | 40 | С | | • | | | | 1-25 | | 5516A | 2K x 8 | 300 | 110 | 40 | C | Τ | • | T | | Π | 1-25 | | 2817A | 2K x 8 | 200 | 110 | 40 | C | • | • | | Γ | Γ | 1-31 | | 2817A | 2K x 8 | 250 | 110 | 40 | C, E, M | • | • | Γ | Γ | | 1-31, 6-27 | | 2817A | 2K x 8 | 300 | 110 | 40 | C, E, M | • | • | | | Γ | 1-31, 6-27 | | 2817A | 2K x 8 | 350 | 110 | 40 | C | • | • | | | | 1-31 | | 5517A | 2K x 8 | 250 | 110 | 40 | С | | • | | | | 1-31 | | 5517A | 2K x 8 | 300 | 110 | 40 | C | Ι | • | | | | 1-31 | #### **TEMPERATURE RANGE** C = Commercial 0°C to +70°C E = Extended -40°C to +85°C M = Military -55°C to +125°C TBD = To Be Determined \*Commercial Temperature Range #### **PACKAGE** P = Plastic Dip D = Ceramic Dip N = Plastic Leaded Chip Carrier L = Ceramic Leadless Chip Carrier F = Flat Pack M = Module #### **64K EEPROMs** | PART<br>NUMBER | ORGANIZATION | ACCESS<br>TIME (ns) | ICC M<br>ACTIVE | AX. (mA*)<br>STANDBY | TEMP<br>RANGE | - 1 - | | K/N | | E<br> F | DATA SHEET<br>PAGE # | |----------------|--------------|---------------------|-----------------|----------------------|---------------|-------|---|-----|---|---------|----------------------| | 52B33 | 8K x 8 | 200 | 110 | 40 | С | • | • | | | | 1-11 | | 52B33 | 8K x 8 | 250 | 110 | 40 | C, E, M | • | • | | • | | 1-11, 6-15 | | 52B33 | 8K x 8 | 300 | 110 | 40 | C, E, M | • | • | | • | | 1-11, 6-15 | | 52B33 | 8K x 8 | 350 | 110 | 40 | С | • | • | | | П | 1-11 | | 2864 | 8K x 8 | 250 | 110 | 40 | C, E, M | • | • | • | • | • | 1-37, 6-33 | | 2864 | 8K x 8 | 300 | 110 | 40 | C, E, M | • | • | • | • | • | 1-37, 6-33 | | 2864 | 8K x 8 | 350 | . 110 | 40 | C, E, M | • | • | • | • | • | 1-37, 6-33 | | 28C64 | 8K x 8 | 200 | 50 | .150 | C, E, M | • | • | • | • | | 1-43, 6-39 | | 28C64 | 8K x 8 | 250 | 50 | .150 | C, E, M | • | • | • | • | | 1-43, 6-39 | | 28C64 | 8K x 8 | 300 | 50 | .150 | C, E, M | • | • | • | • | | 1-43, 6-39 | | 28C64 | 8K x 8 | 350 | 50 | .150 | C, E, M | • | • | • | • | П | 1-43, 6-39 | | 28C65 | 8K x 8 | 200 | 50 | .150 | C, E, M | • | • | • | • | | 1-51, 6-46 | | 28C65 | 8K x 8 | 250 | 50 | .150 | C, E, M | • | • | • | • | | 1-51, 6-46 | | 28C65 | 8K x 8 | 300 | 50 | .150 | C, E, M | • | • | • | • | | 1-51, 6-46 | | 28C65 | 8K x 8 | 350 | 50 | .150 | C, E, M | • | • | • | • | П | 1-51, 6-46 | #### 256K EEPROMs | PART | ORGANIZATION | ACCESS<br>TIME (ns) | ICC MAX. (mA*) | | TEMP | EMP PACKAGE | | PACKAGE | | | DATA SHEET | |--------|--------------|---------------------|----------------|---------|---------|-------------|---|---------|---|---|------------| | NUMBER | | | ACTIVE | STANDBY | RANGE | Р | D | N | L | F | PAGE # | | 28C256 | 32K x 8 | 200 | 60 | .150 | C, E, M | • | • | • | • | • | 1-59, 6-55 | | 28C256 | 32K x 8 | 250 | 60 | .150 | C, E, M | • | • | • | • | • | 1-59, 6-55 | | 28C256 | 32K x 8 | 300 | 60 | .150 | C, E, M | • | • | • | • | • | 1-59, 6-55 | | 28C256 | 32K x 8 | 350 | 60 | .150 | C, E, M | • | • | • | • | • | 1-59, 6-55 | #### 1024K EEPROMs | PART | ORGANIZATION | ACCESS | - | AX. (mA*) | TEMP | PACKAGE | DATA SHEET | |---------|--------------|-----------|--------|-----------|---------|---------|------------| | NUMBER | | TIME (ns) | ACTIVE | STANDBY | RANGE | MPDNLF | PAGE# | | M28C010 | 128K x 8 | 250 | 70 | 2 | C, E, M | • | 1-85, 6-75 | | M28C010 | 128K x 8 | 300 | 70 | 2 | C, E, M | • | 1-85, 6-75 | | M28C010 | 128K x 8 | 350 | 70 | 2 | C, E, M | • | 1-85, 6-75 | #### **TEMPERATURE RANGE** PACKAGE C = Commercial 0°C to +70°C $E = Extended - 40^{\circ}C to + 85^{\circ}C$ M = Military -55°C to +125°C P = Plastic Dip D = Ceramic Dip N = Plastic Leaded Chip Carrier L = Ceramic Leadless Chip Carrier F = Flat Pack M = Module TBD = To Be Determined <sup>\*</sup>Commercial Temperature Range #### FLASH™ EEPROMS | PART<br>NUMBER | ORGANIZATION | ACCESS | ICC M | AX. (mA*)<br>STANDBY | TEMP<br>RANGE | 1 - | | | AG<br>L | | DATA SHEET<br>PAGE # | |----------------|--------------------------|-----------|--------|----------------------|---------------|-----|---|---|---------|---|----------------------| | NUMBER | | TIME (ns) | ACTIVE | SIANUBI | HANGE | P | ט | N | - | [ | PAGE # | | 48F512 | 64K x 8 | 200 | 60 | .100 | С | • | • | • | | | 2-1 | | 48F512 | 64K x 8 | 250 | 60 | .100 | C, E, M | • | • | • | • | | 2-1, 6-111 | | 48F512 | 64K x 8 | 300 | 60 | .100 | C, E, M | • | • | • | • | | 2-1, 6-111 | | 48F010 | 128K x 8 | 200 | 60 | .100 | С | • | • | • | | П | 2-13 | | 48F010 | 128K x 8 | 250 | 60 | .100 | C, E, M | • | • | • | • | П | 2-13, 6-123 | | 48F010 | 128K x 8 | 300 | 60 | .100 | C, E, M | • | • | • | • | | 2-13, 6-123 | | 27F010 | 128K x 8 | 200 | 60 | .100 | С | • | • | • | | П | 2-25 | | 27F010 | 128K x 8 | 250 | 60 | .100 | С | • | • | • | | П | 2-25 | | 27F010 | 128K x 8 | 300 | 60 | .100 | С | • | • | • | | | 2-25 | | KT48 | FLASH<br>PROGRAMMING KIT | | | | | | | | | | 2-37 | #### **HIGH SPEED 16K EEPROMs** | PART<br>NUMBER | ORGANIZATION | ACCESS<br>TIME (ns) | ICC M | AX. (mA*)<br>STANDBY | TEMP<br>RANGE | | | CK | | E | DATA SHEET<br>PAGE # | |----------------|--------------|---------------------|-------|----------------------|---------------|--------|---|----|---|---|----------------------| | 36C16 | 2K x 8 | 35 | 80 | - | С | • | • | + | F | Ė | 1-71 | | 36C16 | 2K x 8 | 40 | 80 | _ | С | • | • | | T | | 1-71 | | 36C16 | 2K x 8 | 45 | 80 | - | C, E, M | • | • | T | • | | 1-71, 6-63 | | 36C16 | 2K x 8 | 55 | 80 | _ | C, E, M | • | • | | • | | 1-71, 6-63 | | 36C16 | 2K x 8 | 70 | 80 | _ | E, M | $\top$ | • | T | • | | 6-63 | | 38C16 | 2K x 8 | 35 | 80 | 40 | C | • | • | • | T | | 1-77 | | 38C16 | 2K x 8 | 40 | 80 | 40 | С | • | • | • | | | 1-77 | | 38C16 | 2K x 8 | 45 | 80 | 40 | C, E, M | • | • | • | • | | 1-77, 6-69 | | 38C16 | 2K x 8 | 55 | 80 | 40 | C, E, M | • | • | • | • | | 1-77, 6-69 | | 38C16 | 2K x 8 | 70 | 80 | 40 | E, M | T | • | Γ | • | | 6-69 | #### HIGH SPEED 32K EEPROMs | PART<br>NUMBER | ORGANIZATION | ACCESS<br>TIME (ns) | ICC M<br>ACTIVE | AX. (mA*)<br>STANDBY | TEMP<br>RANGE | 1 . | | K | | E<br> F | DATA SHEET<br>PAGE # | |----------------|--------------|---------------------|-----------------|----------------------|---------------|-----|---|---|---|---------|----------------------| | 36C32 | 4K x 8 | 35 | 80 | _ | С | • | • | | T | П | 1-71 | | 36C32 | 4K x 8 | 40 | 80 | _ | С | • | • | | | П | 1-71 | | 36C32 | 4K x 8 | 45 | 80 | - | C, E, M | • | • | Γ | • | П | 1-71, 6-63 | | 36C32 | 4K x 8 | 55 | 80 | _ | C, E, M | • | • | | • | П | 1-71, 6-63 | | 36C32 | 4K x 8 | 70 | 80 | _ | E, M | T | • | Γ | • | П | 6-63 | | 38C32 | 4K x 8 | 35 | 80 | 40 | С | • | • | • | Γ | П | 1-77 | | 38C32 | 4K x 8 | 40 | 80 | 40 | С | • | • | • | | | 1-77 | | 38C32 | 4K x 8 | 45 | 80 | 40 | C, E, M | • | • | • | • | | 1-77, 6-69 | | 38C32 | 4K x 8 | 55 | 80 | 40 | C, E, M | • | • | • | • | | 1-77, 6-69 | | 38C32 | 4K x 8 | 70 | 80 | 40 | E, M | • | • | • | • | | 6-69 | FLASH is a trademark of SEEQ Technology Inc. #### 64K/128K/256K UVEPROMs | PART<br>NUMBER | ORGANIZATION | ACCESS<br>TIME (ns) | ICC M<br>ACTIVE | AX. (mA*)<br>STANDBY | TEMP<br>RANGE | - 1 | PACKAGE<br>PDNLF | | | | DATA SHEET<br>PAGE # | |----------------|--------------|---------------------|-----------------|----------------------|---------------|-----|------------------|---|---|---|----------------------| | 2764 | 8K x 8 | 160 | 100 | 30 | С | T | • | | Г | П | 3-1 | | 2764 | 8K x 8 | 200 | 100 | 30 | C, E, M | | • | | | | 3-1, 6-83 | | 2764 | 8K x 8 | 250 | 100 | 30 | C, E, M | | • | | | | 3-1, 6-83 | | 2764 | 8K x 8 | 300 | 100 | 30 | С | | • | | | | 3-1 | | 2764 | 8K x 8 | 350 | 100 | 30 | E, M | | • | | Γ | | 6-83 | | 2764 | 8K x 8 | 450 | 100 | 30 | C, E, M | | • | Γ | | | 3-1, 6-83 | | 27128 | 16K x 8 | 200 | 100 | 30 | C, E, M | | • | | • | | 3-1, 6-83 | | 27128 | 16K x 8 | 250 | 100 | 30 | C, E, M | | • | | • | П | 3-1, 6-83 | | 27128 | 16K x 8 | 300 | 100 | 30 | С | T | • | | | | 3-1 | | 27128 | 16K x 8 | 350 | 100 | 30 | E, M | | • | | • | | 6-83 | | 27128 | 16K x 8 | 450 | 100 | 30 | C, E, M | | • | | • | | 3-1, 6-83 | | 27C256 | 32K x 8 | 200 | 50 | .150 | C, E, M | | • | | • | | 3-9, 6-91 | | 27C256 | 32K x 8 | 250 | 50 | .150 | .150 C, E, M | | • | | • | | 3-9, 6-91 | | 27C256 | 32K x 8 | 300 | 50 | .150 | C, E, M | | • | | • | | 3-9, 6-91 | | 27C256 | 32K x 8 | 450 | 50 | .150 | С | | • | | | | 3-9 | #### **DESC-COMPLIANT UVEPROMS** | PART | ORGANIZATION | ACCESS | 1 | AX. (mA*) | TEMP | - 1 | PAC | | | | DATA SHEET | |--------|--------------|-----------|--------|-----------|-------|--------|-----|---|---|---|------------| | NUMBER | | TIME (ns) | ACTIVE | STANDBY | RANGE | Р | D | N | L | F | PAGE # | | 82005 | 8K x 8 | 200 | 100 | 30 | М | | • | | | | 6-99 | | 82005 | 8K x 8 | 250 | 100 | 30 | M | Т | • | Γ | | | 6-99 | | 82005 | 8K x 8 | 450 | 100 | 30 | М | T | • | | | П | 6-99 | | 82025 | 16K x 8 | 200 | 100 | 30 | М | T | • | | • | | 6-103 | | 82025 | 16K x 8 | 250 | 100 | 30 | М | $\top$ | • | | • | П | 6-103 | | 82025 | 16K x 8 | 300 | 100 | 30 | М | T | • | | • | | 6-103 | | 82025 | 16K x 8 | 450 | 100 | 30 | М | T | • | Γ | • | П | 6-103 | | 86063 | 32K x 8 | 200 | 50 | .150 | М | | • | | • | П | 6-107 | | 86063 | 32K x 8 | 250 | 50 | .150 | М | T | • | Γ | • | П | 6-107 | | 86063 | 32K x 8 | 300 | 50 | .150 | М | | • | | • | П | 6-107 | #### **COMMUNICATION PRODUCTS** | PART<br>NUMBER | ICC MAX.<br>ACTIVE (mA*) | TEMP<br>RANGE | - | | | <br>šE<br>. ∣F | FUNCTION | DATA SHEET<br>PAGE # | | |----------------|--------------------------|---------------|---|--------------------------------------------|---|----------------|--------------------------------------|----------------------|--| | 8003 | 200 | С | • | • | | | Ethernet Data Link<br>Controller | 4-1 | | | 8020 | 75 | С | • | • | • | | 10 MHz Manchester<br>Encoder/Decoder | 4-13 | | | 8023A | 75 | С | • | • | • | | 10 MHz Manchester<br>Encoder/Decoder | 4-27 | | | 8005 | 350 | С | | Advanced Ethernet Data Link Controller | | | 4-43 | | | #### **CMOS EEPLDs** | PART | DESCRIPTION | PINS | SPEED | ICC MAX. (mA*) TEMP | | | | | - | AG | | DATA SHEET | |------------|--------------|------|----------------------|---------------------|---------|------------|---|---|---|----|---|------------| | NUMBER | | l l | t <sub>PD</sub> (ns) | ACTIVE | STANDBY | RANGE | P | D | N | L | F | PAGE # | | 20RA10Z-35 | Asynchronous | 24 | 35 | 25** | .150 | C*** | • | • | • | • | | 5-1 | | 20RA10Z-40 | Asynchronous | 24 | 40 | 25** | .150 | C;*** E, M | • | • | • | • | П | 5-1 | | 20RA10Z-45 | Asynchronous | 24 | 45 | 25** | .150 | C;*** E, M | • | • | • | • | | 5-1 | | | | | | | | | | | | | | | | | | | | | | | Τ | | Γ | Π | | | | | | | | | | | Т | Γ | Г | Τ | П | | #### **TEMPERATURE RANGE** PACKAGE C = Commercial 0°C to +70°C E = Extended -40°C to +85°C M = Military -55°C to +125°C TBD = To Be Determined P = Plastic Dip D = Ceramic Dip N = Plastic Leaded Chip Carrier L = Ceramic Leadless Chip Carrier F = Flat Pack M = Module \*Commercial Temperature Range \*\*f = 1 MHz; 5mA/Additional MHz \*\*\*Commercial 0°C to 75°C (Electrically Erasable Programmable Read Only Memories) ## SEEQ Technology EEPROM Alternate Source | MFG. | Part No. | Description | SEEQ Part No. | |----------|----------|----------------|---------------| | A.M.D. | 2817A | 2K X 8 EEPROM | 2817A | | A.M.D. | 9864 | 8K X 8 EEPROM | 2864 | | A.M.D. | 2864B | 8K X 8 EEPROM | 28C64 | | ATMEL | 28C64 | 8K X 8 EEPROM | 28C64 | | EXEL | 2804A | 512 X 8 EEPROM | 2804A | | EXEL | 46C16-55 | 2K X 8 EEPROM | 36C16-55 | | EXEL | 2816A | 2K X 8 EEPROM | 2816A | | EXEL | 2864 | 8K X 8 EEPROM | 28C64 | | EXEL | 2865 | 8K X 8 EEPROM | 28C65 | | FUJITSU | 28C64 | 8K X 8 EEPROM | 28C64 | | FUJITSU | 28C65 | 8K X 8 EEPROM | 28C65 | | G.I. | 28C64 | 8K X 8 EEPROM | 28C64 | | HITACHI | 58064 | 8K X 8 EEPROM | 52B33 | | INTEL | 2816 | 2K X 8 EEPROM | 52B13 | | INTEL | 2816A | 2K X 8 EEPROM | 52B13 | | INTEL | 2817A | 2K X 8 EEPROM | 2817A | | NATIONAL | 9816A | 2K X 8 EEPROM | 2816A | | NATIONAL | 9817A | 2K X 8 EEPROM | 2817A | | SAMSUNG | 2816A | 2K X 8 EEPROM | 2816A | | SAMSUNG | 2817A | 2K X 8 EEPROM | 2817A | | XICOR | 2616 | 2K X 8 EEPROM | 36C16-45 | | XICOR | 2816H | 2K X 8 EEPROM | 38C16-45 | | XICOR | 2804A | 512 X 8 EEPROM | 2804A | | XICOR | 2816A | 2K X 8 EEPROM | 2816A | | XICOR | 2864A | 8K X 8 EEPROM | 28C64 | | XICOR | 2864B | 8K X 8 EEPROM | 28C64 | | XICOR | 28256 | 32K X 8 EEPROM | 28C256 | ## SEEQ Technology PROM Replacement Chart | MFG. | Part No. | Description | SEEQ Part No. | |-----------|--------------|-------------|---------------| | A.M.D. | AM27PS291DC | 2K X 8 PROM | 36C16-45 | | A.M.D. | AM27PS291DM | 2K X 8 PROM | 36C16-55 | | A.M.D. | AM27PS291ADM | 2K X 8 PROM | 36C16-55 | | A.M.D. | AM27S291ADC | 2K X 8 PROM | 36C16-35 | | CYPRESS | CY7C291-35 | 2K X 8 PROM | 36C16-35 | | CYPRESS | CY7C291-50 | 2K X 8 PROM | 36C16-45 | | FUJITSU | MB7138Y-SKZ | 2K X 8 PROM | 36C16-35 | | FUJITSU | MB7138H-SKZ | 2K X 8 PROM | 36C16-45 | | FUJITSU | MB7138E-WZ | 2K X 8 PROM | 36C16-45 | | HARRIS | 6-76161 | 2K X 8 PROM | 36C16-45 | | M.M.i. | 63S1681NS | 2K X 8 PROM | 36C16-45 | | M.M.!. | 63S1681ANS | 2K X 8 PROM | 36C16-35 | | NATIONAL | DM77S291 | 2K X 8 PROM | 36C16-55 | | NATIONAL | DM87S291 | 2K X 8 PROM | 36C16-55 | | RAYTHEON | 29681ASM | 2K X 8 PROM | 36C16-55 | | RAYTHEON | 29681ASC | 2K X 8 PROM | 36C16-55 | | RAYTHEON | 29681SC | 2K X 8 PROM | 36C16-55 | | RAYTHEON | 29683ASC | 2K X 8 PROM | 36C16-45 | | RAYTHEON | 29683ASM | 2K X 8 PROM | 36C16-55 | | SIGNETICS | 828291 | 2K X 8 PROM | 36C16-45 | | T.I. | 27C291-35 | 2K X 8 PROM | 36C16-45 | | T.I. | 27C291-50 | 2K X 8 PROM | 36C16-45 | | T.I. | TBP28S166N | 2K X 8 PROM | 36C16-45 | | WAFRSCAL | 57C291-40 | 2K X 8 PROM | 36C16-35 | | WAFRSCAL | 57C291-55 | 2K X 8 PROM | 36C16-55 | | NATIONAL | DM87S421 | 4K X 8 PROM | 36C32-55 | | NATIONAL | DM87S421A | 4K X 8 PROM | 36C32-45 | | NATIONAL | DM77S421 | 4K X 8 PROM | 36C32-55 | | NATIONAL | DM77S421A | 4K X 8 PROM | 36C32-55 | | RAYTHEON | 29671ASC | 4K X 8 PROM | 36C32-45 | | RAYTHEON | 29671ASM | 4K X 8 PROM | 36C32-55 | | RAYTHEON | 29673SC | 4K X 8 PROM | 36C32-55 | | RAYTHEON | 29673SM | 4K X 8 PROM | 36C32-55 | ## 52B13/52B13H ## 16K Electrically Erasable PROM #### Features - Input Latches - TTL Byte Erase/Byte Write - 1 ms (52B13H) or 9 ms Byte Erase/Byte Write - Power Up/Down Protection - 10,000 Erase/Write Cycles per Byte Minimum - 5V ± 10% Operation - Fast Read Access Time 200 ns - Infinite Number of Read Cycles - Chip Erase and Byte Erase - DiTrace™ - JEDEC Approved Byte Wide Memory Pinout - Military And Extended Temperature Range Available - Direct Replacement For Intel 2816/2816A #### Description SEEQ's 52B13 and 52B13H are 2048 x 8 bit, 5 volt electrically erasable programmable read only memories (EEPROM) with input latches on all address, data and control (chip and output enable) lines. Data is latched and electically written by either a TTL or a 21V pulse on the Write Enable pin. Once written, which requires under 10 ms, there is no limit to the number of times data may be read. Both byte and chip erase modes are available. The erasure time in either mode is under 10 ms, and each byte may be erased and written a minimum of 10,000 times. They are direct pin-for-pin replacement for SEEQ's 5213 and Intel 2816/2816A. The 52B13 and 52B13H are ideal for applications that require a non-volatile memory with in-system write and erase capability. Dynamic reconfiguration (the alteration of operating software in real-time) is made possible by this device. Applications for the 52B13 and 52B13H will be found in military avionics systems, programmable character generators, self-calibrating instruments/ #### **Block Diagram** (continued on next page) ### Pin Configuration #### Pin Names | A0-A10 | ADDRESSES | |--------|------------------------------------------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE OR<br>ERASE)<br>DATA OUTPUT (READ) | machines, programmable industrial controllers, and an assortment of other systems. Designing the 52B13 and 52B13H into eight and sixteen bit microprocessor systems is also simplified by utilizing the fast access time with zero wait states. The addition of the latches on all data, address and control inputs reduces the overhead on the system controller by eliminating the need for the controller to maintain these signals. This reduces IC count on the board and improves the system performance. Extended temperature and military grade versions are available. #### **Device Operation** SEEQ's 52B13 and 52B13H have six modes of operation (see Table 1) and except for the chip erase mode they require only TTL inputs to operate these modes. To write into a particular location of the 52B13 or 52B13H, that byte must first be erased. A memory location is erased by presenting the 52B13 or 52B13H with Chip Enable at a TTL low while Output Enable is at TTL high, and TTL highs (logical 1s) are being presented to all the I/O lines. These levels are latched and the data written when write enable is brought to a TTL low level. The erase operation requires under 10 ms. A write operation is the same as an erase except true data is presented to the I/O lines. The 52B13H performs the same as the 52B13 except that the device byte erase/byte write time has been enhanced to 1 ms. The 52B13 is compatible to prior generation EEPROMs which required a high voltage signal for writing and erasing. In the 52B13 there is an internal dual level detection circuit which allows either a TTL low or 21V signal to be applied to $\overline{\rm WE}$ to execute an erase or write operation. The 52B13 specifies no restriction on the rising edge of $\overline{\rm WE}$ . For certain applications, the user may wish to erase the entire memory. A chip erase is performed in the same manner as a byte erase except that Output Enable is between 14V and 22V. All 2K bytes are erased in under 10 ms. A characteristic of all EEPROMs is that the total number of write and erase cycle is not unlimited. The 52B13 and 52B13H have been designed for applications requiring up to 10,000 write and erase cycles per byte. The write and erase cycling characteristic is completely byte independent. Adjacent bytes are not affected during write/erase cycling. After the device is written, data is read by applying a TTL high to $\overline{WE}$ , enabling the chip, and enabling the outputs. Data is available $t_{CE}$ time after Chip Enable is applied or $t_{AA}$ time from the addresses. System power may be reduced by placing the 52B13 or 52B13H into a standby mode. Raising Chip Enable to a TTL high will reduce the power consumption by over 60%. #### DiTrace® SEEQ's family of EEPROMs incorporate a DiTrace field. The DiTrace feature is a method for storing production flow information to wafer level in an extra column of EEPROM cells. As each major manufacturing operation is performed the DiTrace field is automatically updated to reflect the results of that step. These features establish manufacturing operation traceability of the packaged device back to the wafer level. Contact SEEQ for additional information on these features. DiTrace is a registered trademark of SEEQ Technology, Inc. Table 1. Mode Selection ( $V_{CC} = 5V \pm 10\%$ ) | Mode | CE<br>(18) | ŌĒ<br>(20) | WE<br>(21) | I/O<br>(9-11, 13-17) | |---------------------------|------------|------------|------------|----------------------| | Read <sup>[1]</sup> | VIL | VIL | ViH | Dout | | Standby <sup>[1]</sup> | ViH | Don't Care | ViH | High Z | | Byte Erase <sup> 2 </sup> | VIL | ViH | VIL | DIN = VIH | | Byte Write <sup>[2]</sup> | VIL | ViH | VIL | Din | | Chip Erase 2 | VIL | Voe | VIL | DIN = VIH | | Write/Erase Inhibit | ViH | Don't Care | Don't Care | High Z | #### NOTES: 1. WE may be from VIH to 6V in the read and standby mode. 2. We may be at V<sub>IL</sub> (TTL WE Mode) or from 15 to 21V (High Voltage WE Mode) in the byte erase, byte write, or chip erase mode of the 52B13/52B13H. #### Power Up/Down Considerations SEEQ's "52B" E2 family has internal circuitry to minimize false erase or write during system V<sub>CC</sub> power up or down. This circuitry prevents writing or erasing under any one of the following conditions: - 1. Vcc is less than 3 V.[1] - 2. A negative Write Enable transition has not occurred when V<sub>CC</sub> is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in a logical state other than that specified for a byte write in the mode selection table. #### Typical EEPROM Write/Erase Routine #### Microprocessor Interface Circuit Example for Byte Write/Erase NOTE: 1. Characterized. Not tested. #### Absolute Maximum Stress Ratings\* | Temperature | | |----------------------------|-------------------| | Storage | -65° C to +150° C | | Under Bias | -10° C to +80° C | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | | WE During Writing/Erasing | | | with Respect to Ground | +22.5V to -0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Recommended Operating Conditions** | | 52B13-200/-250/-350<br>52B13H-200/-250/-350 | |--------------------------------|---------------------------------------------| | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | | Temperature Range (Ambient) | 0°C to 70°C | #### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | #### D.C. Operating Characteristics During Read or Write/Erase (Over the operating Vcc and temperature range) | Symbol | Parameter | Min. | Nom. 11 | Max. | Unit | Test Conditions | |----------|-----------------------------------|------|---------|---------|------|-------------------------------------------------| | lin | Input Leakage Current | | | 10 | μΑ | VIN = VCC Max. | | <u> </u> | Output Leakage Current | | | 10 | μΑ | Vout = Vcc Max. | | lwE | Write Enable Leakage<br>Read Mode | | | 10 | μΑ | WE = V <sub>IH</sub> | | | TTL W/E Mode | | | 10 | μΑ | WE = VIL | | | High Voltage W/E Mode | | | 1.5 | mA | WE = 22V, CE = VIL | | | High Voltage W/E Inhibit Mode | | | 1.5 | mA | $\overline{WE} = 22V, \ \overline{CE} = V_{1H}$ | | | Chip Erase — TTL Mode | | | 10 | μΑ | WE = VIL | | | Chip Erase — High Voltage<br>Mode | | | 1.5 | mA | ₩E = 22V | | loc1 | Vcc Standby Current | | 15 | 30 | mA | CE = V <sub>IH</sub> | | ICC2 | V <sub>CC</sub> Active Current | | 50 | 80 | mA | CE = OE = V <sub>IL</sub> | | VIL | Input Low Voltage | -0.1 | | 0.8 | ٧ | | | ViH | Input High Voltage | 2 | | Vcc + 1 | ٧ | | | VwE | WE Read Voltage | 2 | | Vcc + 1 | ٧ | | | | WE Write/Erase VoltageTTL Mode | -0.1 | | 0.8 | ٧ | | | | High Voltage Mode | 14 | | 22 | ٧ | | | VoL | Output Low Voltage | | | 0.45 | V | IOL = 2.1 mA | | Vон | Output High Voltage | 2.4 | | | V | IOH = -400 μA | | VOE | OE Chip Erase Voltage | -14 | | 22 | V | IOE = 10 μA | <sup>1.</sup> Nominal values are for $T_A = 25^{\circ}$ C and $V_{CC} = 5.0$ V Technology, Incorporated #### A.C. Operating Characteristics During Read (Over the operating Vcc and temperature range) | | | Device<br>Number | 1 | 52B13<br>52B13H | | | |---------------------|---------------------------------|------------------|------|-----------------|------|---------------------------| | Symbol | Parameter | Extension | Min. | Max. | Unit | Test Conditions | | t <sub>AA</sub> | Address Access Time | -200 | | 200 | ns | CE = OE = VIL | | | | -250 | 1 | 250 | ns | | | | | -350 | | 350 | ns | | | tce | Chip Enable to Data Valid | -200 | | 200 | ns | ŌĒ = VIL | | | • | -250 | ı | 250 | ns | | | | | -350 | | 350 | ns | | | toE <sup>[1]</sup> | Output Enable to Data Valid | -200 | | 80 | ns | CE = VIL | | | · | -250 | ł | 90 | ns | | | | | -350 | ŀ | 100 | ns | | | t <sub>DF</sub> [2] | Output Enable to High Impedance | -200 | 0 | 60 | ns | CE = VIL | | | | -250 | 0 | 70 | ns | | | | | -350 | 0 | 80 | ns | | | tон | Output Hold | All | 0 | | ns | CE = OE = V <sub>IL</sub> | ### Capacitance[3] TA=25°C, f=1 MHz | Symbol | Parameter | Max. | Unit | Conditions | |--------|-----------------------------|------|------|---------------------------| | Cin | Input Capacitance | 10 | pF | V <sub>IN</sub> = 0V | | Соит | Output Capacitance | 10 | pF | Vout = 0V | | Cvcc | V <sub>CC</sub> Capacitance | 500 | pF | OE = CE = VIH | | Cvwe | Vwe Capacitance | 10 | pF | OE = CE = V <sub>IH</sub> | #### A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V #### Read Timing #### NOTES: - 1. $\overline{\text{OE}}$ may be delayed to $t_{AA} t_{OE}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{AA}$ . 2. $t_{DE}$ is specified from $\overline{\text{OE}}$ or $\overline{\text{CE}}$ , whichever occurs first. - 3. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. #### A.C. Operating Characteristics During Write/Erase (Over the operating Voc and temperature range) | Symbol | Parameter | | Min. | Max. | Units | |--------------------------------|--------------------------------------------------------|--------|------|------|-------| | ts | CE, OE or A <sub>N</sub> Setup to WE | | 50 | | ns | | tos | Data Setup to WE | | 15 | | ns | | t <sub>H</sub> <sup>[1]</sup> | WE to CE, OE, A <sub>N</sub> or Data Change | | 50 | | ns | | t <sub>WP</sub> <sup>[1]</sup> | Write Enable, WE, | 52B13 | 9 | | ms | | | Pulse Width | 52B13H | 1 | | ms | | twn <sup>[2]</sup> | WE to Mode Change<br>WE to next Byte Write/Erase Cycle | | 50 | | ns | | | WE to start of a Read Cycle | | | 2 | μS | #### 52B13/52B13H High Voltage Write Specifications Except for the functional differences noted here, the 52B13 and 52B13H operate to the same specifications, including the TTL W/E mode. | | | 52 | 52B13 | | 52B13H | | |--------|----------------------------------------------|------|-------|------|--------|-------| | Symbol | Function/Parameter | Min. | Max. | Min. | Max. | Units | | twp | Write Enable Pulse Width<br>Byte Write/Erase | 9 | 20 | 1 | 10 | ms | | | Chip Erase | 9 | 20 | 9 | 20 | ms | | VwE | WE Write/Erase Voltage<br>High Voltage Mode | 14 | 22 | 14 | 22 | v | #### Byte Erase or Byte Write Timing #### NOTES: - 1. After th, hold time, from WE, the inputs, CE, OE, address and Data are latched and are "Don't Cares" until twe, write recovery time, after the trailing edge of WE. - 2. The Write Recovery Time, twe, is the time after the trailing edge of WE that the latches are open and able to accept the next mode set-up conditions. Reference Table 1 (page 2) for mode control conditions. #### **Chip Erase Specifications** | Symbol | Parameter | Min. | Max. | Units | |-----------------|---------------------|------|------|-------| | ts | CE, OE Setup to WE | 1 | | μS | | toen | OE Hold Time | 1 | | μs | | twp | WE Pulse Width | 10 | | ms | | t <sub>ER</sub> | Erase Recovery Time | | 10 | μs | #### Chip Erase Timing #### NOTES: 1. V<sub>WE</sub> and V<sub>OE</sub> can be from 15V to 21V in the high voltage mode for chip erase on 52B13. ### **Ordering Information** ### 52B33/52B33H 64K Electrically Erasable PROM #### Features - High Write Endurance Over Temperature - 52B33/52B33H; 10,000 cycles/byte minimum - Input Latches - Fast TTL Byte Write Time - 1 ms for 52B33H - 9 ms for 52B33 - 5 V ± 10% V<sub>CC</sub> - Power Up/Down Protection - 200 ns Read Access Time - DiTrace® - Infinite Number of Read Cycles - JEDEC Approved Byte Wide Memory Pinout - Military And Extended Temperature Range Available #### Description SEEQ's 52B33 is a 8192 x 8 bit, 5 volt electrically erasable programmable read only memory (EEPROM) which is specified over a 0°C to 70°C temperature range. Data retention is specified to be greater than 10 years. The device has input latches on all addresses, data, and control (chip and output) lines. Data is latched and electrically written by a TTL pulse on the Write Enable pin. Once written there is no limit to the number of times data may be read. The erasure time is under 10 ms, and each byte may be erased and written a minimum of 10,000 times. For applications requiring a faster byte write or erase time, a 52B33H is available at 1 ms, giving a 10 times speed increase. (continued on next page) #### **Block Diagram** #### Pin Configuration #### Pin Names | | A CONTRACTOR OF THE | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A4 | ADDRESSES - COLUMN (LOWER ORDER BITS) | | A5-A12 | ADDRESSES - ROW | | CE | CHIP ENABLE | | Œ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE OR ERASE), DATA OUTPUT (READ) | | CC | CHIP CLEAR | | N/C | NO CONNECT | The pin configuration is to the JEDEC approved byte wide memory pinout. EEPROMs are ideal for applications that require a non-volatile memory with in-system write and erase capability. Dynamic configuration (the alteration of opening software in real-time) is made possible by EEPROMs. Applications will be found in military avionics systems, programmable character generators, self-calibrating instrument/machines, programmable industrial controllers, and an assortment of other systems. Designing the EEPROMs into these systems is simplified because of the fast access time and input latches. The specified 200 ns access time eliminates or reduces the number of microprocessor wait states. The addition of the latches on all data, address and control inputs reduces the overhead on the system controller by eliminating the need for the controller to maintain these signals. This reduces IC count on the board and improves the system performance. #### **Device Operation** SEEQ's 52B33 has six modes of operation (see Table 1) and requires only TTL inputs to operate these modes. The "H" members of the family operate in the same manner as the other devices except that a faster write enable pulse width of 1 ms is specified during byte erase or write. #### Read A read is accomplished by presenting the address of the desired byte to the address inputs. Once the address is stable, $\overline{CE}$ is bought to a TTL low in order to enable the chip. The write enable ( $\overline{WE}$ ) pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing output enable ( $\overline{OE}$ ) to a TTL low. During read, the address, $\overline{CE}$ , $\overline{OE}$ , and I/O latches are transparent. #### Mode Selection (Table 1) #### Write To write in to a particular location, that byte must first be erased. A memory location is erased by having valid addresses, Chip Enable at a TTL low, Output Enable at TTL high, and TTL highs (logical 1's) presented to all the I/O lines. Write Enable is then brought to a TTL low level to latch all the inputs and I/O lines. All inputs can be released after the write enable hold time ( $t_{\rm H}$ ) and the next input conditions can be established while the byte is being erased. During this operation, the write enable must be held at a TTL low for 9 ms ( $t_{\rm WP}$ ). A write operation is the same as an erase except true data is presented to the I/O lines. The 52B33H performs the same as the 52B33 except that the byte erase/byte write time has been enhanced to 1 ms. #### Chip Clear Certain applications may require all bytes to be erased simultaneously. See A.C. Operating Characteristics for TTL chip erase timing specifications. #### DITrace® SEEQ's family of EEPROMs incorporate a DiTrace field. The DiTrace feature is a method for storing production flow information in an extra row of EEPROM cells. As each major manufacturing operation is performed the DiTrace field is automatically updated to reflect the results of that step. These features establish manufacturing operation traceability of the packaged device back to the wafer level. Contact SEEQ for additional information on these features. #### Power Up/Down Considerations SEEQ's "52B" $E^2$ family has internal circuitry to minimize false erase or write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing or erasing under any one of the following conditions: - 1. Vcc is less than 3 V.[1] - 2. A negative Write Enable transition has not occurred when V<sub>CC</sub> is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in a logical state other than that specified for a byte write in the mode selection table. | Mode | unction<br>(Pin) | CE<br>(20) | CC<br>(1) | ŌE<br>(22) | WE<br>(27) | I/O<br>(11-13, 15-19) | |-------------------|------------------|------------|------------|------------|------------|-----------------------| | Read | | VIL | ViH | VIL | ViH | Dout | | Standby | | ViH | Don't Care | Don't Care | Don't Care | High Z | | Byte Erase | | VIL | ViH | ViH | VIL | DIN = VIH | | Byte Write | | VIL | ViH | ViH | VIL | Din | | Chip Clear | | VIL | VIL | ViH | VIL | VIL or VIH | | Write/Erase Inhib | oit | VIH | Don't Care | Don't Care | Don't Care | High Z | NOTE: 1. Characterized. Not tested. DiTrace is a registered trademark of SEEQ Technology, Inc. Technology, Incorporated #### Absolute Maximum Stress Rating\* | Temperature | | |----------------------------|--------------------------------------| | Storage | -65°C to +100°C | | Under Bias | . $-10^{\circ}$ C to $+80^{\circ}$ C | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Recommended Operating Conditions** | | 52B33, 52B33H | |--------------------------------|---------------| | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | | Temperature Range (Ambient) | 0°C to 70°C | #### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | #### D.C. Operating Characteristics During Read or Erase/Write (Over the operating Vcc and temperature range) | Symbol | Parameter | Min. | Nom. | Max. | Unit | Test Conditions | |--------|------------------------|------|------|-------|------|----------------------------------------| | liN | Input Leakage Current | | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max. | | lo | Output Leakage Current | | | 10 | μΑ | Vout = Vcc Max. | | lwE | Write Enable Leakage | | | 10 | μΑ | WE = VIL | | Icc1 | Vcc Standby Current | | 18 | 40 | mA | CE = VIH | | Icc2 | Vcc Active Current | | 60 | 110 | mA | CE = OE = VIL | | VIL | Input Low Voltage | -0.1 | | 0.8 | V | | | VIH | Input High Voltage | 2 | | Vcc+1 | ٧ | | | VoL | Output Low Voltage | | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | Vон | Output High Voltage | 2.4 | | | ٧ | I <sub>OH</sub> = -400 μA | Notes: <sup>1.</sup> Nominal values are for $T_A = 25^{\circ}$ C and $V_{CC} = 5.0$ V #### AC Operating Characteristics During Read (Over the operating Vcc and temperature range) | Symbol | Parameter | Device<br>Number<br>Extension | | B33<br>33H<br>Max. | Unit | Test Conditions | |--------------------------------|------------------------------------|-------------------------------|---|--------------------|----------------|--------------------------------------------------------------------------------------------------------------------------| | taa | Address Access Time | -200<br>-250<br>-350 | | 200<br>250<br>350 | ns<br>ns<br>ns | CE = OE = VIL | | tce | Chip Enable to Data Valid | -200<br>-250<br>-350 | | 200<br>250<br>350 | ns<br>ns<br>ns | OE = V <sub>IL</sub> | | toe <sup>[1]</sup> | Output Enable to Data Valid | -200<br>-250<br>-350 | | 80<br>90<br>100 | ns<br>ns<br>ns | CE = V <sub>IL</sub> | | t <sub>DF</sub> <sup>[2]</sup> | Output Enable to High<br>Impedance | -200<br>-250<br>-350 | 0 | 60<br>70<br>80 | ns<br>ns<br>ns | CE = VIL | | to <sub>H</sub> | Output Hold | All | 0 | | ns | CE = OE = VIL | | Cin/<br>Cout <sup>[3]</sup> | Input and Output<br>Capacitance | All | | 10 | pF | V <sub>IN</sub> = 0 V for<br>C <sub>IN</sub> , V <sub>OUT</sub> = 0 V<br>for C <sub>OUT</sub> ,<br>T <sub>A</sub> = 25°C | #### Read Cycle Timing - OE may be delayed to t<sub>AA</sub> t<sub>OE</sub> after the falling edge of <del>CE</del> without impact on t<sub>AA</sub>. t<sub>DF</sub> is specified from <del>OE</del> or <del>CE</del>, whichever occurs first. - 3. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. 4. After t<sub>Hr</sub>, hold time, from WE, the inputs CE, OE, CC, Address and Data are latched and are "Don't Cares" until t<sub>WR</sub>, Write Recovery Time, after the trailing edge of WE. - 5. The Write Recovery Time, twr, is the time after the trailing edge of WE that the latches are open and able to accept the next mode set-up conditions. Reference Table 1 (page 2) for mode control conditions. #### A.C. Test Conditions Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: ≤20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V #### A.C. Operating Characteristics During Write/Erase (Over the operating Voc and temperature range) | Symbol | Parameter | Min. | Max. | Units | |--------------------------------|--------------------------------------------------------|------|------|-------| | ts | CE, OE or Address Setup to WE | 50 | | ns | | t <sub>DS</sub> | Data Setup to WE | 15 | | ns | | t <sub>H</sub> [4] | WE to CE, OE, Address or Data Change | 50 | | ns | | t <sub>WP</sub> | Write Enable (WE) Pulse Width Byte Modes — 52B33 | 9 | | | | | Byte Modes — 52B33H | 1 | | ms | | t <sub>WR</sub> <sup>[5]</sup> | WE to Mode change WE to Start of Next Byte Write Cycle | 50 | | ns | | | WE to Start of Read Cycle | 1 | | μS | #### Byte Erase or Byte Write Cycle Timing Technology, Incorporated #### A.C. Operating Characteristics During Chip Erase (Over the operating Vcc and temperature range) | Symbol | Parameter | Min. | Max. | Units | |-------------------------------|----------------------------------------------------------------------------|------|------|-------| | ts | CC, CE OE Setup to WE | 50 | | ns | | t <sub>H</sub> <sup>[4]</sup> | WE to CE, OE, CC change | 50 | | ns | | twp | Write Enable (WE) Pulse Width<br>Chip Erase — 52B33<br>Chip Erase — 52B33H | 10 | | ms | | twn <sup>[5]</sup> | WE to Mode change<br>WE to Start of Next Byte Write Cycle | 50 | | ns | | | WE to Start of Read Cycle | | 1 | μs | #### TTL Chip Erase Timing NOTE: Address, Data are don't care during Chip Erase. #### Microprocessor Interface Circuit Example for Byte Write/Erase #### Typical EEPROM Write/Erase Routine #### **Ordering Information** seeq Technology, Incorporated ## Timer E<sup>2</sup> 4K Electrically Erasable PROM PRELIMINARY DATA SHEET October 1988 2804A #### Features - High Endurance - 10,000 Cycles/Byte Minimum - On-Chip Timer - Automatic Erase and Write Time Out - All Inputs Latched by Write or Chip Enable - Direct Replacement to 512 x 8 EEPROMS - 5 V ± 10% Power Supply - Power Up/Down Protection Circuitry - 250 ns max. Access Time - Low Power Operation - 80 mA max. Active Current - 40 mA max. Standby Current - 10 Year Data Retention - JEDEC Standard Byte-Wide Pinout #### Description SEEQ's 2804A is a 5 V only, 512 x 8 electrically erasable programmable read only memory (EEPROM). EEPROMs are ideal for applications which require non-volatility and in-system data modification. The endurance, the number of times that a byte may be written, is 10 thousand cycles for the 2804A. This device has an internal timer that automatically times out the write time. A separate erase cycle is not required and the minimum write enable ( $\overline{WE}$ ) pulse width needs to be only 150 ns. The on-chip timer, along with the inputs being latched by a write or chip enable signal edge, frees the microcomputer system for other tasks during the write time. The write time is 10 ms. Once a byte is written, it can be read in 250 ns. The inputs are TTL for both the byte write and read mode. (Continued on page 2) #### **Block Diagram** #### Pin Configuration #### Pin Names | A <sub>0</sub> -A <sub>4</sub> | COLUMN ADDRESSES | |--------------------------------|--------------------| | A <sub>5</sub> -A <sub>8</sub> | ROW ADDRESSES | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE) | | | DATA OUTPUT (READ) | Q Cell is a trademark of SEEQ Technology, Inc. Technology, Incorporated #### **Device Operation** There are four operational modes (see Table 1) and only TTL inputs are required. To write into a particular location, a TTL low is applied to the write enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This, combined with output enable ( $\overline{OE}$ ) being high, initiates a write cycle. During a byte write cycle, addresses are latched on the last falling edge of $\overline{CE}$ or $\overline{WE}$ and data is latched on the first rising edge of $\overline{CE}$ or $\overline{WE}$ . An internal timer times out the required byte write time. An automatic byte erase is performed internally in the byte write mode. The 2804A ignores attempts to read or write while the internal write cycle is in progress. #### Absolute Maximum Stress Ratings\* | Temperature | | |----------------------------|-----------------| | Storage | -65°C to +150°C | | Under Bias | | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | #### **Recommended Operating Conditions** | | 2804A | |--------------------------------|-----------------------| | Temperature Range | (Ambient) 0°C to 70°C | | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | #### Mode Selection (Table 1) | MODE | CE | ŌĒ | WE | 1/0 | |------------------|--------|-----------------|----------------------|------------------------| | Read | VIL | VIL | ViH | Dout | | Standby | ViH | Х | X | HIZ | | Byte Write | VIL | ViH | VIL | Din | | Write<br>Inhibit | X<br>X | V <sub>IL</sub> | X<br>V <sub>IH</sub> | HI Z/Dout<br>HI Z/Dout | X - Any TTL Level. #### Power Up/Down Considerations The 2804A has internal circuitry to minimize a false write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing under any one of the following conditions. - 1. Vcc is less than 3 V.[1] - 2. A negative Write Enable ( $\overline{WE}$ ) transition has not occurred when $V_{CC}$ is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in a logical state other than that specified for a byte write in the Mode Selection table. \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | #### DC Operating Characteristics T<sub>A</sub>=0° to 70°C; V<sub>CC</sub>=5 V ± 10%, unless otherwise noted. | Symbol | Parameter | Limits | | | | |-----------------|---------------------------------|--------|------|------|-----------------------------------------------------------------------------------| | | | Min. | Max. | Unit | Test Condition | | lcc | Active V <sub>CC</sub> Current | | 80 | mA | CE=OE=V <sub>IL</sub> ; All I/O open;<br>Other Inputs = 5.5 V | | ISB | Standby V <sub>CC</sub> Current | | 40 | mA | CE=V <sub>IH</sub> , OE=V <sub>IL</sub> ; All I/O's<br>Open; Other Inputs = 5.5 V | | l <sub>IL</sub> | Input Leakage Current | | 10 | μΑ | V <sub>IN</sub> =5.5 V | | loL | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> =5.5 V | | VIL | Input Low Voltage | -0.1 | 0.8 | ٧ | | | ViH | Input High Voltage | 2.0 | 6 | ٧ | | | Vol | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> =2.1 mA | | Voн | Output High Voltage | 2.4 | | V | Ιομ=-400 μΑ | NOTE: Characterized. Not tested. ### **AC Characteristics** Read Operation T<sub>A</sub>=0° to 70°C; V<sub>CC</sub>=5 V ± 10%, unless otherwise noted. PRELIMINARY DATA SHE | | | Limits | | | | | | |--------------------------------|---------------------------------|--------|-------|------|------|-------|--| | | | 2804 | A-250 | 2804 | 1 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | | tec | Read Cycle Time | 250 | | 300 | | ns | | | tce | Chip Enable Access Time | | 250 | | 300 | ns | | | taa | Address Access Time | | 250 | | 300 | ns | | | toE | Output Enable Access Time | | 90 | | 100 | ns | | | t <sub>LZ</sub> | CE to Output in Low Z | 10 | | 10 | | ns | | | t <sub>HZ</sub> | CE to Output in HI Z | | 100 | | 100 | ns | | | touz | OE to Output in Low Z | 50 | - | 50 | | ns | | | tonz | OE to Output in HI Z | | 100 | | 100 | ns | | | t <sub>ОН</sub> <sup>[1]</sup> | Output Hold from Address Change | 20 | | 20 | | ns | | | t <sub>PU</sub> <sup>[1]</sup> | CE to Power-up Time | 0 | | 0 | | ns | | | t <sub>PD</sub> <sup>[1]</sup> | CE to Power Down Time | | 50 | | 50 | ns | | ### Capacitance<sup>[2]</sup> T<sub>A</sub>=25°C, f=1 MHz | Symbol | Parameter | Max | Conditions | |--------|------------------------|-------|-----------------| | Cin | Input Capacitance | 6 pF | $V_{IN} = 0 V$ | | Соит | Data (I/O) Capacitance | 10 pF | $V_{I/O} = 0 V$ | ### E.S.D. Characteristics | 1 | Symbol | Parameter | Value | Test Conditions | |---|---------|------------------|---------|---------------------------------| | ı | V74P[1] | 1) ESD Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | | Į | VZAP | E.S.D. Tolerance | >2000 V | Test Method 3015 | ### A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ### **Read Cycle Timing** 2. This parameter measured only for the initial qualification and after process or design changes which may affect capacitance. ### **AC Characteristics** TTL WRITE CYCLE $T_A=0^\circ$ to $70^\circ$ C; $V_{CC}=5$ V $\pm$ 10%, unless otherwise noted. | | Parameter | 280 | 4A-250 | 2804 | | | |--------------------------------|--------------------------|------|--------|------|------|-------| | Symbol | | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 1.0 | | 10 | ms | | tas | Address Set Up Time | 10 | | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | 70 | | ns | | tcs | Write Set Up Time | 0 | | 0 | | ns | | tch | Write Hold Time | 0 | | 0 | | ns | | tcw | CE to End of Write Input | 150 | | 150 | | ns | | toes | OE Set Up Time | 10 | | 10 | | ns | | toen | OE Hold Time | 10 | | 10 | | ns | | twp <sup>[1]</sup> | WE Write Pulse Width | 150 | | 150 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | ns | | t <sub>DV</sub> <sup>[2]</sup> | Data Valid Time | | 1 | | 1 | μs | | t <sub>DS</sub> | Data Set Up Time | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | ns | ### NOTES: 1. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle. 2. Data must be valid within 1 µs maximum after the initiation of a write cycle. Characterized, not tested. ### TTL Byte Write Cycle ### **WE CONTROLLED WRITE CYCLE** ### CE CONTROLLED WRITE CYCLE ### **Ordering Information** # **Q 2816A/5516A**Timer E<sup>2</sup> 16K Electrically Erasable PROMs October 1988 ### Features - High Endurance Write Cycles - 5516A: 1,000,000 Cycles/Byte Minimum - 2816A: 10,000 Cycles/Byte Minimum - On-Chip Timer - Automatic Erase and Write Time Out - 2 ms Byte Write Time (2816AH) - All Inputs Latched by Write or Chip Enable - 5 V ± 10% Power Supply - Power Up/Down Protection Circuitry - 200 ns max. Access Time - Low Power Operation - 110 mA max. Active Current - 40 mA max. Standby Current - JEDEC Approved Byte-Wide Pinout - Military and Extended Temperature Range Available. ### **Block Diagram** ### Description SEEQ's 5516A and 2816A are 5V only, 2Kx8 electrically erasable programmable read only memories (EEPROMs). EEPROMs are ideal for applications which require non-volatility and in-system data modification. The endurance, the minimum number of times that a byte may be written, is 1 million for the 5516A and 10 thousand for the 2816A. The 5516A's extraordinary high endurance was accomplished using SEEQ's proprietary oxyntride EEPROM process and its innovative Q Cell<sup>TM</sup> design. The 5516A is ideal for systems that require frequent updates. Both EEPROMs have an internal timer that automatically times out the write time. A separate erase cycle is not required and the minimum write enable (WE) pulse width needs to be only 150 ns. The on-chip timer, along with the inputs being latched by a write or chip enable signal edge, frees the microcomputer system for other tasks during the write time. The standard 2816A and 5516A's write time is 10 ms, while the 2816AH's write time (continued on next page) ### Pin Configuration ### Pin Names | A <sub>0</sub> -A <sub>10</sub> | ADDRESSES | |---------------------------------|------------------------------------------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE OR<br>ERASE)<br>DATA OUTPUT (READ) | is a fast 2 ms. Once a byte is written, it can be read in 200 ns. The inputs are TTL for both the byte write and read mode. ### Device Operation There are five operational modes (see Table 1) and, except for the chip erase $mode^{l2}$ , only TTL inputs are required. To write into a particular location, a TTL low is applied to the write enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This, combined with output enable ( $\overline{OE}$ ) being high, initiates a write cycle. During a byte write cycle, addresses are latched on the last falling edge of $\overline{CE}$ or $\overline{WE}$ and data is latched on the first rising edge of $\overline{CE}$ or $\overline{WE}$ . An internal timer times out the required byte write time. An automatic byte erase is performed internally in the byte write mode. ### Mode Selection (Table 1) | Mode | CE | ŌĒ | WE | 1/0 | |------------------|-----------------|-----------------|-----|----------------------------------------------------| | Read | VIL | V <sub>IL</sub> | ViH | D <sub>оит</sub> | | Standby | V <sub>IH</sub> | Х | Х | High Z | | Byte Write | VIL | ViH | VIL | Din | | Write<br>Inhibit | X | V <sub>IL</sub> | Х | High Z/D <sub>OUT</sub><br>High Z/D <sub>OUT</sub> | X: any TTL level ### Power Up/Down Considerations The 2816A/5516A has internal circuitry to minimize a false write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing under any one of the following conditions. - 1. V<sub>CC</sub> is less than 3 V. [3] - A negative Write Enable (WE) transition has not occurred when V<sub>CC</sub> is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in a logical state other than that specified for a byte write in the Mode Selection table. ### Absolute Maximum Stress Ratings\* | Temperature | | |----------------------------|-----------------| | Storage | -65°C to +150°C | | Under Bias | 10°C to +80°C | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | 5516A/5516AH<br>2816A/2816AH | |--------------------------------|------------------------------| | Temperature Range (Ambient) | 0°C to 70°C | | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|------------------------------------|-------------|---------------------------------| | N | Minimum Endurance | 10,000<br>1,000,000 <sup>[1]</sup> | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | ### NOTES - 1.5516A-1 million cycles/byte. - 2. Chip Erase is an optional mode. - 3. Characterized. Not tested. ### DC Operating Characteristics TA=0° to 70°C, VCC=5 V ± 10% unless otherwise noted | | | L | imits | | | |-----------------|------------------------|------|-------|-------|-------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | lcc | Active Vcc Current | | 110 | mA | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = 5.5 V | | I <sub>SB</sub> | Standby Vcc Current | | 40 | mA | $\overline{CE} = V_{IH}, \ \overline{OE} = V_{IL}; \ All \ I/O's$<br>Open; Other Inputs = 5.5 V | | iu | Input Leakage Current | | 10 | μΑ | V <sub>IN</sub> = 5.5 V | | ILO | Output Leakage Current | | 10 | μА | V <sub>OUT</sub> = 5.5 V | | VIL | Input Low Voltage | -0.1 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | 6 | V | | | VoL | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Vон | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -400 μA | ### **AC Characteristics** Read Operation $T_A=0^{\circ}$ to $70^{\circ}$ C, $V_{CC}=5$ V $\pm$ 10%, unless otherwise noted | | | Limits | | | | | | | | | |--------------------------------|------------------------------|--------|------|------|------|------|------------------------|------|-------|-------| | | | | | | | | 516AH-300<br>B16AH-300 | 2816 | A-350 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>RC</sub> | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | | t <sub>CE</sub> | Chip Enable Access Time | | 200 | | 250 | | 300 | | 350 | ns | | taa | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | | toE | Output Enable Access Time | | 90 | | 90 | | 100 | | 100 | ns | | t <sub>LZ</sub> | CE to Output in Low Z | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>HZ</sub> | CE to Output in High Z | | 100 | | 100 | | 100 | | 100 | ns | | toLZ | OE to Output in Low Z | 50 | | 50 | | 50 | | 50 | | ns | | tonz | OE to Output in High Z | | 100 | | 100 | | 100 | | 100 | ns | | tон <sup>[1]</sup> | Output Hold from Addr Change | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>PU</sub> <sup>[1]</sup> | CE to Power-up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> [1] | CE to Power Down Time | | 50 | | 50 | | 50 | | 50 | ns | ### Capacitance[2] TA=25°C, f=1 MHz | Symbol | Parameter | Max | Conditions | |--------|------------------------|-------|------------------------| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = 0 V | | Соит | Data (I/O) Capacitance | 10 pF | V <sub>I/O</sub> = 0 V | ### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |--------------------------------|------------------|---------|---------------------------------| | V <sub>ZAP<sup>[1]</sup></sub> | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | ### A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ### NOTES: - 1. Characterized. Not tested. - 2. This parameter measured only for the initial qualification and after process or design changes which may affect capacitance. ### Read Cycle Timing ### **AC Characteristics** Write Operation $T_A=0^{\circ}$ to 70°C, $V_{CC}=5$ V $\pm$ 10% unless otherwise noted | i | | Limits | | | | | | | | | | |---------------------|--------------------------------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-----------|------|-------|--| | | | 5516A-200<br>2816A/2816AH-200 | | 5516A-250<br>2816A/2816AH-250 | | 5516A-300<br>2816A/2816AH-300 | | 2816A-350 | | ] | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | twc | Write Cycle Time 5516AH/2816AH | | 2 | | 2 | | 2 | - | _ | ms | | | Wille Oyole Till | 5516A/2816A | | 10 | | 10 | | 10 | | 10 | | | | tas | Address Set Up Time | 10 | | 10 | | 10 | | 10 | | ns | | | tah | Address Hold Time | 50 | | 50 | | 70 | 1 | 70 | | ns | | | tcs | Write Set Up Time | 0 | | 0 | | 0 | | 0 | | ns | | | tcH | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | | tcw | CE to End of Write Input | 150 | | 150 | } | 150 | | 150 | | ns | | | toes | OE Set Up Time | 10 | | 10 | | 10 | | 10 | | ns | | | toeh | OE Hold Time | 10 | | 10 | | 10 | | 10 | | ns | | | twp[1] | WE Write Pulse Width | 150 | | 150 | Γ - | 150 | | 150 | | ns | | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | 50 | | 50 | | ns | | | t <sub>DV</sub> [2] | Data Valid Time | | 1 | | 1 | | 1 | | 1 | μS | | | t <sub>DS</sub> | Data Set Up Time | 50 | | 50 | | 50 | | 50 | | ns | | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | Notes: 1. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle. 2. Data must be valid within 1 $\mu$ s maximum after the initiation of a write cycle. ### TTL Byte Write Cycle ### CE CONTROLLED WRITE CYCLE ### **Ordering Information** # **2817A/5517A**Timer E<sup>2</sup> Tranship PROMe # 16K Electrically Erasable PROMs October 1988 ### Features - Ready/Busy Line for End-of-Write - High Endurance Write Cycles - 5517A: 1,000,000 Cycles/Byte Minimum - 2817A: 10,000 Cycles/Byte Minimum - On-Chip Timer - Automatic Byte Erase Before Byte Write - 2 ms Byte Write Time (2817AH) - All Inputs Latched by Write or Chip Enable - 5 V ± 10% Power Supply - Power Up/Down Supply - 200 ns max. Access Time - 10 Year Data Retention for Each Write - JEDEC Approved Byte-Wide Pinout - Military and Extended Temperature Range Available ### Description SEEQ's 5517A and 2817A are 5V only, 2Kx8 electrically erasable programmable read only memories (EEPROMs). They are packaged in a 28 pin package and have a ready/busy pin. These EEPROMs are ideal for applications which require non-volatility and in-system data modification. The endurance, the minimum number of times which a byte may be written, is 1 million for the 5517A and 10 thousand for the 2817A. The 5517A's extraordinary high endurance was accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>TM</sup> design. The 5517A is ideal for systems that require frequent updates and/or high reliability. System reliability is enhanced greatly over lower specified endurance EEPROMs while still maintaining 10 year data retention. Both EEPROMs have an internal timer that automatically times out the write time. The on-chip timer, along with the input latches, frees the microcomputer system for other tasks during the write time. The standard 5517A/2817A's write time is 10 ms, while the 2817AH's write time is a fast 2 ms. An automatic byte erase is performed before a byte operation is started. Once a byte has been written, the ready/busy pin signals the microprocessor that it is available for either a write or read mode. The inputs are TTL for both the byte write and read mode. Data retention is specified for 10 years. ### Block Diagram Q Cell is a trademark of SEEQ Technology, Inc. ### Pin Configuration ### Pin Names | A <sub>0</sub> -A <sub>10</sub> | ADDRESSES | |---------------------------------|------------------------------------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0=7</sub> | DATA INPUT (WRITE OR ERASE) DATA OUTPUT (READ) | | RDY/BUSY | DEVICE READY/BUSY | | NC | NO CONNECT | ### **Device Operation** There are five operational modes (see Table 1) and. except for the chip erase mode[2], only TTL inputs are required. To write into a particular location, a TTL low is applied to the write enable (WE) pin of a selected (CE low) device. This, combined with output enable $(\overline{OE})$ being high, initiates a write cycle. During a byte write cycle, addresses are latched on either the falling edge of CE or WE, whichever one occurred last. Data is latched on the rising edge of CE or WE, whichever one occured first. The byte is automatically erased before data is written. While the write operation is in progress, the RDY/BUSY output is at a TTL low. An internal timer times out the required byte write time and at the end of this time, the device signals the RDY/BUSY pin to a TTL high. The RDY/BUSY pin is an open drain output and a typical 3K $\Omega$ pull-up resistor to $V_{CC}$ is required. The pull-up resistor value is dependent on the number of OR-tied 2817A RDY/BUSY pins. ### Mode Selection (Table 1) | Mode/Pin | CE | ŌĒ | WE | 1/0 | RDY/BUSY | |------------------|-----------------|-----------------|----------------------|----------------------------|------------------| | Read | VIL | VIL | ViH | Dout | High Z | | Standby | V <sub>IH</sub> | Х | Х | High Z | High Z | | Byte Write | VIL | ViH | VIL | Din | VoL | | Write<br>Inhibit | X | V <sub>IL</sub> | X<br>V <sub>IH</sub> | High Z/Dout<br>High Z/Dout | High Z<br>High Z | X: Any TTL level ### Power Up/Down Considerations The 2817A/5517A has internal circuitry to minimize a false write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing under any one of the following conditions. - 1. V<sub>CC</sub> is less than 3 V. [3] - 2. A negative Write Enable (WE) transition has not occurred with V<sub>CC</sub> is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in TTL logical states other than that specified for a byte write in the Mode Selection table. ### Absolute Maximum Stress Ratings\* | Temperature | _ | |----------------------------|-----------------| | Storage | -65°C to +150°C | | Under Bias | -10°C to +80°C | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | Voc Supply Voltage | 5517A<br>2817A/2817AH | |--------------------------------|-----------------------| | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | | Temperature Range (Ambient) | 0°C to 70°C | ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|------------------------------------|-------------|---------------------------------| | N | Minimum Endurance | 10,000<br>1,000,000 <sup>[1]</sup> | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | ### NOTES: - 1.5517A 1 million cycles/byte. - 2. Chip Erase is an optional mode. - 3. Characterized. Not tested. ### D.C. Operating Characteristics (Over the operating Vcc and temperature range) | | | L | imits | | | | |--------|-----------------------------------------------------------|------|-------|-------|-------------------------------------------------------------------------------------|--| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | | Icc | Active V <sub>CC</sub> Current (Includes Write Operation) | | 110 | mA | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = 5.5 V | | | IsB | Standby Vcc Current | | 40 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O<br>Open; Other Inputs = 5.5 V | | | ILi | Input Leakage Current | | 10 | μА | V <sub>IN</sub> = 5.5 V | | | ILO | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> = 5.5 V | | | VIL | Input Low Voltage | -0.1 | 0.8 | V | | | | VIH | Input High Voltage | 2.0 | Vcc+1 | V | | | | VoL | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | | Voн | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -400 μA | | ### A.C. Characteristics **Read Operation** (Over the operating V<sub>CC</sub> and temperature range) | | | | Limits | | | | | | | | | | |--------|-------------------------------------------------------------------------------------------------|-------------------------|--------|--------------------------------------|------|--------------------------------------|------|------|------|-------|----------------------------|--| | | | 2817AH-200<br>2817A-200 | | 2817AH-250<br>5517A-250<br>2817A-250 | | 2817AH-300<br>5517A-300<br>2817A-300 | | 300 | | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test Conditions | | | tRC | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | CE = OE = VIL | | | tce | Chip Enable Access Time | | 200 | | 250 | | 300 | | 350 | ns | OE = VIL | | | taa | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | CE = OE = VIL | | | toe | Output Enable Access Time | | 75 | | 90 | | 100 | | 100 | ns | CE = V <sub>IL</sub> | | | tDF | Output Enable High<br>to Output Not being<br>Driven | | 60 | | 60 | | 60 | | 80 | ns | CE = V <sub>IL</sub> | | | tон | Output Hold from Address<br>Change, Chip Enable, or<br>Output Enable whichever<br>occurs first, | 0 | | 0 | | 0 | | 0 | | ns | CE or OE = V <sub>IL</sub> | | ### Capacitance[1] TA=25°C, f=1 MHz | Symbol | Parameter | Max | Conditions | |--------|------------------------|-------|------------------------| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = 0 V | | Соит | Data (I/O) Capacitance | 10 pF | V <sub>I/O</sub> = 0 V | ### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |---------------------|------------------|---------|---------------------------------| | Vzap <sup>[2]</sup> | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | ### A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ### AC Characteristics Write Operation (Over the operating Vccand temperature range) | Symbol | | Limits | | | | | | | | | |---------------------|------------------------------------------|-------------------------|------|--------------------------------------|------|--------------------------------------|------|-----------|------|-------| | | | 2817AH-200<br>2817A-200 | | 2817AH-250<br>5517A-250<br>2817A-250 | | 2817AH-300<br>5517A-300<br>2817A-300 | | 2817A-350 | | | | | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | tas | Address to Write<br>Set Up Time | 10 | | 10 | | 10 | | 10 | | ns | | tcs | CE to Write Set Up Time | 10 | | 10 | | 10 | | 10 | | ns | | tw <sub>P</sub> [3] | WE Write Pulse Width | 120 | | 150 | | 150 | | 150 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | 50 | | 50 | | 70 | | ns | | t <sub>DS</sub> | Data Set Up Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>CH</sub> | ČE Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | toes | ŌĒ Set Up Time | 10 | | 10 | | 10 | | 10 | | ns | | toeh | OE Hold Time | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DV</sub> [4] | Data Valid Time | | 1 | | 1 | | 1 | | 1 | μs | | t <sub>DB</sub> | Time to Device Busy | | 120 | | 120 | | 120 | | 120 | ns | | twn | Write Recovery Time<br>Before Read Cycle | | 10 | | 10 | | 10 | | 10 | μS | | twc | 2817A/5517A<br>Byte Write Cycle Time | | 10 | | 10 | | 10 | | 10 | ms | | | 2817AH | | 2 | | 2 | 1 | 2 | | 1 | ms | <sup>1.</sup> This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. Characterized. Not tested. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle. <sup>4.</sup> Data must be valid within 1 ms maximum after the initiation of a write cycle. ### Write Cycle Timing ### **Ordering Information** ## Seeo ## Timer E<sup>2</sup> 64K Electrically Erasable PROM ctober 1987 2864/2864H ### Features - Ready/Busy Pin - High Endurance Write Cycles - 10,000 Cycles/Byte Minimum - On-Chip Timer - Automatic Byte Erase Before Byte Write - 2 ms Byte Write (2864H) - 5 V±10% Power Supply - Power Up/Down Protection Circuitry - 250 ns max. Access Time - Military and Extended Temperature Range Available ### Description SEEQ's 2864 is a 5 V only, 8K x 8 NMOS electrically erasable programmable read only memory (EEPROM). It is packaged in a 28 pin package and has a ready/busy pin. This EEPROM is ideal for applications which require non-volatility and in-system data modification. The endurance, the number of times which a byte may be written, is a minimum of 10 thousand cycles. The EEPROM has an internal timer that automatically times out the write time. The on-chip timer, along with the input latches, frees the microcomputer system for tasks during the write time. The standard byte write cycle time is 10 ms. For systems requiring faster byte write, a 2864H is specified at 2 ms. An automatic byte erase is performed before a byte operation is <u>started</u>. Once a byte has been written, the ready/busy pin signals the microprocessor that it is available for another write or a read cycle. All inputs are TTL for both the byte write and read mode. Data retention is specified for ten years. These two timer EEPROMs are ideal for systems with limited board area. For systems where cost is important, SEEQ has a latch only "52B" family at 16K and 64K bit densities. All "52B" family inputs, except for write enable, are latched by the falling edge of the write enable signal. ### Pin Configuration ### **Device Operation** There are five operational modes (see Table 1) and. except for the chip erase mode, only TTL inputs are required. To write into a particular location, a 150 ns TTL pulse is applied to the write enable ( $\overline{WE}$ ) pin of a selected (CE low) device. This, combined with output enable (OE) being high, initiates a 10 ms write cycle. During a byte write cycle, addresses are latched on either the falling edge of CE or WE, whichever one occurred last. Data is latched on the rising edge of CE or WE, whichever one occurred first. The byte is automatically erased before data is written. While the write operation is in progress, the RDY/BUSY output is at a TTL low. An internal timer times out the required byte write time and at the end of this time, the device signals the RDY/BUSY pin to a TTL high. The RDY/BUSY pin is an open drain output and a typical 3K $\Omega$ pull-up resistor to $V_{CC}$ is required. The pull-up resistor value is dependent on the number of OR-tied RDY/BUSY pins. If RDY/BUSY is not used it can be left unconnected. ### Mode Selection (Table 1) | Mode/Pin | CE<br>(20) | ŌĒ<br>(22) | WE<br>(27) | I/O<br>(11-13,15-19) | RDY/<br>BUSY<br>(1)* | |------------------|-----------------|----------------------|------------|----------------------------------------------------|----------------------| | Read | VIL | VIL | ViH | Dout | High Z | | Standby | V <sub>IH</sub> | Х | Х | High Z | High Z | | Byte Write | VIL | ViH | VIL | DiN | VoL | | Write<br>Inhibit | X | V <sub>IL</sub><br>X | X<br>ViH | High Z/D <sub>OUT</sub><br>High Z/D <sub>OUT</sub> | High Z<br>High Z | <sup>\*</sup>Pin 1 has an open drain output and requires an external 3K resistor to V<sub>CC</sub>. The value of the resistor is dependent on the number of OR-tied RDY/BUSY pins. ### Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature is optional and the timing specifications are available from SEEQ. ### Power Up/Down Considerations The 2864 has internal circuitry to minimize a false write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing under any one of the following conditions. - 1. V<sub>CC</sub> is less than 3 V. [1] - A negative Write Enable (WE) transition has not occurred when V<sub>CC</sub> is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in TTL logical states other than that specified for a byte write in the Mode Selection table. ### Absolute Maximum Stress Ratings\* | Storage | | |----------------------------------------------|----------------| | All Inputs or Outputs with Respect to Ground | +6 V to -0.3 V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | 2864H-250/H-300<br>2864-250/-300 | 2864-350 | |--------------------------------|----------------------------------|-------------| | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | 5 V ± 10% | | Temperature Range (Ambient) | 0°C to 70°C | 0°C to 70°C | ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | NOTE: 1 - Characterized. Not tested. ### **DC Operating Characteristics** (Over the operating V<sub>CC</sub> and temperature range) | | | Li | Limits | | | |-----------------|-----------------------------------------------|------|---------|-------|----------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | lcc | Active Vcc Current (Includes Write Operation) | | 110 | mA | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = V <sub>CC</sub> Max. | | ISB | Standby V <sub>CC</sub> Current | | 40 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = V <sub>CC</sub> Max. | | l <sub>LI</sub> | Input Leakage Current | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max. | | ILO | Output Leakage Current | | 10 | μΑ | Vout = Vcc Max. | | VIL | Input Low Voltage | -0.1 | 0.8 | ٧ | | | ViH | Input High Voltage | 2.0 | Vcc + 1 | ٧ | | | Vol | Output Low Voltage | | 0.4 | ٧ | I <sub>OL</sub> = 2.1 mA | | <b>V</b> OH | Output High Voltage | 2.4 | | ٧ | I <sub>OH</sub> = -400 μA | ### **AC Characteristics** Read Operation (Over the operating V<sub>CC</sub> and temperature range) | | | | | Lin | nits | | | | | |--------|---------------------------------------------------------------------------------------------|------|----------------|------|----------------|------|-------|-------|----------------------| | | | | H-250<br>4-250 | | H-300<br>4-300 | 2864 | 1-350 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test Conditions | | trc | Read Cycle Time | 250 | | 300 | | 350 | | ns | CE = OE = VIL | | tce | Chip Enable Access Time | | 250 | | 300 | | 350 | ns | ŌĒ = VIL | | taa | Address Access Time | | 250 | | 300 | | 350 | ns | CE = OE = VIL | | toe | Output Enable Access Time | | 90 | | 100 | | 100 | ns | CE = VIL | | tDF | Output Enable High to Output Not being Driven | 0 | 60 | 0 | 60 | 0 | 80 | ns | CE = V <sub>IL</sub> | | tон | Output Hold from Address Change, Chip<br>Enable, or Output Enable whichever occurs<br>first | 0 | | 0 | | 0 | | ns | CE or OE = VIL | NOTES. 1. OE MAY BE DELAYED TO tAA - toe AFTER THE FALLING EDGE OF CE WITHOUT IMPACT ON tAA. 2. top IS SPECIFIED FROM OF OR CE, WHICHEVER OCCURS FIRST. SEEQ Technology, Incorporated ### Capacitance TA[1] = 25°C; f = MHz | Symbol | Parameter | Max. | Conditions | |--------|------------------------|-------|------------------------| | CIN | Input Capacitance | 6 pF | VIN = 0 V | | Соит | Data (I/O) Capacitance | 10 pF | V <sub>I/O</sub> = 0 V | ### **AC Test Conditions** Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ### E.S.D. Characteristics[4] | Symbol | Parameter | Value | Test Conditions | |--------|---------------------|---------|---------------------------------| | VZAP | E.S.D.<br>Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | ### AC Characteristics Write Operation (Over operating temperature and V<sub>CC</sub> range) | | | | | Lir | nits | | | 1 | |---------------------|-----------------------------------------------|-----------------------|------|-----------------------|------|----------|------|-------| | | | 2864H-250<br>2864-250 | | 2864H-300<br>2864-300 | | 2864-350 | | 1 | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time/Byte<br>Standard Family Only | | 10 | | 10 | | 10 | ms | | | "H" Family Only | | 2 | | 2 | | _ | ms | | tas | Address to WE Set Up Time | 10 | | 10 | | 10 | | ns | | tcs | CE to Write Set Up Time | 0 | | 0 | | 0 | | ns | | twp[2] | WE Write Pulse Width | 150 | | 150 | | 150 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | 50 | | 70 | | ns | | t <sub>DS</sub> | Data Set Up Time | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 20 | | 20 | | 20 | | ns | | tch | CE Hold Time | 0 | | 0 | | 0 | | ns | | toes | OE Set Up Time | 10 | | 10 | | 10 | | ns | | toen | OE Hold Time | 10 | | 10 | | 10 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | 50 | | ns | | t <sub>DV</sub> [3] | Data Valid Time | | 1 | | 1 | | 1 | μs | | t <sub>DB</sub> | Time to Device Busy | | 200 | | 200 | | 200 | ns | | twR | Write Recovery Time<br>Before Read Cycle | | 10 | | 10 | | 10 | μS | ### Notes: - 1. This parameter measured only for the initial qualification and after process or design changes which may affect capacitance. - 2. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle. - 3. Data must be valid within 1 $\mu s$ maximum after the initiation of a write cycle. - 4. Characterized. Not tested. ### Write Cycle Timing ### **Ordering Information** SEEQ Technology, Incorporated MD400002/A ### Timer E<sup>2</sup> 64K Electrically Erasable PROM PRELIMINARY DATA SHEET October, 1988 28 VCC 28 NWE 26 NC 25 NA8 24 A9 23 A11 22 D OE 21 O OE 19 1/O6 16 1/O5 17 O 1/O3 28C64 ### Features - CMOS Technology - Low Power - 50 mA Active - 150 µA Standby - Page Write Mode - 64 Byte Page - 160 us Average Byte Write Time - Byte Write Mode - Write Cycle Completion Indication - DATA Polling - On Chip Timer - Automatic Erase Before Write - High Endurance - 10.000 Cycles/Byte - 10 Year Data Retention - Power Up/Down Protection Circuitry - 200 ns Maximum Access Time - JEDEC Approved Byte Wide Pinout - Military and Extended Temperature Range Available ### Description SEEQ's 28C64 is a CMOS 5V only, 8K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS Process and is available in both a 28 pin Cerdip package as well as a Plastic Leaded Chip Carrier (PLCC). The 28C64 is ideal for applications which require low power consumption, non-volatility and in system reprogrammability. The endurance, the number of times a byte can be written. is specified at 10,000 cycles per byte and is typically 1.000.000 cycles per byte. The extraordinary high endurance was accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>™</sup> design. System reliability, in all applications. is higher because of the low failure rate of the Q Cell. The 28C64 has an internal timer which automatically times out the write time. The on-chip timer. along with input latches free the microprocessor ### Pin Configuration ADDRESSES-COLUMN ADDRESSES-ROW CHIP ENABLE **OUTPUT ENABLE** WRITE ENABLE DATA INPUT (WRITE)/DATA OUTPUT (READ) NO CONNECTION A<sub>0-5</sub> ŌE i/On-7 NC A6-A12 ĈĒ Q Cell is a trademark of SEEQ Technology, Inc. SEEQ Technology, Incorporated for other tasks while the part is busy writing. The 28C64's write cycle time is 10 ms. An automatic erase is performed before a write. The DATA polling feature of the 28C64 can be used to determine the end of a write cycle. Once the write has been completed, data can be read in a maximum of 200 ns. Data retention is specified for 10 years. ### **Device Operation** ### **Operational Modes** There are five operational modes (see Table 1) and, except for the chip erase mode, only TTL inputs are required. A Write can only be initiated under the conditions shown. Any other conditions for $\overline{CE}$ , $\overline{OE}$ , and $\overline{WE}$ will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of aforementioned three input lines. ### **Mode Selection** | MODE | CE | ŌĒ | WE | 1/0 | |------------------|--------|----------------------|----------|------------------------------------------------| | Read | VIL | VIL | ViH | Dout | | Standby | ViH | Х | X | HI Z | | Write | VIL | ViH | VIL | Din | | Write<br>Inhibit | X<br>X | V <sub>IL</sub><br>X | X<br>ViH | HI Z/D <sub>OUT</sub><br>HI Z/D <sub>OUT</sub> | | Chip Erase | VIL | VH | VIL | х | X: Any TTL level V<sub>H</sub>: High Voltage ### Reads A read is accomplished by presenting the address of the desired byte to the address inputs. Once the address is stable, $\overrightarrow{CE}$ is brought to a TTL low in order to enable the chip. The $\overrightarrow{WE}$ pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing Output Enable ( $\overrightarrow{OE}$ ) to a TTL low. During read, the address, $\overrightarrow{CE}$ , $\overrightarrow{OE}$ , and I/O latches are transparent. ### Writes To write into a particular location, the address must be valid and a TTL low applied to the Write Enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This combined with Output Enable ( $\overline{OE}$ ) being high, initiates a write cycle. During write cycle, all inputs except data are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred last. Write enable needs to be at a TTL low only for the specified $t_{WP}$ time. Data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred first. An automatic erase is perfomed before data is written. ### Write Cycle Control Pins For system design simplification, the 28C64 is designed such that either the $\overline{CE}$ or $\overline{WE}$ pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either $\overline{CE}$ or $\overline{WE}$ signal to latch addresses and the earliest low-to-high transition to latch the data. Address and $\overline{OE}$ setup and hold are with respect to the later of $\overline{CE}$ or $\overline{WE}$ ; data setup and hold is with respect to the earlier of $\overline{WE}$ or $\overline{CE}$ . To simplify the following discussion, the $\overline{WE}$ pin is used as the write cycle control pin throughout the rest of this data sheet. Timing diagrams of both write cycles are included in the AC Characteristics. ### Write Mode One to 64 bytes of data can be randomly loaded into the page. The part latches row addresses, A6-A12, during the first byte write. These addresses are latched on the falling edge of the WE signal and are ignored after that until the end of the write cycle. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses, A0-A5, which are used to select different locations of the page, are latched every time a new write initiated. These addresses and the $\overline{OE}$ state (high) are latched on the falling edge of $\overline{WE}$ signal. For proper write initiation and latching, the $\overline{WE}$ pin has to stay low for a minimum of $t_{WP}$ ns. Data is latched on the rising edge of $\overline{WE}$ , allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the 28C64 latches data and starts the internal page load timer. The timer is reset on the falling edge of the $\overline{WE}$ signal if another write is initiated before the timer has timed out. The timer stays reset while the $\overline{WE}$ pin is kept low. If no additional write cycles have been initiated within $t_{BLC}$ after the last $\overline{WE}$ low to high transition, the part terminates the page load cycle and starts the internal write. During this time which takes a maximum of 10 ms, the device ignores any additional write attempts. The part can be read to determine the end of write cycle ( $\overline{DATA}$ polling). ### Extended Page Load In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time ( $t_{BLC}$ ). Since some applications may not be able to sustain transfers at this minimum rate, the 28C64 permits an extended page load cycle. To do this, the write cycle must be "stretched" by maintaining $\overline{WE}$ low, assuming a write enable-controlled cycle, and leaving all other control inputs ( $\overline{CE}$ , $\overline{OE}$ ) in the proper page load cycle state. Since the page load timer is reset on the falling edge of $\overline{WE}$ , keeping this signal low will not start the page load timer. When $\overline{WE}$ returns high, the input data is latched and the page load cycle timer begins. In $\overline{CE}$ controlled write the same is true, with $\overline{CE}$ holding the timer reset instead of $\overline{WE}$ . ### DATA Polling The 28C64 has a maximum write cycle time of 10 ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual endpoint of a write cycle. If a read is performed to any address while the 28C64 is **still writing**, the device will present the ones-complement of the last byte written. When the 28C64 has **completed** its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. A DATA polling read can occur immediately after a byte is loaded into a page, prior to the initiation of the internal write cycle. DATA polling attempted during the middle of a page load cycle will present a onescomplement of the most recent data byte loaded into the page. Timing for a DATA polling read is the same as a normal read. ### Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. ### Power Up/Down Considerations There is internal circuitry to minimize a false write during power up or power down. This circuitry prevents writing under any one of the following conditions: - 1. V<sub>CC</sub> is less than V<sub>Wi</sub>V - 2. A high to low Write Enable (WE) transition has not occurred when the V<sub>CC</sub> supply is between V<sub>WI</sub>V and V<sub>CC</sub> with CE low and OE high. Writing will also be inhibited when $\overline{WE}$ , $\overline{CE}$ , or $\overline{OE}$ are in TTL logical states other than that specified for a write in the Mode Selection table. ### Absolute Maximum Stress Range\* | <i>l emperature</i> | |--------------------------------------------------| | Storage −65°C to +150°C | | Under Bias −10°C to +80°C | | D.C. Voltage applied to all Inputs or Outputs | | with respect to ground +6.0 V to -0.5 V | | Undershoot pulse of less than 10 ns (measured at | | 50% point) applied to all inputs or outputs | | with respect to ground | | Overshoot pulse of less than 10 ns (measured at | | 50% point) applied to all inputs or outputs | | with respect to ground +7.0 V | \*COMMENT: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | · | 28C64 | |------------------------------|-------------| | Temperature Range (Ambient) | 0°C to 70°C | | V <sub>CC</sub> Power Supply | 5 V ± 10% | ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | ### DC Characteristics (Over operating temperature and Vcc range, unless otherwise specified) | | | Li | mits | | | |---------------------|--------------------------------------------------|------|------|-------|-------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | lcc | Active Vcc Current | | 50 | mA | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = V <sub>CC</sub> Max.;<br>Max read or write cycle time | | I <sub>SB1</sub> | Standby V <sub>CC</sub> Current<br>(TTL Inputs) | | 2 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = ANY TTL LEVEL | | I <sub>SB2</sub> | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 150 | μА | CE = V <sub>CC</sub> −0.3<br>Other inputs = V <sub>IL</sub> to V <sub>IH</sub><br>All I/O Open | | <sub> L</sub> [2] | Input Leakage Current | | 1 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max. | | loL | Output Leakage Current | | 10 | μА | Vout = Vcc Max. | | VIL | Input Low Voltage | -0.3 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | 6 , | V | | | VoL | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | Voн | Output High Voltage | 2.4 | | V | Ιοн=-400 μΑ | | Vw <sub>1</sub> [1] | Write Inhibit Voltage | 3.8 | | ٧ | | ### Notes 1. Characterized. Not tested. 2. Inputs only. Does not include I/O. ### **AC Test Conditions** Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: <10 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V ### Capacitance[1] T<sub>A</sub> = 25 C, f = 1 MHz | Symbol | Parameter | Max. | Conditions | |--------|------------------------|-------|----------------------| | CIN | Input Capacitance | 6 pF | V <sub>IN</sub> = OV | | Соит | Data (I/O) Capacitance | 12 pF | $V_{I/O} = OV$ | ### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|---------------------|---------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D.<br>Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | ### AC Characteristics Read Operation (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Limits | | | | | | | | | | |-----------------|----------------------------------------------------------------------------------------------|-----------|------|-----------|------|-----------|------|-----------|------|-------|------------------------------------------| | | | 28C64-200 | | 28C64-250 | | 28C64-300 | | 28C64-350 | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | t <sub>RC</sub> | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | $\overline{CE} = \overline{OE} = V_{iL}$ | | tce | Chip Enable Access Time | | 200 | | 250 | 1 | 300 | | 350 | ns | OE = VIL | | taa | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | CE = OE :- Vil | | toE | Output Enable Access Time | | 80 | | 90 | | 90 | | 90 | ns | ČE = VIL | | tor | Output or Chip Enable High to output not being driven | 0 | 60 | 0 | 60 | 0 | 80 | 0 | 80 | ns | CE = VIL | | tон | Output Hold from Address Change,<br>Chip Enable, or Output Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | ### Read/Data Polling Cycle Time ### Notes: 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. 2. Characterized. Not tested. SEEQ Technology, Incorporated ### AC Characteristics Write Operation (Over the operating temperature and Vcc range, unless otherwise specified) | | | Limits | | | | | | | | | |-----------------|--------------------------------------------------------|--------|-------|------|-------|------|-------|------|-------|-------| | ı | | 28C6 | 4-200 | 28C6 | 4-250 | 28C6 | 4-300 | 28C6 | 4-350 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | | 10 | ms | | tas | Address Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>AH</sub> | Address Hold Time (see note 1) | 150 | | 150 | | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | tсн | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | toen | OE High Hold Time | 10 | | 10 | | 10 | | 10 | | ns | | twp | WE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | tos | Data Set-up Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tBLC | Byte Load Timer Cycle<br>(Page Mode Only) (see note 3) | 0.2 | 300 | 0.2 | 300 | 0.2 | 300 | 0.2 | 300 | us | | t <sub>LP</sub> | Last Byte Loaded to DATA Polling | | 200 | | 200 | | 200 | | 200 | ns | ### Write Timing ### WE CONTROLLED WRITE CYCLE ### CE CONTROLLED WRITE CYCLE ### Notes: - 1. Address hold time is with respect to the falling edge of the control signal WE or CE. - 2. WE and CE are noise protected. Less than a 20 nsec write pulse will not activate a write cycle. - 3. t<sub>BLC</sub> min. is the minimum time before the next byte can be loaded. t<sub>BLC</sub> max. is the minimum time the byte load timer waits before initiating internal write cycle. ### Page Write Timing ### PRELIMINARY DATA SHEET ### **Ordering Information** ### **28C65** Timer E<sup>2</sup> 64K Electrically Erasable PROM PRELIMINARY DATA SHEET October, 1988 ### **Features** - **■** CMOS Technology - Low Power - 50 mA Active - 150 μA Standby - Page Write Mode - 64 Byte Page - 160 us Average Byte Write Time - Byte Write Mode - Write Cycle Completion Indication - DATA Polling - RDY/BUSY Pin - On Chip Timer - Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte - 10 Year Data Retention - Power Up/Down Protection Circuitry - 200 ns Maximum Access Time - JEDEC Approved Byte Wide Pinout - Military and Extended Temperature Range Available ### Description SEEQ's 28C65 is a CMOS 5V only, 8K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS Process and is available in both a 28 pin Cerdip package as well as a Plastic Leaded Chip Carrier (PLCC). The 28C65 is ideal for applications which require low power consumption, non-volatility and in system reprogrammability. The endurance, the number of times a byte can be written, is specified at 10,000 cycles per byte and is typically 1,000,000 cycles per byte. The extraordinary high endurance was accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>TM</sup> design. System reliability, in all applications, is higher because of the low failure rate of the Q Cell. The 28C65 has an internal timer which automatically times out the write time. The on-chip timer, along with input latches free the microprocessor ### Pin Configuration for other tasks while the part is busy writing. The 28C65's write cycle time is 10 ms. An automatic erase is performed before a write. The DATA polling feature of the 28C65 can be used to determine the end of a write cycle. Once the write has been completed, data can be read in a maximum of 200 ns. Data retention is specified for 10 years. ### **Device Operation** ### Operational Modes There are five operational modes (see Table 1) and, except for the chip erase mode, only TTL inputs are required. A Write can only be initiated under the conditions shown. Any other conditions for CE, OE, and WE will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of aforementioned three input lines. ### Mode Selection | MODE | CE | ŌĒ | WE | 1/0 | RDY/BUSY[1] | |------------------|-----------------|-----------------|----------|------------------------|--------------| | Read | VIL | VIL | ViH | Dout | HI Z | | Standby | V <sub>IH</sub> | Х | Х | HIZ | HI Z | | Write | VIL | V <sub>IH</sub> | VIL | Din | VoL | | Write<br>Inhibit | X | V <sub>IL</sub> | X<br>ViH | HI Z/Dout<br>HI Z/Dout | HI Z<br>HI Z | | Chip Erase | VIL | V <sub>H</sub> | VIL | Х | HI Z | X: Any TTL level VH: High Voltage ### Reads A read is accomplished by presenting the address of the desired byte to the address inputs. Once the address is stable, CE is brought to a TTL low in order to enable the chip. The WE pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing Output Enable (OE) to a TTL low. During read, the address, CE, OE, and I/O latches are transparent. ### Writes To write into a particular location, the address must be valid and a TTL low applied to the Write Enable (WE) pin of a selected (CE low) device. This combined with Output Enable (OE) being high, initiates a write cycle. During write cycle, all inputs except data are latched on the falling edge of WE or CE, whichever occurred last. Write enable needs to be at a TTL low only for the specified two time. Data is latched on the rising edge of WE or CE. whichever occurred first. An automatic erase is perfomed before data is written. ### Write Cycle Control Pins For system design simplification, the 28C65 is designed such that either the CE or WE pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either CE or WE signal to latch addresses and the earliest low-tohigh transition to latch the data. Address and OE setup and hold are with respect to the later of CE or WE: data setup and hold is with respect to the earlier of WE or CE. To simplify the following discussion, the $\overline{WE}$ pin is used as the write cycle control pin throughout the rest of this data sheet. Timing diagrams of both write cycles are included in the AC characteristics. 1. RDY/BUSY Pin 1 (Pin 2 on PLCC) has an open drain output and requires an external 3K resistor to Vcc. The value of the resistor is dependent on the number of OR-tied RDY/BUSY pins. ### Write Mode One to 64 bytes of data can be randomly loaded into the page. The part latches row addresses, A6-A12, during the first byte write. These addresses are latched on the falling edge of the $\overline{WE}$ signal and are ignored after that until the end of the write cycle. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses, A0-A5, which are used to select different locations of the page, are latched every time a new write initiated. These addresses and the $\overline{OE}$ state (high) are latched on the falling edge of $\overline{WE}$ signal. For proper write initiation and latching, the $\overline{WE}$ pin has to stay low for a minimum of $t_{WP}$ ns. Data is latched on the rising edge of $\overline{WE}$ , allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the 28C65 latches data and starts the internal page load timer. The timer is reset on the falling edge of the $\overline{WE}$ signal if another write is initiated before the timer has timed out. The timer stays reset while the $\overline{WE}$ pin is kept low. If no additional write cycles have been initiated within $t_{BLC}$ after the last $\overline{WE}$ low to high transition, the part terminates the page load cycle and starts the internal write. During this time which takes a maximum of 10 ms, the device ignores any additional write attempts. The part can be read to determine the end of write cycle ( $\overline{DATA}$ polling). ### **Extended Page Load** In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time $(t_{BLC})$ . Since some applications may not be able to sustain transfers at this minimum rate, the 28C65 permits an extended page load cycle. To do this, the write cycle must be "stretched" by maintaining WE low, assuming a write enable-controlled cycle, and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will not start the page load timer. When WE returns high, the input data is latched and the page load cycle timer begins. In CE controlled write the same is true, with CE holding the timer reset instead of WE. ### DATA Polling The 28C65 has a maximum write cycle time of 10 ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual endpoint of a write cycle. If a read is performed to any address while the 28C65 is **still writing**, the device will present the ones-complement of the last byte written. When the 28C65 has **completed** its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. A DATA polling read can occur immediately after a byte is loaded into a page, prior to the initiation of the internal write cycle. DATA polling attempted during the middle of a page load cycle will present a ones-complement of the most recent data byte loaded into the page. Timing for a DATA polling read is the same as a normal read. ### READY/BUSY Pin 28C65 provides write cycle status on this pin. RDY/BUSY output goes to a TTL low immediately after the falling edge of WE. RDY/BUSY will remain low during the byte load or page load cycle and continues to remain at a TTL low while the write cycle is in progress. An internal timer times out the required write cycle time and at the end of this time, the device signals RDY/BUSY pin to a TTL high. This pin can be polled for write cycle status or used to initate a rising edge triggered interrupt indicating write cycle completion. The RDY/BUSY pin is an open drain output and a typical 3 K pull-up resistor to V<sub>cc</sub> is required. The pull-up value is dependent on the number of OR-tied RDY/BUSY pins. If RDY/BUSY is not used it can be left unconnected. ### Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. ### Power Up/Down Considerations There is internal circuitry to minimize a false write during power up or power down. This circuitry prevents writing under any one of the following conditions: - 1. V<sub>CC</sub> is less than V<sub>Wi</sub>V - A high to low Write Enable (WE) transition has not occurred when the V<sub>CC</sub> supply is between V<sub>W</sub>,V and V<sub>CC</sub> with CE low and OE high. Writing will also be inhibited when $\overline{WE}$ , $\overline{CE}$ , or $\overline{OE}$ are in TTL logical states other than that specified for a write in the Mode Selection table. ### Absolute Maximum Stress Range\* | Temperature Storage | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D.C. Voltage applied to all Inputs or Outputs with respect to ground+6.0 V to -0.5 V Undershoot pulse of less than 10 ns (measured at 50% point) applied to all inputs or outputs with respect to ground1.0 V Overshoot pulse of less than 10 ns (measured at 50% point) applied to all inputs or outputs with respect to ground+7.0 V | \*COMMENT: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | 28C65 | |------------------------------|-------------| | Temperature Range (Ambient) | 0°C to 70°C | | V <sub>CC</sub> Power Supply | 5 V ± 10% | ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | ### **DC Characteristics** (Over operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | Lir | nits | | | |---------------------|--------------------------------------------------|------|------|-------|---------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | lcc | Active Vcc Current | | 50 | mA | $\overline{CE} = \overline{OE} = V_{IL}$ ; All I/O Open;<br>Other Inputs = $V_{CC}$ Max.;<br>Max read or write cycle time | | I <sub>SB1</sub> | Standby V <sub>CC</sub> Current<br>(TTL Inputs) | | 2 | mA | $\overline{CE} = V_{IH}, \overline{OE} = V_{IL}; All I/O Open;$<br>Other Inputs = ANY TTL LEVEL | | ISB2 | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 150 | μА | $\overline{CE} = V_{CC} - 0.3$<br>Other inputs = $V_{IL}$ to $V_{IH}$<br>All I/O Open | | I <sub>IL</sub> [2] | Input Leakage Current | | 1 | μΑ | VIN = VCC Max. | | loi | Output Leakage Current | | 10 | μА | V <sub>OUT</sub> = V <sub>CC</sub> Max. | | VIL | Input Low Voltage | -0.3 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | 6 | V | | | Vol | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | Voн | Output High Voltage | 2.4 | | V | Ιοη=-400 μΑ | | Vwi <sup>[1]</sup> | Write Inhibit Voltage | 3.8 | | V | | ### Notes: 1. Characterized. Not tested. 2. Inputs only. Does not include I/O. ### **AC Test Conditions** Output Load: 1 TTL gate and $C_L = 100 \text{ pF}$ Input Rise and Fall Times: <10 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V ### Capacitance[1] TA = 25 C, f = 1 MHz | Symbol Parameter | | Max. | Conditions | | |------------------|------------------------|-------|----------------|--| | Cin | Input Capacitance | 6 pF | $V_{IN} = OV$ | | | Соит | Data (I/O) Capacitance | 12 pF | $V_{I/O} = OV$ | | ### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|---------------------|-------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D.<br>Tolerance | | MIL-STD 883<br>Test Method 3015 | ### AC Characteristics Read Operation (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | | Limits | | | | | | | | | |-----------------|----------------------------------------------------------------------------------------------|-----------|--------|-----------|------|-----------|------|-----------|------|-------|------------------------------------------| | | | 28C65-200 | | 28C65-250 | | 28C65-300 | | 28C65-350 | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | t <sub>RC</sub> | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | | t <sub>CE</sub> | Chip Enable Access Time | | 200 | | 250 | | 300 | | 350 | ns | ŌĒ ≕ V <sub>IL</sub> | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | CE - OE VIL | | toE | Output Enable Access Time | | 80 | | 90 | | 150 | | 150 | ns | CE = VIL | | t <sub>DF</sub> | Output or Chip Enable High to output not being driven | 0 | 60 | 0 | 60 | 0 | 80 | 0 | 80 | ns | CE = V <sub>IL</sub> | | tон | Output Hold from Address Change,<br>Chip Enable, or Output Enable,<br>whichever occurs first | 0 | i. | 0 | | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | ### Read/Data Polling Cycle Time 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. SEEQ Technology, Incorporated ### **AC Characteristics** Write Operation (Over the operating Vccand temperature range) | | | Limits | | | | | | | | | |-----------------|----------------------------------------------------|-----------|------|-----------|------|-----------|------|-----------|------|-------| | | Parameter | 28C65-200 | | 28C65-250 | | 28C65-300 | | 28C65-350 | | | | Symbol | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | | 10 | ms | | tas | Address Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>AH</sub> | Address Hold Time (see note 1) | 150 | | 150 | | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | tсн | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | toen | OE High Hold Time | 10 | | 10 | | 10 | | 10 | | ns | | twp | WE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | tos | Data Set-up Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tBLC | Byte Load Timer Cycle<br>(Page Mode Only) (note 3) | 0.2 | 300 | 0.2 | 300 | 0.2 | 300 | 0.2 | 300 | us | | t <sub>LP</sub> | Last Byte Loaded<br>to DATA Polling | | 200 | | 200 | | 200 | | 200 | ns | | t <sub>DB</sub> | Time to Device Busy | | 100 | | 100 | | 100 | | 100 | ns | ### Write Timing ### WE CONTROLLED WRITE CYCLE ### CE CONTROLLED WRITE CYCLE ### NOTES - 1. Address hold time is with respect to the falling edge of the control signal WE or CE. - 2. WE and CE are noise protected. Less than a 20 nsec write pulse will not activate a write cycle. - 3. t<sub>BLC</sub> min. is the minimum time before the next byte can be loaded. t<sub>BLC</sub> max is the minimum time the byte load timer waits before initiating the internal write cycle. ## Page Write Timing #### PRELIMINARY DATA SHEET ## **Ordering Information** # SeeQ # TimerE<sup>2</sup> 256K Electrically Erasable PROM PRELIMINARY DATA SHEET November, 1988 28C256 #### **Features** - **CMOS Technology** - Low Power - 60 mA Active - 150 µA Standby - Page Write Mode - 64 Byte Page - 160 us Average Byte Write Time - **■** Byte Write Mode - Write Cycle Completion Indication - DATA Polling - On Chip Timer - Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte - 10 Year Data Retention - Power Up/Down Protection Circuitry - 200 ns Maximum Access Time - Military and Extended Temperature Range Available. #### Description SEEQ's 28C256 is a CMOS 5V only, 32K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS Process and is available in both a 28 pin Cerdip package as well as a Leadless Chip Carrier (LCC). The 28C256 is ideal for applications which require low power consumption, nonvolatility and in system reprogrammability. The endurance, the number of times a byte can be written, is specified at 10,000 cycles per byte and is typically 1,000,000 cycles per byte. The extraordinary high endurance was accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>TM</sup> design. System reliability, in all applications, is higher because of the low failure rate of the Q Cell. The 28C256 has an internal timer which automatically times out the write time. The onchip timer, along with input latches free the micro- ### **Pin Configuration** DUAL-IN-LINE TOP VIEW PLASTIC LEADED CHIP CARRIER TOP VIEW #### Pin Names | A <sub>0-5</sub> | ADDRESSES — COLUMN | |--------------------|------------------------------------------| | A6-14 | ADDRESSES - ROW | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | Q Cell is a trademark of SEEQ Technology, Inc. processor for other tasks while the part is busy writing. The 28C256's write cycle time is 10 ms maximum. An automatic erase is performed before a write. The DATA polling feature of the 28C256 can be used to determine the end of a write cycle. Once the write cycle has been completed, data can be read in a maximum of 200 ns. Data retention is greater than 10 years. #### **Device Operation** ### **Operational Modes** There are five operational modes (see Table 1) and, except for the chip erase mode, only TTL inputs are required. A Write can only be initiated under the conditions shown. Any other conditions for $\overrightarrow{CE}$ , $\overrightarrow{OE}$ , and $\overrightarrow{WE}$ will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of the a forementioned three input lines. Table 1 Mode Selection | MODE | ČE | ŌĒ | WE | 1/0 | |------------------|-----|----------------------|----------------------|------------------------------------------------| | Read | VIL | VIL | Vін | Dout | | Standby | ViH | Х | х | HI Z | | Write | VIL | ViH | VIL | Din | | Write<br>Inhibit | × | X<br>V <sub>IL</sub> | V <sub>IH</sub><br>X | HI Z/D <sub>OUT</sub><br>HI Z/D <sub>OUT</sub> | | Chip Erase | VIL | VH | ViL | Х | X: any TTL level V<sub>H</sub>: High Voltage #### Reads A read is typically accomplished by presenting the addresses of the desired byte to the address inputs. Once the address is stable, $\overline{CE}$ is brought to a TTL low in order to enable the chip. The $\overline{WE}$ pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing Output Enable $(\overline{OE})$ to a TTL low. During read, the addresses, $\overline{CE}$ , $\overline{OE}$ , and input data latches are transparent. #### Writes To write into a particular location, the address must be valid and a TTL low applied to the Write Enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This combined with Output Enable ( $\overline{OE}$ ) being high initiates a write cycle. During a byte write cycle, all inputs except data are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred last. Write enable needs to be at a TTL low only for the specified $t_{WP}$ time. Data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred first. An automatic erase is performed before data is written. The 28C256 can write both bytes and blocks of up to 64 bytes. The write mode is discussed below. #### Write Cycle Control Pins For system design simplification, the 28C256 is designed such that either the $\overline{CE}$ or $\overline{WE}$ pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either $\overline{CE}$ or $\overline{WE}$ signal to latch addresses and the earliest low-to-high transition to latch the data. Address and $\overline{OE}$ or $\overline{WE}$ ; data set up and hold is with respect to the earlier of $\overline{WE}$ or $\overline{CE}$ . To simplify the following discussion, the $\overline{WE}$ pin is used as the write cycle control pin throughout the rest of this data sheet. Timing diagrams of both write cycles are included in the AC Characteristics. #### Write Mode One to 64 bytes of data can be randomly loaded into the device. The part latches row addresses, A6-A14, during the first byte write. These addresses are latched on the falling edge of the WE signal and are ignored after that until the end of two. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses, A0-A5, which are used to select different locations of the page, are latched every time a new write is initiated. These addresses and the $\overline{OE}$ state (high) are latched on the falling edge of $\overline{WE}$ signal. For proper write initiation and latching, the $\overline{WE}$ pin has to stay low for a minimum of $t_{WP}$ ns. Data is latched on the rising edge of $\overline{WE}$ , allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the 28C256 latches data and starts the internal page load timer. The timer is reset on the falling edge of the $\overline{WE}$ signal if another write is initiated before the timer has timed out. The timer stays reset while the $\overline{WE}$ pin is kept low. If no additional write cycles have been initiated in ( $t_{BLC}$ ) after the last $\overline{WE}$ low to high transition, the part terminates the page load cycle and starts the internal write. During this time which takes a maximum of 10 ms, the device ignores any additional write attempts. The part can now be read to determine the end of write cycle ( $\overline{DATA}$ Polling). ### **Extended Page Load** In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time (t<sub>BLC</sub>). Since some applications may not be able to sustain transfers at this minimum rate, the 28C256 permits an extended page load cycle. To do this, the write cycle must be "stretched" by maintaining WE low, assuming a write enable-controlled cycle, and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will inhibit the page load timer. When WE returns high, the input data is latched and the page load cycle timer begins. In CE controlled write the same is true, with CE holding the timer reset instead of WE. #### DATA Polling The 28C256 has a maximum write cycle time of 10 ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual endpoint of a write cycle. If a read is performed to any address while the 28C256 is still writing, the device will present the ones-complement of the last byte written. When the 28C256 has completed its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. A DATA polling read should not be done until a minimum of t<sub>LP</sub> microseconds after the last byte is written. Timing for a DATA polling read is the same as a normal read once the tue specification has been met. #### Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. #### Power Up/Down Considerations There is internal circuitry to minimize a false write during power up or power down. This circuitry prevents writing under any one of the following conditions: - 1. V<sub>cc</sub> is less than V<sub>wi</sub> V - A high to low Write Enable (WE) transition has not occurred when the V<sub>cc</sub> supply is between V<sub>wl</sub> V and V<sub>cc</sub> with CE low and OE high. Writing will also be inhibited when $\overline{WE}$ , $\overline{CE}$ , or $\overline{OE}$ are in TTL logical states other than that specified for a byte write in the Mode Selection table. #### Absolute Maximum Stress Range\* | Temperature Storage | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D.C. Voltage applied to all Inputs or Outputs with respect to ground +6.0 V to -0.5 V Undershoot pulse of less than 10 ns (measured at 50% point) applied to all inputs or outputs with respect to ground1.0 V Overshoot pulse of less than 10 ns (measured at 50% point) applied to all inputs or outputs with respect to ground +7.0 V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Recommended Operating Conditions** | | 28C256 | |--------------------------------|-----------------------| | Temperature Range | (Ambient) 0°C to 70°C | | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | #### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | #### DC Characteristics Read Operation (Over operating temperature and VccRange, unless otherwise specified) | | i | Limits | | | | |--------------------|--------------------------------------------------|--------|------|-------|---------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | lcc | Active V <sub>CC</sub> Current | | 60 | mA | CE=OE=V <sub>IL</sub> ; All I/O open;<br>Other Inputs = V <sub>CC</sub> Max.<br>Min. read or write cycle time | | I <sub>SB1</sub> | Standby V <sub>CC</sub> Current<br>(TTL Inputs) | | 2 | mA | CE=V <sub>IH</sub> , OE=V <sub>IL</sub> ; All I/O open;<br>Other Inputs = V <sub>IL</sub> to V <sub>IH</sub> | | I <sub>SB2</sub> | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 150 | μА | CE=V <sub>CC</sub> -0.3<br>Other Inputs = V <sub>IL</sub> to V <sub>IH</sub><br>All I/O Open | | <sub> L</sub> [2] | Input Leakage Current | | 1 | μΑ | V <sub>IN</sub> =V <sub>CC</sub> Max. | | lor <sub>[3]</sub> | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> =V <sub>CC</sub> Max. | | VIL | Input Low Voltage | -0.3 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | 6 | V | | | VoL | Output Low Voltage | | 0.45 | V | lot=2.1 mA | | Voн | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -400 μA | | Vwi <sup>[1]</sup> | Write Inhibit Voltage | 3.8 | | V | | #### NOTES: 1. Characterized. Not tested. 2. Inputs only. Does not include I/O. 3. For I/O only. #### **AC Test Conditions** Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: <10 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V #### Capacitance[1] TA = 25°C. f = 1 MHz | 74 - 25 0,1 1 WITE | | | | | | | | |--------------------|------------------------|-------|-----------------------|--|--|--|--| | Symbol | Parameter | Max. | Conditions | | | | | | Cin | Input Capacitance | 6 pF | VIN = OV | | | | | | Соит | Data (I/O) Capacitance | 12 pF | V <sub>1/O</sub> = OV | | | | | #### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |---------------------------------|------------------|-----------|----------------------------------------------| | V <sub>ZAP</sub> <sup>[2]</sup> | E.S.D. Tolerance | > 2000 V. | M <sub>IL</sub> -STD 883<br>Test Method 3015 | ### AC Characteristics Read Operation (Over operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | | Limits | | | | | | | | | |-----------------|----------------------------------------------------------------------------------------------|------|--------|------|--------|------|--------|-------|-------|-------|------------------------------------------| | | | 28C2 | 56-200 | 28C2 | 56-250 | 28C2 | 56-300 | 28C25 | 6-350 | | ] | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | t <sub>RC</sub> | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | | t <sub>CE</sub> | Chip Enable Access Time | | 200 | | 250 | | 300 | | 350 | ns | OE = V <sub>IL</sub> | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | | toE | Output Enable Access Time | | 80 | | 90 | | 90 | | 90 | ns | CE = V <sub>IL</sub> | | t <sub>DF</sub> | Output or Chip Enable High to output in Hi-Z | 0 | 60 | 0 | 60 | 0 | 80 | 0 | 80 | ns | CE = V <sub>IL</sub> | | tон | Output Hold from Address Change,<br>Chip Enable, or Output Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | #### Read/DATA Polling Cycle #### Notes: 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. 2. Characterized. Not tested. #### AC Characteristics Write Operation (Over the operating temperature and Vcc range, unless otherwise specified) | | | Limits | | | | | | | | | |------------------|----------------------------------------------------|--------|--------|-------|--------|------|--------|------|--------|-------| | | | 28C2 | 56-200 | 28C25 | 56-250 | 28C2 | 56-300 | 28C2 | 56-350 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | | 10 | ms | | tas | Address Set-up Time | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>AH</sub> | Address Hold Time (see note 1) | 150 | | 150 | | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | tсн | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 20 | | 20 | | 20 | | 20 | | ns | | toen | OE High Hold Time | 20 | | 20 | | 20 | | 20 | | ns | | twp | WE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | tos | Data Set-up Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>BLC</sub> | Byte Load Timer Cycle<br>(Page Mode Only) (note 3) | 0.2 | 300 | 0.2 | 300 | 0.2 | 300 | 0.2 | 300 | us | | t <sub>LP</sub> | Last Byte Loaded<br>to DATA Polling Output | | 600 | | 600 | | 600 | | 600 | us | ### Write Timing #### WE CONTROLLED WRITE CYCLE #### **CE CONTROLLED WRITE CYCLE** #### Notes: - 1. Address hold time is with respect to the falling edge of the control signal WE or CE. - 2. WE and CE are noise protected. Less than a 20 nsec write pulse will not activate a write cycle. - 3. t<sub>BLC</sub> min. is the minimum time before the next byte can be loaded. t<sub>BLC</sub> max. is the minimum time the byte load timer waits before initiating internal write cycle. ## Page Write Timing ### **Ordering Information** # 28C64A **High Speed CMOS** 64K Electrically Erasable PROM PRODUCT PREVIEW #### Features - High Speed: 90, 120, 150 ns Access Times - Commercial and Military Temperature Ranges - **CMOS Technology** - Low Power - 300 mW (Typical) - Less than 1mW Standby - Page Write Mode: 64 Byte Page - Fast Write: 5ms Byte/Page Write Time - Write Cycle Completion Indication - DATA Polling of Data Bit 7 - On Chip Timer - Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte Minimum - 10 Year Data Retention - Power Up/Down Protection Circuitry - JEDEC Approved Byte-Wide Pinout ### Description SEEQ's 28C64A is a high speed CMOS 5V only, 8K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS process and is available in 28 pin Cerdip, Plastic DIP packages and 32 pin LCC, PLCC. The 28C64A is ideal for high speed applications which require low power consumption, non-volatility and in-system reprogrammability. The endurance, the number of times which a byte may be written, is specified at 10,000 cycles per byte minimum. The 90 ns, 120 ns, 150 ns access times meet the requirements of many of today's high performance microprocessors. The 28C64A has an internal timer which automatically times out the write time. The on-chip timer, along with the input latches, frees the microprocessor for other tasks during the write time. The 28C64A's write cycle time is 5 msec typical. An automatic erase is performed before a write. The Data Polling feature of the 28C64A can be used to determine the end of a write cycle. All inputs are CMOS/TTL for both write and read modes. Data retention is specified to be greater than 10 years. #### Pin Names | A <sub>0</sub> -A <sub>5</sub> | ADDRESSES-COLUMN | | |---------------------------------|------------------------------------------|---| | A <sub>6</sub> -A <sub>12</sub> | ADDRESSES-ROW | | | CE | CHIP ENABLE | | | ŌĒ | OUTPUT ENABLE | | | WE | WRITE ENABLE | | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | 4 | | NC | NO CONNECT | | # **High Speed CMOS** 256K Electrically Erasable PROM PRODUCT PREVIEW October, 1988 28C256A #### Features - High Speed: 90, 120, 150 ns Access Times - Commercial and Military Temperature Ranges - **CMOS Technology** - Low Power - 300 mW (Typical) - Less than 1mW Standby - Page Write Mode: 64 Byte Page - Fast Write: 5ms Byte/Page Write Time - Write Cycle Completion Indication - DATA Polling of Data Bit 7 - On Chip Timer - Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte - 10 Year Data Retention - Power Up/Down Protection Circuitry - JEDEC Approved Byte-Wide Pinout ### Description SEEQ's 28C256A is a high speed CMOS 5V only. 32K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS process and is available in 28 pin Cerdip, Plastic DIP packages and 32 pin LCC, PLCC. The 28C256A is ideal for high speed applications which require low power consumption, non-volatility and in-system reprogrammability. The endurance, the number of times which a byte may be written, is specified at 10,000 cycles per byte minimum. The 90 ns, 120 ns, 150 ns maximum access times meet the requirements of many of today's high performance microprocessors. The 28C256A has an internal timer which automatically times out the write time. The on-chip timer, along with the input latches, frees the microprocessor for other tasks during the write time. The 28C256A's write cycle time is 5 msec typical. An automatic erase is performed before a write. The DATA Polling feature of the 28C256A can be used to determine the end of a write cycle. All inputs are CMOS/TTL for both write and read modes. Data retention is specified to be greater than 10 years. ### Pin Configuration #### Pin Names | A <sub>0</sub> -A <sub>5</sub> | ADDRESSES-COLUMN | |---------------------------------|------------------------------------------| | A <sub>6</sub> -A <sub>14</sub> | ADDRESSES-ROW | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | | NC | NO CONNECT | # 36C16 36C32 # High Speed CMOS Electrically Erasable PROM PRELIMINARY DATA SHEET October, 1988 #### **Features** - High Speed: - 35 ns Maximum Access Time - CMOS Technology - Low Power: - 350 mW - 10 Year Data Retention - **■** High Output Drive - Sink 16 mA at 0.45 V - Source 4mA at 2.4V - 5V±10% Power Supply - Power Up/Down Protection Circuitry - Fast Byte Write - 5 ms/Byte - Automatic Byte Clear Before Write - **■** JEDEC Approved PROM Pinout - Direct Replacement for Bipolar PROMs - Slim 300 mil Packaging Available - Military and Extended Temperature Range Available. ### **Block Diagram** #### Pin Names | A <sub>0</sub> -A <sub>3</sub> | ADDRESSES - COLUMN | | | | | |------------------------------------------------|--------------------|--|--|--|--| | A <sub>4</sub> -A <sub>11</sub> <sup>[3]</sup> | ADDRESSES — ROW | | | | | | CS₁ | | | | | | | CS <sub>2</sub> | CHIP SELECT INPUTS | | | | | | CS <sub>3</sub> | | | | | | | 1/0 | DATA INPUT (WRITE) | | | | | | | DATA OUTPUT (READ) | | | | | Q Cell is a trademark of SEEQ Technology, Inc. #### Description SEEQ's 36C16/32 are high speed 2K x 8/4K x 8 Electrically Erasable Programmable Read Only Memories, manufactured using SEEQ's advanced 1.25 micron CMOS Process. The 36C16/32 are intended as bipolar PROM replacements in high speed applications. The 35ns maximum read access time meets the requirements of many of today's high performance processors. The endurance, the number of times the part can be erased/written, is specified to be greater than 100 cycles. The 36C16/32 are built using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>TM</sup> design. Data retention is specified to be greater than 10 years. The 36C16/32 are available in 24 pin Slim 300 mil CERAMIC DIP and PLASTIC DIP. 24/28 pin full featured EEPROM versions are also available (38C16/32). All parts are available in commercial as well as military temperature ranges. #### Pin Configuration DUAL-IN-LINE TOP VIEW 36C16/36C32 (24 pins) NOTES: 1. Pin 19 is A<sub>11</sub> on the 36C32. 2. CS<sub>3</sub> is on the 36C16 only. 3. A<sub>4</sub>-A<sub>10</sub> on 36C16 Technology, Incorporated - ### **Device Operation Operational Modes** | MODE PIN | CS₁ | CS <sub>2</sub> | CS <sub>3</sub> [2] | 1/0 | |----------|-------------------|-----------------|---------------------|------| | Read | VIL | ViH | ViH | Dout | | | V <sub>IH</sub> | Х | Х | | | Standby | Х | V <sub>IL</sub> | Х | HI Z | | | Х | х | VIL | | | Write | VH <sup>[1]</sup> | VIL | Х | Din | X: Any TTL level #### Read A read is started by presenting the addresses of the desired byte to the address inputs. Once the address is stable, the chip select inputs should be brought to the proper levels in order to enable the outputs (see Table above). #### Write To write into a particular location, addresses and data must be valid, $CS_2$ must be $\underline{TTL}$ low and a $V_H^{(1)}$ pulse has to be applied to CS, for 5ms. An automatic internal byte clear is done prior to the byte write. The byte clear feature is transparent to the user. 1. V<sub>H</sub> - High Voltage 2. CS<sub>3</sub> applies only to the 36C16. This pin becomes A<sub>11</sub> in the 36C32. #### Absolute Maximum Rating Temperature Under Bias . . . . . . . . . . . . . . . . . . − 10°C to + 80°C All Inputs and Outputs with Respect to Ground . . . . . . . -3.V to +7V D.C. $\overline{CS_1}$ with Respect to Ground ... - 0.5 V to + 14 V D.C. COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | 36C16<br>36C32 | |------------------------------------|--------------------------| | V <sub>CC</sub> Supply Voltage | 5V±10% | | Temperature Range (Read Operation) | 0°C to 70°C<br>(Ambient) | #### DC Operating Characteristics (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | 1 | | Limits | | | | |---------------------|---------------------------------|--------|------|------|------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | lcc | V <sub>CC</sub> Active Current | | 80 | mA | $CS_2 = CS_3 = V_{ H}; \overline{CS}_1 = V_{ L};$<br>Address Inputs = 20MHz<br>I/O = 0mA | | I <sub>IN</sub> | Input Leakage Current | | 1 | μΑ | $0.1V > = V_{IN} < = V_{CC} Max.$ | | l <sub>OUT</sub> | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> = V <sub>CC</sub> Max. | | V <sub>IL</sub> | Input Low Voltage | - 0.5 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2 | 6.5 | V | V <sub>CC</sub> Min. | | V <sub>H</sub> | Input High Voltage During Write | 10.8 | 13.2 | V | For CS <sub>1</sub> Input Only | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 16 mA, V <sub>CC</sub> = V <sub>CC</sub> Min. | | V <sub>OH</sub> | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -4 mA, V <sub>CC</sub> = V <sub>CC</sub> Min. | | los[1][2] | Output Short Circuit Current | -20 | | mA | V <sub>CC</sub> = V <sub>CC</sub> Max, V <sub>OUT</sub> = 0 | | V <sub>CI</sub> [2] | Input Undershoot Voltage | -3 | | ٧ | V <sub>IN</sub> undershoot pulse width < 10ns | - 1. Only one pin at a time for less than one second. - 2. Characterized, Not Tested. # 36C16/36C32 PRELIMINARY DATA SHEET #### **AC Test Conditions** Output Load: 10 TTL gates and total $C_L = 30 pF$ Input Rise and Fall Times: <5ns Input Pulse Levels: 0V to 3V Timing Measurement Reference Level: Inputs 1.5V Outputs 1.5V # Capacitance [1] TA=25°C, f=1 MHz | Symbol | Parameter | Max. | Conditions | | |--------|------------------------|-------|----------------------|--| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = OV | | | Cout | Data (I/O) Capacitance | 12 pF | $V_{I/O} = OV$ | | #### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|---------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | ## AC Characteristics Read Operation (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Limits | | | | | | | İ | | |-----------------|-----------------------------------------------------------------------------|--------|----------------|------|----------------|------|----------------|------|----------------|-------| | | | | 16-35<br>32-35 | | 16-40<br>32-40 | | 16-45<br>32-45 | | 16-55<br>32-55 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>RC</sub> | Read Cycle Time | 35 | | 40 | | 45 | | 55 | | ns | | t <sub>CE</sub> | Chip Select Access Time | | 25 | | 25 | | 30 | | 35 | ns | | t <sub>AA</sub> | Address Access Time | | 35 | | 40 | | 45 | | 55 | ns | | t <sub>DF</sub> | Output Enable to Output not being driven | | 25 | | 25 | | 25 | | 30 | ns | | t <sub>ОН</sub> | Output Hold from Address<br>Change or Chip Select<br>whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | ### Read Cycle Timing - This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. Characterized, Not Tested. This is measured at steady state level 0.5V or steady state low level + 0.5V or the output from the 1.5V level on the input. # AC Characteristics Write Operation (All Speeds) (Over $V_{CC}$ Range, $T_A$ = 25° ± 5°C unless otherwise specified) | | | | 36C16<br>36C32 | | |-----------------|---------------------|------|----------------|-------| | Symbol | Parameter | Min. | Max. | Units | | twp | Write Pulse Width | 5 | 50 | ms | | tas | Address Set-up Time | 0 | | μS | | t <sub>AH</sub> | Address Hold Time | 0.5 | | μs | | tcs | CS₂Set-up Time | 0 | | μs | | tcн | CS₂Hold Time | 0 | | μs | | t <sub>DS</sub> | Data Set-up Time | 0 | | μs | | ton | Data Hold Time | 0 | | μs | | twn | Write Recovery | | 10 | μS | # Write Cycle Timing **NOTE:** 1. CS<sub>3</sub> is A<sub>11</sub> on 36C32. #### **Ordering Information** The "Preliminary Data Sheet" designation on a SEEQ data sheet indicates that the product is not fully characterized. The specifications are subject to change, are based on design goals or preliminary part evaluation, and are not guaranteed. SEEQ Technology or an authorized sales representative should be consulted for current information before using this product. No responsibility is assumed by SEEQ for its use, nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. SEEQ reserves the right to make changes in specifications at any time and without notice. # 38C16 38C32 # High Speed CMOS Electrically Erasable PROM PRELIMINARY DATA SHEET October, 1988 #### **Features** - High Speed: - 35 ns Maximum Access Time - CMOS Technology - Low Power: - 350 mW - High Endurance: - 10,000 Cycles/Byte Minimum - 10 Year Data Retention - On-Chip Timer and Latches - Automatic Byte Erase Before Write - Fast Byte Write: 5 ms/Byte - High Speed Address/Data Latching - 50 ms Chip Erase - 5V±10% Power Supply - Power Up/Down Protection Circuitry - DATA Polling of Data Bit 7 - JEDEC Approved Byte Wide Pinout - 38C16: 2816A Pin Compatible - 38C32: 28C64 Pin Compatible - Military and Extended Temperature Range Available. #### Pin Names Block Diagram | A <sub>0</sub> -A <sub>3</sub> | ADDRESSES — COLUMN | |------------------------------------------------|--------------------| | A <sub>4</sub> -A <sub>11</sub> <sup>[1]</sup> | ROW ADDRESSES | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE) | | | DATA OUTPUT (READ) | #### Description SEEQ's 38C16/32 are high speed 2K x 8/4K x 8 Electrically Erasable Programmable Read Only Memories (EEPROM), manufactured using SEEQ's advanced 1.25 micron CMOS process. The 38C16/32 are ideal for high speed applications which require non-volatility and in-system reprogrammability. The endurance, the number of times a byte may be written, is specified at 10,000 cycles per byte minimum. The high endurance is accomplished using #### Pin Configuration #### PLASTIC LEADED CHIP CARRIER **TOP VIEW** MD400029/B Technology, Incorporated - SEEQ's proprietary oxynitride EEPROM process and its innovative "DQ cell" design. System reliability in applications where writes are frequent is increased because of the DQ-cell. The 35 ns maximum access time meets the requirements of many of today's high performance processors. The 38C16/32 have an internal timer which automatically times out the write time. The on-chip timer, along with the input latches, frees the microprocessor for other tasks during the write time. DATA polling can be used to determine the end of a write cycle. All inputs are TTL compatible for both write and read modes. Data retention is specified to be greater than 10 years. The 38C16 and 38C32 are both available in CERAMIC DIP. PLASTIC DIP and PLCC packages. 24 pin versions of both 38C16 and 38C32 intended for bipolar PROM replacement are also available (36C16/36C32). All parts are available in commercial as well as military temperature ranges. #### **Device Operation Operational Modes** | MODE PIN | CE | ŌĒ | WE | I/O | |---------------------------|----------------------------------------------|----------------------------------------------|------------------------|----------------------------------------------------------------------| | Read | VIL | V <sub>IL</sub> | ViH | Dout | | Standby | ViH | Х | Х | HI Z | | Write | VIL | ViH | VIL | DiN | | Write<br>Inhibit | X<br>V <sub>IH</sub><br>X<br>V <sub>IL</sub> | X<br>X<br>V <sub>IL</sub><br>V <sub>IL</sub> | VIH<br>X<br>VIH<br>VIL | HI Z/D <sub>OUT</sub> HI Z HI Z/D <sub>OUT</sub> No Operation (HI Z) | | Chip Erase <sup>[1]</sup> | ViH | VH[2] | ViH | HI Z | X: Any TTL level #### Read A read is started by presenting the addresses of the desired byte to the address inputs. Once the address is stable, CE is brought to a TTL low in order to enable the chip. The WE pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing output enable (OE) to a TTL low. During read, the address, CE. OE, and I/O latches are transparent. #### NOTES: - 1. Chip erase is an optional mode. - 2. VH High Voltage. # 38C16/38C32 #### Write To write into a particular location, addresses must be valid and a TTL low is applied to the write enable (WE) pin of a selected (CE low) device. This initiates a write cycle. During a write cycle, all inputs except for data are latched on the falling edge of WE (or CE, whichever one occurred last). Write enable needs to be at a TTL low only for the specified two time. Data is latched on the rising edge of $\overline{WE}$ (or $\overline{CE}$ , which ever one occurred first). An automatic byte erase is performed before data is written. #### DATA Polling The EEPROM has a specified two write cycle time of 5ms. The typical device has a write cycle time faster than the two. DATA polling is a method to indicate the completion of a timed write cycle. During the internal write cycle, the complement of the data bit 7 is presented at output 7 when a read is performed. Once the write cycle is finished, the true data is presented at the outputs. A software routine can be used to "poll", i.e. read the output, for true or complemented data bit 7. The polling cycle specifications are the same as for a read cycle. During data polling, the addresses are don't care. #### Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. ## Power Up/Down Considerations Protection against false write during V<sub>cc</sub> power up/down is provided through on chip circuitry. Writing is prevented under any one of the following conditions: - 1. $V_{CC}$ is less than $V_{Wi}$ V. - 1. A high to low Write Enable ( $\overline{WE}$ ) transition has not occurred when the $V_{cc}$ supply is between $V_{w_i}$ V and $V_{cc}$ with $\overline{CE}$ low and $\overline{OE}$ high. Writing will also be inhibited when WE, CE, or OE are in TTL logical states other than those specified for a byte write in the Mode Selection table. ### **Absolute Maximum Rating** | Temperature | | |------------------------|--------------------| | Storage | -65°C to + 150°C | | Under Bias | | | All Inputs and Outputs | | | with Respect to Ground | -3.V to $+7V$ D.C. | COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | 38C16<br>38C32 | |--------------------------------|----------------| | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | | Temperature Range (Ambient) | 0°C to 70°C | ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | #### DC Operating Characteristics (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Lir | nits | | | |---------------------|---------------------------------|------|------|------|-----------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | lcc | V <sub>CC</sub> Active Current | | 80 | mA | CE = OE = V <sub>IL</sub> ;<br>Address Inputs = 20MHz<br>I/O = 0mA | | I <sub>SB</sub> | Standby V <sub>CC</sub> Current | | 40 | mA | CE = V <sub>IH</sub> ; All I/O open; All other inputs TTL don't care; | | I <sub>IN</sub> | Input Leakage Current | | 1 | μΑ | $0.1V > = V_{IN} < = V_{CC} Max.$ | | l <sub>out</sub> | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> = V <sub>CC</sub> Max. | | V <sub>IL</sub> | Input Low Voltage | -0.5 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2 | 6.5 | V | V <sub>CC</sub> Min. | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 mA, V <sub>CC</sub> = V <sub>CC</sub> Min. | | V <sub>OH</sub> | Output High Voltage | 2.4 | | V | $I_{OH} = -400 \mu\text{A}, V_{CC} \text{Min}.$ | | V <sub>WI</sub> [1] | Write Inhibit Voltage | 3.8 | | V | | | V <sub>CL</sub> [1] | Input Undershoot Voltage | -3 | | V | V <sub>IN</sub> undershoot pulse width < 10ns | 1-79 #### NOTES: 1. Characterized. Not tested. # 38C16/38C32 PRELIMINARY DATA SHEET #### **AC Test Conditions** Output Load: 1 TTL gate and total $C_L = 30 pF$ Input Rise and Fall Times: <5ns Input Pulse Levels: 0 V to 3 V Timing Measurement Reference Level: Inputs 1.5V Outputs 1.5V # Capacitance[1] TA=25°C, f=1 MHz | Symbol | Parameter | Max. | Conditions | |--------|------------------------|-------|----------------------| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = 0V | | Соит | Data (I/O) Capacitance | 12 pF | $V_{1/0} = 0V$ | #### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|--------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | >2000V | MIL-STD 883<br>Test Method 3015 | #### **AC Characteristics Read Operation** (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Limits | | | | | | | | | | |-----------------|-----------------------------------------------------------------------------------------------|----------------------|------|----------------------|------|----------------------|------|----------------------|------|-------|----------------------------| | | | 38C16-35<br>38C32-35 | | 38C16-40<br>38C32-40 | | 38C16-45<br>38C32-45 | | 38C16-55<br>38C32-55 | | | Test | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Conditions | | t <sub>RC</sub> | Read Cycle Time | 35 | | 40 | | 45 | | 55 | | ns | CE = OE = V <sub>IL</sub> | | t <sub>CE</sub> | Chip Enable Access Time | | 25 | | 25 | | 30 | | 35 | ns | OE = V <sub>IL</sub> | | t <sub>AA</sub> | Address Access Time | | 35 | | 40 | | 45 | | 55 | ns | CE = OE = V <sub>IL</sub> | | toE | Output Enable Access Time | | 20 | | 20 | | 25 | | 30 | ns | CE = V <sub>IL</sub> | | t <sub>DF</sub> | Output or Chip Enable to<br>Output Float not being Driven | | 15 | | 15 | | 25 | | 30 | ns | CE = V <sub>IL</sub> | | t <sub>ОН</sub> | Output Hold from Address<br>Change, Chip Enable or<br>Output Enable whichever<br>occurs first | 0 | | o | | o | | 0 | | ns | CE or OE = V <sub>IL</sub> | #### Read Cycle Timing - This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. Characterized. Not Tested. - 3. Transition is measured at steady state level 0.5V or steady state low level + 0.5V on the output from the 1.5V level on the input. MD400029/B # 38C16/38C32 PRELIMINARY DATA SHEET #### **AC Characteristics Write Operation** (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | 38C16-35<br>38C32-35 | | 38C16-40<br>38C32-40 | | 38C16-45<br>38C32-45 | | 38C16-55<br>38C32-55 | | | |------------------|--------------------------------------|----------------------|------|----------------------|------|----------------------|------|----------------------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 5 | | 5 | | 5 | | 5 | ms | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 25 | | 25 | | 25 | | 30 | | ns | | t <sub>CS</sub> | Write Set-up Time | 0 | | 0 | 1 | 0 | } | 0 | | ns | | t <sub>CH</sub> | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width | 20 | | 20 | | 25 | | 30 | | ns | | t <sub>OES</sub> | OE High Set-up Time | 5 | | 5 | | 5 | | 5 | | ns | | t <sub>OEH</sub> | OE High Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | WE Pulse Width | 20 | | 20 | | 25 | | 30 | | ns | | t <sub>DS</sub> | Data Set-up Time | 20 | | 20 | | 25 | | 30 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DP</sub> | Time to DATA Polling from Byte Latch | | 35 | | 40 | | 45 | | 55 | ns | ### Write Cycle Timing #### WE CONTROLLED WRITE CYCLE #### **CE CONTROLLED WRITE CYCLE** NOTES: 1. Address hold time is with respect to the failing edge of the control signal WE or CE. ## **Ordering Information** The "Preliminary Data Sheet" designation on a SEEQ data sheet indicates that the product is not fully characterized. The specifications are subject to change, are based on design goals or preliminary part evaluation, and are not guaranteed. SEEQ Technology or an authorized sales representative should be consulted for current information before using this product. No responsibility is assumed by SEEQ for its use, nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. SEEQ reserves the right to make changes in specifications at any time and without notice. # Seea # 28C010 CMOS Timer E<sup>2</sup> # 1024K Electrically Erasable PROM PRODUCT PREVIEW October, 1988 #### **Features** - Fast Access Times: 150, 200 ns - Commercial and Military Temperature Ranges - **■** CMOS Technology - Low Power - 300 mW - Less than 1mW Standby - Page Write Mode: 256 Byte Page - Fast Write: 5ms Byte/Page Write Time - Write Cycle Completion Indication - DATA Polling - On Chip Timer - Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte - 10 Year Data Retention - Power Up/Down Protection Circuitry - JEDEC Approved Byte-Wide Pinout ## Description SEEQ's 28C010 is a CMOS 5V only, 128K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS process and is available in both a 32 pin Cerdip package as well as a 44-pin LCC. The 28C010 is ideal for applications which require low power consumption, non-volatility and in-system reprogrammability. The endurance, the number of times which a byte may be written, is specified at 10,000 cycles per byte minimum. The 28C010 has an internal timer which automatically times out the write time. The on-chip timer, along with the input latches, frees the microprocessor for other tasks during the write time. The 28C010's write cycle time is 5 msec typical. An automatic erase is performed before a write. The DATA Polling feature of the 28C010 can be used to determine the end of a write cycle. All inputs are CMOS/TTL for both write and read modes. Data retention is greater than 10 years. ### Pin Configuration #### Pin Names | ADDRESSES-COLUMN | |------------------------------------------| | ADDRESSES-ROW | | CHIP ENABLE | | OUTPUT ENABLE | | WRITE ENABLE | | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | | NO CONNECT | | DON'T USE | | | # seeo # **MODULES Q/E28C010** Timer E<sup>2</sup> 1024K Electrically Erasable PROM **PRELIMINARY DATA SHEET** October 1988 #### Features - **■** CMOS Technology - Military Temperature Range - Low Power Operation - 70 mA Active Current - 2 mA Standby Current - On-Chip Timer - Automatic Erase Before Write - 64 Byte Page Mode...Fast Effective Write Time - 80 μsec Average Byte Write Time - Write Cycle Completion Indication - Data Polling - 5V±10% Power Supply - Power Up/Power Down Protection Circuitry - JEDEC Approved Byte Wide Pinout #### Description SEEQ's MQ/ME28C010 is a CMOS 5V only, 128K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). The MQ/ME28C010 consists of 4 28C256 (32K x 8) CMOS EEPROMs and a 2 to 4 line decoder in LCC packages, mounted on and interconnected on a ceramic substrate. The MQ/ME28C010 is available in a 32 pin module package and is ideal for applications which require low power consumption, non-volatility and insystem reprogrammability. #### Pin Names | A16-A0 | ADDRESSES | |--------|------------------------------------------| | CE | CHIP ENABLE | | ŌE | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/0 | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | ### **Block Diagram** # Pin Configuration PRELIMINARY DATA SHEET The MQ/ME28C010 has an internal timer which automatically times out the write time. The on-chip timer, along with the input latches, frees the microprocessor for other tasks during the write time. The MQ/ME28C010's write cycle time is 10msec maximum. An automatic erase is performed before a write. The Data Polling feature of the MQ/ME28C010 can be used to determine the end of a write cycle. Data retention is greater than 10 years. #### **Device Operation** ### **Operational Modes** There are four operational modes (see Table 1): only TTL inputs are required. Write can only be initiated under the conditions shown. Any other conditions for CE. OE, and WE will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of the forementioned three input lines. Table 1 #### Mode Selection | Mode Pin | ČE | ŌĒ | WE | 1/0 | |------------------|---------------------------|---------------|---------------------------|--------------------------------------------------------------| | READ | VIL | ۶ | ViH | D <sub>OUT</sub> | | STANDBY | ViH | Х | Х | HI-Z | | WRITE | VIL | ViH | VIL | DIN | | WRITE<br>INHIBIT | X<br>V <sub>IH</sub><br>X | X<br>X<br>VIL | V <sub>IH</sub><br>X<br>X | HI-Z or D <sub>OUT</sub><br>HI-Z<br>HI-Z or D <sub>OUT</sub> | X: any CMOS/TTL level #### Reads A read is typically accomplished by presenting the addresses of the desired byte to the address inputs. Once the address is stable, CE is brought to a TTL low in order to enable the chip. The WE pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing output enable (OE) to a TTL low. During read, the addresses, CE, OE, and input data latches are transparent. #### Writes To write into a particular location, addressess must be valid and a TTL low is applied to the write enable (WE) pin of a selected (CE low) device. This combined with the output enable $(\overline{OE})$ being high, initiates a write cycle. During a byte write cycle, all inputs except data are latched on the falling edge of WE (or CE, whichever one occurred last). Write enable needs to be at a TTL low only for the specified $t_{WP}$ time. Data is latched on the rising edge of $\overline{WE}$ (or $\overline{CE}$ , whichever occurred first). An automatic erase is performed before data is written. The MQ/ME28C010 can write both bytes and blocks of up to 64 bytes. The write mode is discussed below. ### Write Cycle Control Pins For system design simplification, the MQ/ME28C010 is designed such that either the CE or WE pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either CE or WE signal to latch the data. Address and OE set up and hold are with respect to the later of $\overline{CE}$ or $\overline{WE}$ ; data set up and hold is with respect to the earlier of $\overline{WE}$ or $\overline{CE}$ . To simplify the following discussion, the $\overline{WE}$ pin is used as the control pin throughout the rest of this document. Timing diagrams of both write cycles are included in the AC characteristics. #### Write Mode One to 64 bytes of data can be loaded randomly into the MQ/ME28C010. Address lines A15 and A16 must be held valid during the entire page load cycle. The part latches row addresses, A6-A14 during the first byte write. These addresses are latched on the falling edge of WE signal (assuming WE control write cycle) and are ignored after that until the end of the write cycle. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses, A0-A5 which are used to write into different locations of the page, are latched every time a new write is initiated. These addresses along with OE state (high) are latched on the falling edge of WE signal. For proper write initiation and latching, the WE pin has to stay low for a minimum of $t_{WP}$ ns. Data is latched on the rising edge of $\overline{WE}$ , allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the MQ/ME28C010 latches data and starts the internal page loader timer. The timer is reset on the falling edge of WE signal if a write is initiated before the timer has timed out. The timer stays reset while the WE pin is kept low. If no more write cycles have been initiated in $(t_{BLC})$ after the last $\overline{WE}$ low to high transition, the part terminates page load cycle and starts the internal write. During this time, which takes a maximum of 10ms, the device ignores any additional load attempts. The part can be now read to determine the end of write cycle (DATA Polling). A 160 µs maximum effective byte write time can be achieved if the page is fully utilized. ### **Extended Page Load** In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time (t<sub>BLC</sub>). Since some applications may not be able to sustain transfers at this minimum rate, the MQ/ME28C010 permits an extended page load cycle. To do this, the write cycle must be 'stretched' by maintaining WE low, assuming a write enable controlled cycle and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will inhibit the page load timer. When WE returns high, the input data is latched and the page load cycle timer begins. In CE controlled write the same is true, with CE holding the timer reset instead of WE. ### **Data Polling** The MQ/ME28C010 has a maximum write cycle time of 10ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual end point of a write cycle. If a read is performed to any address while the MQ/ME28C010 is still writing, the device will present the Ones-complement of the last data byte written. When the MQ/ME28C010 has completed its write cycle, a read from the last address written will result in valid data. Thus software can simply read from the part until the last data byte written is read correctly. A DATA polling read should not be done until a minimum of tip microseconds after the last byte is written. Timing for a DATA polling read is the same as a normal read once the tip specifications have been met. ### Power Up/Down Considerations There is internal circuitry to minimize a false write during V<sub>CC</sub> power up or down. This circuitry prevents writing under any one of the following conditions: - 1. V<sub>CC</sub> is less than V<sub>WI</sub> V. - 2 . A high to low Write Enable (WE) transition has not occurred when the V<sub>CC</sub> supply is between V<sub>WI</sub> V and V<sub>CC</sub> with CE low and OE high. Writing will also be inhibited when WE, CE, or OE are in TTL logical states other than that specified for a byte write in the Mode Selection table. 1-87 #### Absolute Maximum Stress Range\* **Temperature** Storage..... - 65°C to + 150°C All Input or Output Voltages with Respect to $V_{SS}$ .....+6V to -0.5V \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | ME28C010 | MQ28C010 | |-----------------------------|---------------|-------------| | Temperature Range (Ambient) | -55°C to 85°C | 0°C to 70°C | | VCC Power Supply | 5V±10% | 5V±10% | #### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |--------|----------------------------------|-----------------|-------------|---------------------------------| | N<br>K | Minimum Endurance <sup>[4]</sup> | 10,000<br>1,000 | Cycles/Byte | MIL-STD 833 Test<br>Method 1033 | | TDR | Data Retention | >10 | Years | MIL-STD 833 Test<br>Method 1008 | #### **DC Charateristics** (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Lir | Limits | | | | |---------------------|--------------------------------------------------|------|--------|-------|---------------------------------------------------------------------------------------------------------------------|--| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | | lcc | Active V <sub>CC</sub> Current | | 70 | mA | CE = OE = V <sub>IL</sub> ; All I/O = 0 ma;<br>Addr = 5MHz | | | ISB <sub>1</sub> | Standby V <sub>CC</sub> Current (TTL Inputs) | | 10 | mA | CE=V <sub>IH</sub> , OE=V <sub>IL</sub> ; All I/O=0 ma; | | | ISB <sub>2</sub> | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 2 | mA | CE = V <sub>CC</sub> - 0.2;<br>A15, A16 = V <sub>CC</sub> - 0.2<br>Other Inputs = V <sub>IH</sub><br>All I/O = 0 ma | | | I <sub>IL</sub> [2] | Input Leakage Current | | 5 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max. | | | IOL <sup>[3]</sup> | Output Leakage Current | | 25 | μΑ | Vout = Vcc Max. | | | ViL | Input Low Voltage | -0.3 | 0.8 | ٧ | | | | V <sub>IH</sub> | Input High Voltage | 2.0 | 6 | ٧ | | | | VoL | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | | Voн | Output High Voltage | 2.4 | | ٧ | I <sub>OH</sub> = -400 μA | | | V <sub>W</sub> [1] | Write Inhibit Voltage | 3.8 | | V | | | - 1. Characterized. Not tested. - 2. Inputs only. Does not include I/O. - 3. For I/O only. - 4. Endurance can be specified as an option to be 1000 or 10000 cycles/byte minimum for ME28C010 and is 1000 cycles/byte minimum for MQ28C010. #### **AC Test Conditions** Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: < 10 ns Input Pulse Levels: 0.45 V to 2.4 V # Capacitance<sup>[1]</sup> T<sub>A</sub> = 25°C, t = 1 MHz | Symbol Parameter | | Max. | Conditions | | | |------------------|------------------------|-------|----------------------|--|--| | CIN | Input Capacitance | 30 pF | V <sub>IN</sub> = OV | | | | Cout | Data (I/0) Capacitance | 40 pF | V <sub>V0</sub> = OV | | | Timing Measurement Reference Level: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V ### E.S.D. Characteristics | Symbol | | | Test Conditions | |----------------------|------------------|----------|-----------------------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | > 1000 V | M <sub>IL</sub> = STD 883<br>Test Method 3015 | ## **AC Characteristics Read Operation** (Over operating temperature and V<sub>CC</sub> range, unless otherwise specified) | - | | Limits | | | | | | | | | |--------|----------------------------------------------------------------------------------------------|--------|------------------------------|------|------|------|------------------------------|-------|----------------------|--| | | | | MQ28C010-250<br>ME28C010-250 | | | | MQ28C010-350<br>ME28C010-350 | | Ì | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | | tRC | Read Cycle Time | 250 | | 300 | | 350 | | ns | CE = OE = VIL | | | tCE . | Chip Enable Access Time | | 250 | | 300 | | 350 | ns | OE = VIL | | | taa | Address Access Time | | 250 | | 300 | | 350 | ns | CE = OE = VIL | | | toe | Output Enable Access Time | | 150 | | 150 | | 150 | ns | CE = VIL | | | tDF | Output or Chip Enable High to Output in Hi-Z | 0 | 60 | 0 | 80 | 0 | 80 | ns | CE = V <sub>IL</sub> | | | tон | Output Hold from Address Change,<br>Chip Enable, or Output Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | ns | CE = OE = VIL | | # Read/DATA Polling Cycle #### NOTES: - 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. - 2. Characterized. Not tested. ### **AC Characteristics Write Operation** (Over the operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | | Limits | | | | | | |--------|-----------------------------------------------------|------------------------------|--------|------|------|------------------------------|------|-------| | | | MQ28C010-250<br>ME28C010-250 | | | | MQ28C010-350<br>ME28C010-350 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | ms | | tas | Address Set-up Time | 20 | | 20 | | 20 | | ns | | tan | Address Hold Time (see note 1) | 150 | | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | ns | | tсн | Write Hold Time | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (see note 2) | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 20 | | 20 | | 20 | | ns | | toeh | OE High Hold Time | 20 | | 20 | | 20 | | ns | | twp | WE Pulse Width (see note 2) | 150 | | 150 | | 150 | | ns | | tos | Data Set-up Time | 50 | | 50 | | 50 | | ns | | tDH | Data Hold Time | 0 | | 0 | | 0 | | ns | | tBLC | Byte Load Timer Cycle (Page Mode Only) (see note 3) | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | μS | | tLP | Last Byte Loaded to DATA Polling | | 1 | | 1 | | 1 | ms | # Write Timing HIGH Z CE CONTROLLED WRITE CYCLE #### NOTES: - 1. Address hold time is with respect to the falling edge of the control signal WE or CE. - 2. WE and CE are noise protected. Less than a 20 nsec write pulse will not activate a write cycle. - 3. tBLC min. is the minimum time before the next byte can be loaded. tBLC max, is the minimum time the byte load timer waits before initiating internal write cycle. ## Page Write Timing ## **Ordering Information** 2 FLASH # 48F512 512K FLASH™ EEPROM PRELIMINARY DATA SHEET October 1988 #### **Features** - 64K Byte FLASH Erasable Non-Volatile Memory - **Low Power CMOS Process** - Electrical Byte Write and Chip/Sector Erase - Input Latches for Writing and Erasing - Fast Read Access Time - Single High Voltage for Writing and Erasing - FLASH EEPROM Cell Technology - Ideal for Low-Cost Program and Data Storage - Minimum 100 Cycle Endurance - Optional 1000 Cycle Endurance Screening - Minimum 10 Year Data Retention - $5V \pm 10\% V_{CC}$ , $0^{\circ}C$ to $+70^{\circ}C$ Temperature Range - Silicon Signature® - JEDEC Standard Byte Wide Pinout - 32 Pin DIP - 32 Pin J-Bend Plastic Leaded Chip Carrier #### **Block Diagram** #### Pin Names | A <sub>0</sub> -A <sub>8</sub> | COLUMN ADDRESS INPUT | |---------------------------------|----------------------------------| | A <sub>9</sub> -A <sub>15</sub> | ROW ADDRESS INPUT | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/OUTPUT (READ) | | N.C. | NO INTERNAL CONNECTION | | V <sub>PP</sub> | WRITE/ERASE INPUT VOLTAGE | | D.U. | DON'T USE | of SEEQ Technology. FLASH is a trademark of SEEQ Technology. # A7 [5 A<sub>6</sub> 6 A<sub>1</sub> 11 Pin Configurations PLASTIC LEADED CHIP **CARRIER TOP VIEW** 18 19 19 19 19 19 DUAL-IN-LINE Silicon Signature is a registered trademark #### **Description** The 48F512 is a 512K bit CMOS FLASH EEPROM organized as 64K x 8 bits. SEEQ's 48F512 brings together the high density and cost effectiveness of UVEPROMs, with the electrical erase, in-circuit reprogrammability and package options of EEPROMs. On-chip latches and timers permit simplified microprocessor interface, freeing the microprocessor to perform other tasks once write/erase/read cycles have been initiated. The memory array is divided into 128 sectors, with each sector containing 512 bytes. Each sector can be individually erased, or the chip can be bulk erased before reprogramming. Endurance, the number of times each byte can be written, is specified at 100 cycles with an optional screen for 1000 cycles available. Electrical write/ erase capability allows the 48F512 to accommodate a wide range of plastic, ceramic and surface mount packages. #### Read Reading is accomplished by presenting a valid address with chip enable and output enable at $V_{ii}$ , write enable at V<sub>IH</sub>, and V<sub>PP</sub> at any level. See timing waveforms for A.C. parameters. #### Erase and Write Latches on address, data and control inputs permit erasing and writing using normal microprocessor bus timing. Address inputs are latched on the falling edge of write enable or chip enable, whichever is later, while data inputs are latched on the rising edge of write enable or chip enable, whichever is earlier. The write enable input is noise protected; a pulse of less than 20 ns. will not initiate a write or erase. In addition, chip enable, output enable and write enable must be in the proper state to initiate a write or erase. Timing diagrams depict write enable controlled writes; the timing also applies to chip enable controlled writes. #### Sector Erase Sector erase changes all bits in a sector of the array to a logical one. It requires that the $V_{PP}$ pin be brought to a high voltage and a write cycle performed. The sector to be erased is defined by address inputs Aq through A<sub>15</sub>. The data inputs must be all ones to begin the erase. Following a write of 'FF', the part will wait for time t<sub>ABORT</sub> to allow aborting the erase by writing again. This permits recovering from an unintentional sector erase if, for example, in loading a block of data a byte of 'FF' was written. After the t<sub>ABORT</sub> delay, the sector erase will begin. The erase is accomplished by following the erase algorithm in figure 2. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. #### Chip Erase Chip erase changes all bits in the memory to a logical one. Refer to figure 3 for the chip erase algorithm. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. #### Sector and Chip Erase Algorithm To reduce the sector and chip erase times, a software erase algorithm is used. Refer to figures 2 and 3 for the sector erase and chip erase flow charts. #### Byte Write A byte write is used to change any 1 in a byte to a 0. To change a bit in a byte from a 0 to a 1, the byte must be erased first via either sector erase or chip erase. Data are organized in the 48F512 in a group of bytes called a sector. The memory array is divided into 128 sectors of 512 bytes each. Individual bytes are written as part of a sector write operation. The programming algorithm for either chip or sector write is detailed in figure 1. Sectors are written by applying a high voltage to the V<sub>PP</sub> pin and writing individual non-FF bytes in sequential order. Each byte write is automatically latched on-chip, so that the user can do a normal microprocessor write cycle and then wait a minimum of two ns. for the self-timed write to complete. Each byte write incrementally programs bits that are to become a zero. A write loop has been completed when all non-FF data for all desired blocks have been written. After 10 loops, a read-verification is performed. For any bytes which do not verify, a fill-in programming loop is performed. Sectors need not be written separately: the entire device or any combination of sectors can be written using the write algorithm. the number of loops required. Sectors need not be written separately; the entire device or any combination of sectors can be written using the write algorithm. Because bytes can only be written as part of a sector write, if data is to be added to a partially written sector or one or more bytes in a sector must be changed, the contents of the sector must first be read into system RAM; the bytes can then be added to the block of data in RAM and the sector written using the sector write algorithm. SEEQ Technology, Incorporated MD400062/- #### Power Up/Down Protection This device contains a $V_{CC}$ sense circuit which disables internal erase and write operations when V<sub>CC</sub> is below 3.5 volts. In addition, erases and writes are prevented when any control input (CE, OE, WE) is in the wrong state for writing or erasing (see mode #### High Voltage Input Protection The $V_{PP}$ pin is at a high voltage for writing and erasing. There is an absolute maximum specification which must not be exceeded, even briefly, or permanent device damage may result. To minimize switching transients on this pin we recommend using a minimum 0.1 uf decoupling capacitor with good high frequency response connected from V<sub>PP</sub> to ground at each device. In addition, sufficient bulk capacitance should be provided to minimize Vpp voltage sag when a device goes from standby to a write or erase cycle. #### Silicon Signature Bytes | | Ao | Data (Hex) | |---------------------|-----------------|------------| | Seeq Code | V <sub>IL</sub> | 94 | | Product code 48F512 | V <sub>IH</sub> | 1A | #### Silicon Signature A row of fixed ROM is present in the 48F512 which contains the device's Silicon Signature. Silicon Signature contains data which identifies Seeg as the manufacturer and gives the product code. This allows device programmers to match the programming specification against the product which is to be programmed. Silicon Signature is read by raising address Ao to 12 ± 0.5 V. and bringing all other address inputs plus chip enable and output enable to $V_{II}$ with $V_{CC}$ at 5 V. The two Silicon Signature bytes are selected by address input Ao. Silicon Signature is functional at room temperature only (25°C.) #### Mode Selection Table | MODE | CE | ŌĒ | WE | 1 | | | | |-------------------|-----------------|-----------------|-----------------|-----------------|-------------------|------------------|------------------| | MODE | GE | OE | WE | V <sub>PP</sub> | A <sub>9-15</sub> | A <sub>0-8</sub> | D <sub>0-7</sub> | | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Address | Address | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Х | X | X | X | Х | HI-Z | | Byte write | V <sub>IL</sub> | ViH | V <sub>IL</sub> | V <sub>P</sub> | Address | Address | D <sub>IN</sub> | | Chip erase select | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | TTL | Х | Х | Х | | Chip erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | X | Х | 'FF' | | Sector erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Address | Х | 'FF' | #### Absolute Maximum Stress Ratings Temperature: Storage -65°C to +125°C -10°C to +85°C All Inputs except V<sub>PP</sub> and outputs with Respect to V<sub>SS</sub>.... +7 V to -0.5 V $V_{PP}$ pin with respect to $V_{SS}$ .... 14 V #### E.S.D. Characteristics<sup>[1]</sup> | Symbol | Parameter | Value | Test Conditions | |------------------|------------------|---------|----------------------------| | V <sub>ZAP</sub> | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Method 3015 | Note 1: Characterization data-not tested. # **Recommended Operating Conditions** | | 48F512 | |--------------------------------|--------------------------------| | V <sub>CC</sub> supply voltage | 5V ± 10% | | Temperature range | 0°C to 70°C<br>(ambient temp.) | ## Capacitance<sup>[2]</sup> T<sub>A</sub>=25°C, f=1 MHz | Symbol | Parameter | Value | Test Conditions | |------------------|--------------------|--------|------------------------| | CiN | Input capacitance | 6 pf. | V <sub>IN</sub> = 0 V | | C <sub>OUT</sub> | Output capacitance | 12 pf. | V <sub>I/O</sub> = 0 V | Note 2: This parameter is only sampled and not 100% tested. # **DC Operating Characteristics**Over the V<sub>CC</sub> and temperature range | | | | Limits | | | | |------------------|----------------------------------------------------------------|----------------------|------------------------|----------------------|-------------------------------------------------------------------------------------------------------------|--| | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | | | I <sub>IH</sub> | Input leakage high | | 1 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> | | | I <sub>IL</sub> | Input leakage low | | -1 | μΑ | V <sub>IN</sub> = 0.1 v | | | I <sub>OL</sub> | Output leakage | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> | | | V <sub>P</sub> | Program/erase voltage | 11.75 | 13 | V | | | | V <sub>PR</sub> | V <sub>PP</sub> Voltage during read | 0 | V <sub>P</sub> | V | | | | Ірр | V <sub>P</sub> current Standby mode Read mode Byte write Erase | | 200<br>200<br>40<br>80 | μΑ<br>μΑ<br>mA<br>mA | $\overline{CE} = V_{IH}, V_{PP} = V_P$ $\overline{CE} = V_{IL}, V_{PP} = V_P$ $V_{PP} = V_P$ $V_{PP} = V_P$ | | | I <sub>CC1</sub> | Standby V <sub>CC</sub> current | | 100 | μΑ | $\overline{CE} = V_{CC} - 0.3 \text{ v}$ | | | I <sub>CC2</sub> | Standby V <sub>CC</sub> current | | 5 | mA | CE - V <sub>IH</sub> min. | | | Icc3 | Active V <sub>CC</sub> current | | 60 | mA | CE = V <sub>IL</sub> | | | V <sub>IL</sub> | Input low voltage | -0.3 | 0.8 | V | | | | V <sub>IH</sub> | Input high voltage | 2.0 | 7.0 | V | | | | V <sub>OL</sub> | Output low voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 ma | | | V <sub>OH1</sub> | Output level (TTL) | 2.4 | | ٧ | $I_{OH} = -400 \mu A$ | | | V <sub>OH2</sub> | Output level (CMOS) | V <sub>CC</sub> -0.4 | | V | $I_{OH} = -100 \mu A$ | | #### READ (over the V<sub>CC</sub> and temperature range) | Symbol | | 48F512<br>-200 | | 48F512<br>-250 | | 48F512<br>-300 | | | |-----------------|---------------------|----------------|------|----------------|------|----------------|------|------| | | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>RC</sub> | Read cycle time | 200 | | 250 | | 300 | | ns | | t <sub>AA</sub> | Address to data | | 200 | | 250 | | 300 | ns | | t <sub>CE</sub> | CE to data | | 200 | | 250 | | 300 | ns | | toE | OE to data | | 75 | | 100 | | 150 | ns | | t <sub>DF</sub> | OE/CE to data float | | 50 | | 60 | | 100 | ns | | t <sub>OH</sub> | Output hold time | 0 | | 0 | | 0 | | ns | ## **Read Timing** #### **AC Test Conditions** Output load: 1 TTL gate and C(load) 100 pf. Input rise and fall times: < 20 ns. Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V PRELIMINARY DATA SHEET #### **AC Characteristics** #### **BYTE WRITE** (Over the V<sub>CC</sub> and temperature range) | | | 48F512<br>-200 | | 48F512<br>-250 | | 48F512<br>-300 | | | |------------------|----------------------------|----------------|------|----------------|------|----------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | 2 | | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 250 | | 250 | | 250 | | μs | | tcs | CE setup time | 0 | | 0 | | 0 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | 0 | | 0 | | ns | | toes | OE setup time | 10 | | 10 | | 10 | | ns | | toeh | OE hold time | 10 | | 10 | | 10 | | ns | | t <sub>AS</sub> | Address setup time | 20 | | 20 | | 20 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | . 100 | | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | 50 | | 50 | 1 | ns | | t <sub>DH</sub> | Data hold time | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | WE pulse width | 100 | | 100 | | 100 | | ns | | twc | Write cycle time | 100 | 150 | 100 | 150 | 100 | 150 | μs | | t <sub>WR</sub> | Write recovery time | | 1.5 | | 1.5 | | 1.5 | ms | Note: In A.C. characteristics, all inputs to the device, e.g., setup time, hold time and cycle time, are tabulated as a minimum time; the user must provide a valid state on that input or wait for the state minimum time to assure proper operation. All outputs from the device, e.g. access time, erase time, recovery time, are tabulated as a maximum time, the device will perform the operation within the stated time. #### Byte Write Timing Figure 1 48F512 Write Algorithm (Over the V<sub>CC</sub> and temperature range) #### SECTOR ERASE | | | 48F512<br>-200 | | 48F512<br>-250 | | 48F512<br>-300 | | | |--------------------|----------------------------|----------------|------|----------------|------|----------------|----------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | 2 | | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | 500 | | 500 | | ms | | tcs | CE setup time | 0 | | 0 | | 0 | | ns | | toes | OE setup time | 0 | | 0 | | 0 | | ns | | tas | Address setup time | 20 | | 20 | | 20 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | 100 | | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data hold time | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | WE pulse width | 100 | | 100 | | 100 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | 0 | | 0 | <u> </u> | ns | | t <sub>OEH</sub> | OE hold time | 0 | | 0 | | 0 | | ns | | terase | Sector erase time | | 500 | | 500 | | 500 | ms | | t <sub>ABORT</sub> | Sector erase delay | | 250 | | 250 | | 250 | μs | | t <sub>ER</sub> | Erase recovery time | | 250 | | 250 | | 250 | ms | # Sector Erase Timing Figure 2 48F512 Sector Erase Algorithm ## **CHIP ERASE** (Over the V<sub>CC</sub> and temperature range) | | | 48F512<br>-200 | | 48F512<br>-250 | | 48F512<br>-300 | | | |------------------|----------------------------|----------------|------|----------------|------|----------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | 2 | | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | 500 | | 500 | | ms | | tcs | CE setup time | 0 | | 0 | | 0 | | ns | | toes | OE setup time | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data hold time | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | WE pulse width | 100 | | 100 | | 100 | | ns | | tcн | CE hold time | 0 | | 0 | | 0 | | ns | | toeh | OE hold time | 0 | | 0 | | 0 | | ns | | terase | Chip erase time | | 500 | | 500 | | 500 | ms | | t <sub>ER</sub> | Erase recovery time | | 250 | | 250 | | 250 | ms | # **Chip Erase Timing** Figure 3 48F512 Chip Erase Algorithm # **Ordering Information** | <u>D</u> | <u> </u> | 48F512 K | | <u>-200</u> | |--------------------|----------------------|-------------------------|-------------|----------------| | Package<br>Type | Temperature<br>Range | Device | Endurance | Access<br>Time | | D = Ceramic Dip | Q = 0 to 70°C | 64K x 8 FLASH<br>EEPROM | Blank = 100 | 200 = 200ns | | P = Plastic Dip | | EEPHOM | K = 1000 | 250 = 250ns | | N = Plastic Leaded | | | | 300 = 300ns | # 48F010 1024K FLASH™ EEPROM **ADVANCE DATA SHEET** October 1988 #### Features - 128K Byte FLASH Erasable Non-Volatile Memory - **Low Power CMOS Process** - Electrical Byte Write and Chip/Sector Erase - Input Latches for Writing and Erasing - Fast Read Access Time - Single High Voltage for Writing and Erasing - FLASH EEPROM Cell Technology - Ideal for Low-Cost Program and Data Storage - Minimum 100 Cycle Endurance - Optional 1000 Cycle Endurance Screening - Minimum 10 Year Data Retention - 5 V ± 10% V<sub>CC</sub>, 0° C to +70° C Temperature Range - Silicon Signature® - JEDEC Standard Byte Wide Pinout - 32 Pin DIP - 32 Pin J-Bend Plastic Leaded Chip Carrier #### **Block Diagram** #### Pin Names | A <sub>0</sub> -A <sub>9</sub> | COLUMN ADDRESS INPUT | |----------------------------------|----------------------------------| | A <sub>10</sub> -A <sub>16</sub> | ROW ADDRESS INPUT | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/OUTPUT (READ) | | N.C. | NO INTERNAL CONNECTION | | V <sub>PP</sub> | WRITE/ERASE INPUT VOLTAGE | | D.U. | DON'T USE | Silicon Signature is a registered trademark of SEEQ Technology. FLASH is a trademark of SEEQ Technology. ## Pin Configurations #### Description The 48F010 is a 1024K bit CMOS FLASH EEPROM organized as 128K x 8 bits. SEEQ's 48F010 brings together the high density and cost effectiveness of UVEPROMs, with the electrical erase, in-circuit reprogrammability and package options of EEPROMs. On-chip latches and timers permit simplified microprocessor interface, freeing the microprocessor to perform other tasks once write/erase/read cycles have been initiated. The memory array is divided into 128 sectors, with each sector containing 1024 bytes. Each sector can be individually erased, or the chip can be bulk erased before reprogramming. Endurance, the number of times each byte can be written, is specified at 100 cycles with an optional screen for 1000 cycles available. Electrical write/ erase capability allows the 48F010 to accommodate a wide range of plastic, ceramic and surface mount packages. #### Read Reading is accomplished by presenting a valid address with chip enable and output enable at $V_{ii}$ , write enable at $V_{IH}$ and $V_{PP}$ at any level. See timing waveforms for A.C. parameters. #### Erase and Write Latches on address, data and control inputs permit erasing and writing using normal microprocessor bus timing. Address inputs are latched on the falling edge of write enable or chip enable, whichever is later, while data inputs are latched on the rising edge of write enable or chip enable, whichever is earlier. The write enable input is noise protected; a pulse of less than 20 ns. will not initiate a write or erase. In addition, chip enable, output enable and write enable must be in the proper state to initiate a write or erase. Timing diagrams depict write enable controlled writes: the timing also applies to chip enable controlled writes. #### Sector Erase Sector erase changes all bits in a sector of the array to a logical one. It requires that the $V_{PP}$ pin be brought to a high voltage and a write cycle performed. The sector to be erased is defined by address inputs A<sub>10</sub> through A<sub>16</sub>. The data inputs must be all ones to begin the erase. Following a write of 'FF', the part will wait for time tabort to allow aborting the erase by writing again. This permits recovering from an unintentional sector erase if, for example, in loading a block of data a byte of 'FF' was written. After the t<sub>ABORT</sub> delay, the sector erase will begin. The erase is accomplished by following the erase algorithm in figure 2. Vpp can be brought to any TTL level or left at high voltage after the erase. #### Chip Erase Chip erase changes all bits in the memory to a logical one. Refer to figure 3 for the chip erase algorithm. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. #### Sector and Chip Erase Algorithm To reduce the sector and chip erase times, a software erase algorithm is used. Refer to figures 2 and 3 for the sector erase and chip erase flow charts. #### Byte Write A byte write is used to change any 1 in a byte to a 0. To change a bit in a byte from a 0 to a 1, the byte must be erased first via either sector erase or chip Data are organized in the 48F010 in a group of bytes called a sector. The memory array is divided into 128 sectors of 1024 bytes each. Individual bytes are written as part of a sector write operation. The programming algorithm for either chip or sector write is detailed in figure 1. Sectors are written by applying a high voltage to the V<sub>PP</sub> pin and writing individual non-FF bytes in sequential order. Each byte write is automatically latched on-chip, so that the user can do a normal microprocessor write cycle and then wait a minimum of two ns. for the self-timed write to complete. Each byte write incrementally programs bits that are to become a zero. A write loop has been completed when all non-FF data for all desired blocks have been written. After 10 loops, a read-verification is performed. For any bytes which do not verify, a fill-in programming loop is performed. Sectors need not be written separately; the entire device or any combination of sectors can be written using the write algorithm. Because bytes can only be written as part of a sector write, if data is to be added to a partially written sector or one or more bytes in a sector must be changed, the contents of the sector must first be read into system RAM: the bytes can then be added to the block of data in RAM and the sector written using the sector write algorithm. **SEEQ** Technology, Incorporated MD400063/- #### Power Up/Down Protection This device contains a V<sub>CC</sub> sense circuit which disables internal erase and write operations when V<sub>CC</sub> is below 3.5 volts. In addition, erases and writes are prevented when any control input (CE, OE, WE) is in the wrong state for writing or erasing (see mode #### High Voltage Input Protection The $V_{PP}$ pin is at a high voltage for writing and erasing. There is an absolute maximum specification which must not be exceeded, even briefly, or permanent device damage may result. To minimize switching transients on this pin we recommend using a minimum 0.1 uf decoupling capacitor with good high frequency response connected from V<sub>PP</sub> to ground at each device. In addition, sufficient bulk capacitance should be provided to minimize V<sub>PP</sub> voltage sag when a device goes from standby to a write or erase cycle. #### Silicon Signature Bytes | | Ao | Data (Hex) | |---------------------|-----------------|------------| | Seeq Code | V <sub>IL</sub> | 94 | | Product code 48F010 | V <sub>IH</sub> | 1C | #### Silicon Signature A row of fixed ROM is present in the 48F010 which contains the device's Silicon Signature. Silicon Signature contains data which identifies Seeg as the manufacturer and gives the product code. This allows device programmers to match the programming specification against the product which is to be programmed. Silicon Signature is read by raising address A9 to 12 ± 0.5 V. and bringing all other address inputs plus chip enable and output enable to $V_{IL}$ with $V_{CC}$ at 5 V. The two Silicon Signature bytes are selected by address input Ao. Silicon Signature is functional at room temperature only (25°C.) #### Mode Selection Table | MODE | CE | ŌĒ | WE | V <sub>PP</sub> | A <sub>10-16</sub> | A <sub>0-9</sub> | D <sub>0-7</sub> | |-------------------|-----------------|-----------------|-----------------|-----------------|--------------------|------------------|------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Address | Address | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Х | Х | X | Х | Х | HI-Z | | Byte write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Address | Address | D <sub>IN</sub> | | Chip erase select | VIL | V <sub>IH</sub> | V <sub>IL</sub> | TTL | Х | Х | Х | | Chip erase | VIL | V <sub>iH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Х | Х | 'FF' | | Sector erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Address | Х | 'FF' | #### Absolute Maximum Stress Ratings | Temperature: | | |--------------|-----------------| | Storage | -65°C to +125°C | | Under bias | -10°C to +85°C | All Inputs except VPP and outputs with Respect to V<sub>SS</sub>. +7 V to -0.5 V $V_{PP}$ pin with respect to $V_{SS}$ .... #### E.S.D. Characteristics[1] | Sym | bol | Parameter | Value | Test Conditions | |------|-----|------------------|---------|----------------------------| | VZAP | | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Method 3015 | Note 1: Characterization data-not tested. # **Recommended Operating Conditions** | | 48F010 | |--------------------------------|--------------------------------| | V <sub>CC</sub> supply voltage | 5V ± 10% | | Temperature range | 0°C to 70°C<br>(ambient temp.) | # Capacitance<sup>[2]</sup> T<sub>A</sub>=25°C, f=1 MHz | Symbol | Parameter | Value | Test Conditions | |--------|--------------------|--------|------------------------| | CIN | Input capacitance | 6 pf. | V <sub>IN</sub> = 0 V | | Cout | Output capacitance | 12 pf. | V <sub>I/O</sub> = 0 V | Note 2: This parameter is only sampled and not 100% tested. # **DC Operating Characteristics** Over the V<sub>CC</sub> and temperature range | | | | Limits | | | | |------------------|----------------------------------------------------------------|----------------------|--------------------------|----------------------|------------------------------------------|--| | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | | | 1 <sub>IH</sub> | Input leakage high | | 1 | μΑ | $V_{IN} = V_{CC}$ | | | l <sub>IL</sub> | Input leakage low | | -1 | μΑ | V <sub>IN</sub> = 0.1 v | | | loL | Output leakage | | 10 | μΑ | $V_{IN} = V_{CC}$ | | | V <sub>P</sub> | Program/erase voltage | 11.75 | 13 | ٧ | | | | V <sub>PR</sub> | V <sub>PP</sub> Voltage during read | 0 | V <sub>P</sub> | V | | | | Ірр | V <sub>P</sub> current Standby mode Read mode Byte write Erase | | /200<br>/200<br>40<br>80 | μΑ<br>μΑ<br>mA<br>mA | | | | I <sub>CC1</sub> | Standby V <sub>CC</sub> current | | 100 | μΑ | $\overline{CE} = V_{CC} - 0.3 \text{ v}$ | | | Icc2 | Standby V <sub>CC</sub> current | | 5 | mA | CE - V <sub>IH</sub> min. | | | I <sub>CC3</sub> | Active V <sub>CC</sub> current | | 60 | mA | CE = V <sub>IL</sub> | | | V <sub>IL</sub> | Input low voltage | -0.3 | 0.8 | V | | | | V <sub>IH</sub> | Input high voltage | 2.0 | 7.0 | ٧ | | | | V <sub>OL</sub> | Output low voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 ma | | | V <sub>OH1</sub> | Output level (TTL) | 2.4 | | V | $I_{OH} = -400 \mu A$ | | | V <sub>OH2</sub> | Output level (CMOS) | V <sub>CC</sub> -0.4 | | V | $I_{OH} = -100 \mu A$ | | #### READ (over the V<sub>CC</sub> and temperature range) | | | 48F010<br>-200 | | 48F010<br>-250 | | 48F010<br>-300 | | | |-----------------|---------------------|----------------|------|----------------|------|----------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>RC</sub> | Read cycle time | 200 | | 250 | | 300 | | ns | | t <sub>AA</sub> | Address to data | | 200 | | 250 | | 300 | ns | | tce | CE to data | | 200 | | 250 | | 300 | ns | | t <sub>OE</sub> | OE to data | | 75 | | 100 | | 150 | ns | | t <sub>DF</sub> | OE/CE to data float | | 50 | | 60 | | 100 | ns | | tон | Output hold time | 0 | | 0 | | 0 | | ns | #### Read Timing #### **AC Test Conditions** Output load: 1 TTL gate and C(load) 100 pf. Input rise and fall times: < 20 ns. Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V (Over the V<sub>CC</sub> and temperature range) #### **BYTE WRITE** | | | 48F010<br>-200 | | 48F010<br>-250 | | 48F010<br>-300 | | | |------------------|----------------------------|----------------|------|----------------|------|----------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | 2 | | 2 | | μs | | t∨PH | V <sub>PP</sub> hold time | 250 | | 250 | | 250 | | μs | | tcs | CE setup time | 0 | | 0 | | 0 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | 0 | | 0 | | ns | | toes | OE setup time | 10 | | 10 | | 10 | | ns | | toeh | OE hold time | 10 | | 10 | | 10 | | ns | | t <sub>AS</sub> | Address setup time | 20 | | 20 | | 20 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | 100 | | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data hold time | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | WE pulse width | 100 | | 100 | | 100 | | ns | | twc | Write cycle time | 100 | 150 | 100 | 150 | 100 | 150 | μs | | twR | Write recovery time | | 1.5 | | 1.5 | | 1.5 | ms | Note: In A.C. characteristics, all inputs to the device, e.g., setup time, hold time and cycle time, are tabulated as a minimum time; the user must provide a valid state on that input or wait for the state minimum time to assure proper operation. All outputs from the device, e.g. access time, erase time, recovery time, are tabulated as a maximum time, the device will perform the operation within the stated time. Advance Data Sheets contain target product specifications which are subject to change upon device characterization over the full specified temperature range. These specifications may be changed at any time, without notice. # ADDRESS ADDRESS I/O<sub>0.7</sub> Toe Toe Toes Figure 1 48F010 Write Algorithm #### SECTOR ERASE (Over the $V_{CC}$ and temperature range) | | | 48F010<br>-200 | | 48F010<br>-250 | | 48F010<br>-300 | | | |------------------|----------------------------|----------------|------|----------------|------|----------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | 2 | | 2 | 1 | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | 500 | | 500 | | ms | | tcs | CE setup time | 0 | | 0 | | 0 | | ns | | toes | OE setup time | 0 | | 0 | | 0 | | ns | | tas | Address setup time | 20 | | 20 | | 20 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | 100 | | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data hold time | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | WE pulse width | 100 | | 100 | | 100 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | 0 | | 0 | | ns | | toeh | OE hold time | 0 | | 0 | | 0 | | ns | | terase | Sector erase time | | 500 | | 500 | | 500 | ms | | tabort | Sector erase delay | | 250 | | 250 | | 250 | μs | | t <sub>ER</sub> | Erase recovery time | | 250 | | 250 | | 250 | ms | ## Sector Erase Timing #### Figure 2 48F010 Sector Erase Algorithm L=30 #### **CHIP ERASE** (Over the V<sub>CC</sub> and temperature range) | Symbol | | 48F010<br>-200 | | 48F010<br>-250 | | 48F010<br>-300 | | | |------------------|----------------------------|----------------|------|----------------|------|----------------|------|------| | | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | 2 | | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | 500 | | 500 | | ms | | tcs | CE setup time | 0 | | 0 | | 0 | | ns | | toes | OE setup time | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data hold time | 0 | | 0 | | 0 | | ns | | twp | WE pulse width | 100 | | 100 | | 100 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | 0 | | 0 | | ns | | toeh | OE hold time | 0 | | 0 | | 0 | | ns | | terase | Chip erase time | | 500 | | 500 | | 500 | ms | | ter | Erase recovery time | | 250 | | 250 | | 250 | ms | ## Chip Erase Timing Figure 3 48F010 Chip Erase Algorithm # **Ordering Information** | D | Q | 48F010 K | · | <del>-200</del> | |------------------------------------|--------------------------|--------------------------|-------------|-----------------| | Package<br>Type | Temperature<br>Range | Device | Endurance | Access<br>Time | | D = Ceramic Dip | $Q = 0$ to $70^{\circ}C$ | 128K x 8 FLASH<br>EEPROM | Blank = 100 | 200 = 200ns | | P = Plastic Dip | | EEPHOIVI | K = 1000 | 250 = 250ns | | N = Plastic Leaded<br>Chip Carrier | | | | 300 = 300ns | # 27F010 1024K FLASH™ EPROM **ADVANCE DATA SHEET** October 1988 #### Features - 128K Byte FLASH Erasable Non-Volatile Memory - **Low Power CMOS Process** - Electrical Byte Write and Chip/Sector Erase - Input Latches for Writing and Erasing - Fast Read Access Time - Single High Voltage for Writing and Erasing - FLASH EPROM Cell Technology - Ideal for Low-Cost Program and Data Storage - Minimum 10 Year Data Retention - 5 V ± 10% V<sub>CC</sub> - Silicon Signature\* - JEDEC Standard Byte Wide Pinout - 32 Pin DIP - 32 Pin J-Bend Plastic Leaded Chip Carrier #### Pin Names | A <sub>0</sub> -A <sub>9</sub> | COLUMN ADDRESS INPUT | |----------------------------------|----------------------------------| | A <sub>10</sub> -A <sub>16</sub> | ROW ADDRESS INPUT | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | PGM | PROGRAM | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/OUTPUT (READ) | | N.C. | NO INTERNAL CONNECTION | | V <sub>PP</sub> | WRITE/ERASE INPUT VOLTAGE | | D.U. | DON'T USE | Silicon Signature is a registered trademark of SEEQ Technology. FLASH is a trademark of SEEQ Technology. #### **Block Diagram** # Pin Configurations PLASTIC LEADED CHIP **CARRIER TOP VIEW** #### DUAL-IN-LINE **TOP VIEW** #### Description The 27F010 is a 1024K bit CMOS FLASH EPROM organized as 128K x 8 bits. SEEQ's 27F010 brings together the high density, cost effectiveness, and reprogrammability of UVEPROMs with the electrical erase and package options of EEPROMs. On-chip latches and timers permit simplified microprocessor interface, freeing the microprocessor to perform other tasks once write/erase/read cycles have been initiated. The memory array is divided into 128 sectors, with each block containing 1024 bytes. Each sector can be individually erased, or the chip can be bulk erased before reprogramming. #### Read Reading is accomplished by presenting a valid address with chip enable and output enable at $V_{IL}$ , $\overrightarrow{PGM}$ at $V_{IH}$ , and $V_{PP}$ at any level. See timing waveforms for A.C. parameters. #### Erase and Write Latches on address, data and control inputs permit erasing and writing using normal microprocessor bus timing. Address inputs are latched on the falling edge of PGM or chip enable, whichever is later, while data inputs are latched on the rising edge of PGM or chip enable, whichever is earlier. The PGM input is noise protected; a pulse of less than 20 ns. will not initiate a write or erase. In addition, chip enable, output enable and PGM must be in the proper state to initiate a write or erase. Timing diagrams depict PGM controlled writes; the timing also applies to chip enable controlled writes. #### Sector Erase Sector erase changes all bits in a sector of the array to a logical one. It requires that the $V_{PP}$ pin be brought to a high voltage and a write cycle performed. The sector to be erased is defined by address inputs A<sub>10</sub> through A<sub>16</sub>. The data inputs must be all ones to begin the erase. Following a write of 'FF', the part will wait for time tabort to allow aborting the erase by writing again. This permits recovering from an unintentional sector erase if, for example, in loading a block of data a byte of 'FF' was written. After the tabort delay, the sector erase will begin. The erase is accomplished by following the erase algorithm in figure 2. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. #### Chip Erase Chip erase changes all bits in the memory to a logical one. Refer to figure 3 for the chip erase algorithm. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. #### Sector and Chip Erase Algorithm To reduce the sector and chip erase times, a software erase algorithm is used. Refer to figures 2 and 3 for the sector erase and chip erase flow charts. #### **Byte Write** A byte write is used to change any 1 in a byte to a 0. To change a bit in a byte from a 0 to a 1, the byte must be erased first via either sector erase or chip erase. Data are organized in the 27F010 in a group of bytes called a sector. The memory array is divided into 128 sectors of 1024 bytes each. Individual bytes are written as part of a sector write operation. The programming algorithm for either chip or sector write is detailed in figure 1. Sectors are written by applying a high voltage to the $V_{PP}$ pin and writing individual non-FF bytes in sequential order. Each byte write is automatically latched on-chip, so that the user can do a normal microprocessor write cycle and then wait a minimum of two ns. for the self-timed write to complete. Each byte write incrementally programs bits that are to become a zero. A write loop has been completed when all non-FF data for all desired sectors have been written. After 10 loops, a read-verification is performed. For any bytes which do not verify, a fill-in programming loop is performed. Sectors need not be written separately; the entire device or any combination of sectors can be written using the write algorithm. Sectors need not be written separately; the entire device or any combination of sectors can be written using the write algorithm. Because bytes can only be written as part of a sector write, if data is to be added to a partially written sector or one or more bytes in a sector must be changed, the contents of the sector must first be read into system RAM; the bytes can then be added to the block of data in RAM and the sector written using the sector write algorithm. #### Power Up/Down Protection The 27F010 contains a V<sub>CC</sub> sense circuit which disables internal erase and write operations when Vcc is below 3.5 volts. In addition, erases and writes are prevented when any control input (CE, OE, PGM) is in the wrong state for writing or erasing (see mode table). #### High Voltage Input Protection The $V_{PP}$ pin is at a high voltage for writing and erasing. There is an absolute maximum specification which must not be exceeded, even briefly, or permanent device damage may result. To minimize switching transients on this pin we recommend using a minimum 0.1 uf decoupling capacitor with good high frequency response connected from V<sub>PP</sub> to ground at each device. In addition, sufficient bulk capacitance should be provided to minimize VPP voltage sag when a device goes from standby to a write or erase cycle. #### Silicon Signature Bytes | | A <sub>0</sub> | Data (Hex) | |---------------------|-----------------|------------| | Seeq Code | VIL | 94 | | Product code 27F010 | V <sub>IH</sub> | 1C | #### Silicon Signature A row of fixed ROM is present in the 27F010 which contains the device's Silicon Signature. Silicon Signature contains data which identifies Seeg as the manufacturer and gives the product code. This allows device programmers to match the programming specification against the product which is to be programmed. Silicon Signature is read by raising address Ao to 12 ± 0.5 V. and bringing all other address inputs plus chip enable and output enable to $V_{II}$ with $V_{CC}$ at 5 V. The two Silicon Signature bytes are selected by address input Ao. Silicon Signature is functional at room temperature only (25°C.) #### Mode Selection Table | MODE | CE | ŌĒ | PGM | V <sub>PP</sub> | A <sub>10-16</sub> | A <sub>0-9</sub> | I/O <sub>0-7</sub> | |-------------------|-----------------|-----------------|-----------------|-----------------|--------------------|------------------|--------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Address | Address | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Х | Х | X | X | Х | HI-Z | | Byte write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Address | Address | D <sub>IN</sub> | | Chip erase select | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | TTL | X | Х | Х | | Chip erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Х | Х | 'FF' | | Sector erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Address | Х | 'FF' | #### Absolute Maximum Stress Ratings Temperature: $-65^{\circ}$ C to $+125^{\circ}$ C $-10^{\circ}$ C to $+85^{\circ}$ C All Inputs except V<sub>PP</sub> and outputs with Respect to V<sub>SS</sub>.... +7 V to -0.5 V $V_{PP}$ pin with respect to $V_{SS}$ .... 14 V #### E.S.D. Characteristics[1] | Symbol | Parameter | Value | Test Conditions | |------------------|------------------|---------|----------------------------| | V <sub>ZAP</sub> | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Method 3015 | Note 1: Characterization data-not tested. ## **Recommended Operating Conditions** | | 27F010 | |--------------------------------|--------------------------------| | V <sub>CC</sub> supply voltage | 5V ± 10% | | Read Temperature range | 0°C to 70°C<br>(ambient temp.) | | Write/Frase Temperature | 25°C ± 5°C | # Capacitance<sup>[2]</sup> T<sub>A</sub>=25°C, f=1 MHz | Symbol | Parameter. | Value | Test Conditions | |------------------|--------------------|--------|------------------------| | C <sub>IN</sub> | Input capacitance | 6 pf. | V <sub>IN</sub> = 0 V | | C <sub>OUT</sub> | Output capacitance | 12 pf. | V <sub>I/O</sub> = 0 V | Note 2: This parameter is only sampled and not 100% tested. #### **DC Operating Characteristics** Over the V<sub>CC</sub> and temperature range | | | | Limits | | | | |------------------|----------------------------------------------------------------|----------------------|------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | | | l <sub>iH</sub> | Input leakage high | | 1 | μΑ | $V_{IN} = V_{CC}$ | | | l <sub>IL</sub> | Input leakage low | | -1 | μΑ | V <sub>IN</sub> = 0.1 v | | | loL | Output leakage | | 10 | μΑ | $V_{IN} = V_{CC}$ | | | V <sub>P</sub> | Program/erase voltage | 11.75 | 13 | V | | | | V <sub>PR</sub> | V <sub>PP</sub> Voltage during read | 0 | V <sub>P</sub> | . V | | | | Ірр | V <sub>P</sub> current Standby mode Read mode Byte write Erase | | 200<br>200<br>40<br>80 | μΑ<br>μΑ<br>mA<br>mA | $ \overline{\overline{CE}} = V_{IH}, V_{PP} = V_P $ $ \overline{\overline{CE}} = V_{IL}, V_{PP} = V_P $ $ V_{PP} = V_P $ $ V_{PP} = V_P $ | | | I <sub>CC1</sub> | Standby V <sub>CC</sub> current | | 100 | μΑ | $\overline{CE} = V_{CC} - 0.3 \text{ v}$ | | | I <sub>CC2</sub> | Standby V <sub>CC</sub> current | | 5 | mA | CE - V <sub>IH</sub> min. | | | Іссз | Active V <sub>CC</sub> current | | 60 | mA | CE = V <sub>IL</sub> | | | V <sub>IL</sub> | Input low voltage | -0.3 | 0.8 | V | | | | V <sub>IH</sub> | Input high voltage | 2.0 | 7.0 | V | | | | V <sub>OL</sub> | Output low voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 ma | | | V <sub>OH1</sub> | Output high level (TTL) | 2.4 | | V | $I_{OH} = -400 \mu A$ | | | V <sub>OH2</sub> | Output high level (CMOS) | V <sub>CC</sub> -0.4 | | V | $I_{OH} = -100 \mu A$ | | (over the V<sub>CC</sub> and temperature range) #### READ | | | 27F010<br>-200 | | 27F010<br>-250 | | 27F010<br>-300 | | | |-----------------|---------------------|----------------|------|----------------|------|----------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>RC</sub> | Read cycle time | 200 | | 250 | | 300 | | ns | | t <sub>AA</sub> | Address to data | | 200 | | 250 | | 300 | ns | | t <sub>CE</sub> | CE to data | | 200 | | 250 | | 300 | ns | | t <sub>OE</sub> | OE to data | | 75 | | 100 | | 150 | ns | | t <sub>DF</sub> | OE/CE to data float | | 50 | | 60 | | 100 | ns | | t <sub>OH</sub> | Output hold time | 0 | | 0 | | 0 | | ns | #### **Read Timing** #### **AC Test Conditions** Output load: 1 TTL gate and C(load) 100 pf. Input rise and fall times: < 20 ns. Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V (Over the V<sub>CC</sub> range) #### **BYTE WRITE** | | | 27F | 010 | | |------------------|----------------------------|------|------|------| | Symbol | Parameter | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 250 | | μs | | tcs | CE setup time | 0 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | ns | | toes | OE setup time | 10 | | ns | | toeh | OE hold time | 10 | | ns | | t <sub>AS</sub> | Address setup time | 20 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | ns | | t <sub>DH</sub> | Data hold time | 0 | | ns | | t <sub>WP</sub> | PGM pulse width | 100 | | ns | | twc | Write cycle time | 100 | 150 | μs | | twe | Write recovery time | | 1.5 | ms | #### Byte Write Timing Note: In A.C. characteristics, all inputs to the device, e.g., setup time, hold time and cycle time, are tabulated as a minimum time; the user must provide a valid state on that input or wait for the state minimum time to assure proper operation. All outputs from the device, e.g., access time, erase time, recovery time, are tabulated as a maximum time, the device will perform the operation within the stated time. Advance Data Sheets contain target product specifications which are subject to change upon device characterization over the full specified temperature range. These specifications may be changed at any time, without notice. Figure 1 27F010 Write Algorithm #### SECTOR ERASE (Over the V<sub>CC</sub> range) | | | 27 | 010 | | |--------------------|----------------------------|------|------|------| | Symbol | Parameter | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | ms | | tcs | CE setup time | 0 | | ns | | toes | OE setup time | 0 | | ns | | t <sub>AS</sub> | Address setup time | 20 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | ns | | t <sub>DH</sub> | Data hold time | 0 | | ns | | t <sub>WP</sub> | PGM pulse width | 100 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | ns | | t <sub>OEH</sub> | OE hold time | 0 | | ns | | terase | Sector erase time | | 500 | ms | | t <sub>ABORT</sub> | Sector erase delay | | 250 | μs | | t <sub>ER</sub> | Erase recovery time | | 250 | ms | # Sector Erase Timing Figure 2 27F010 Sector Erase Algorithm (Over the V<sub>CC</sub> range) #### CHIP ERASE | Symbol | | 27F | 010 | | | |------------------|----------------------------|------|------|------|--| | | Parameter | Min. | Max. | Unit | | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | - | ms | | | t <sub>CS</sub> | CE setup time | 0 | | ns | | | toes | OE setup time | 0 | | ns | | | t <sub>DS</sub> | Data setup time | 50 | | ns | | | t <sub>DH</sub> | Data hold time | 0 | | ns | | | t <sub>WP</sub> | PGM pulse width | 100 | | ns | | | t <sub>CH</sub> | CE hold time | 0 | | ns | | | toeh | OE hold time | 0 | | ns | | | terase | Chip erase time | | 500 | ms | | | t <sub>ER</sub> | Erase recovery time | | 250 | ms | | # Chip Erase Timing 27F010 ADVANCE DATA SHEET Figure 3 27F010 Chip Erase Algorithm ### **Ordering Information** | D<br> <br> Package<br> Type | Q<br>Temperature<br>Range | 27F010<br>Device | -200<br>Access<br>Time | |---------------------------------|---------------------------|------------------|------------------------| | D = Ceramic Dip | Q = 0 to 70°C | 128K x 8 FLASH | 200 = 200ns | | P = Plastic Dip | | EPROM | 250 = 250ns | | N = Plastic Leaded Chip Carrier | | | 300 = 300ns | ### **KT48** FLASH™ EEPROM PROGRAMMER May 1988 ### Features - Programs SEEQ FLASH EEPROMs - Half-card size programmer board fits into single expansion slot on IBM PC/XT/AT, with cable connector to a 40-pin ZIF DIP socket - User-friendly menu driven software: Software resides on single floppy diskette - Can load and save buffer: Reads/generates binary, Intel hex or Motorola S-record files - Easy buffer editor with different entry modes including string and hex - Split EEPROM feature allows splitting of 16- or 32-bit files - Buffer allows stacking of code/data ### Description KT48 is a FLASH EEPROM programmer from SEEQ Technology. The complete unit consists of a halfcard size hardware board, a ribbon cable connected to a 40-pin ZIF DIP socket and MS/DOS compatible software. The programmer card fits into a single expansion slot on an IBM PC/XT/AT or IBM PC compatibles. The software is user friendly and menu driven. The programmer currently supports erasing/ programming of SEEQ 128K-bit and 512K-bit density FLASH EEPROMs. Software updates will provide support for future members of SEEQ's FLASH product family. KT48 enables an IBM PC to be turned into a local development station for program generation and product prototyping. By eliminating the need for separate downloading, the KT48 reduces the time needed for protyping/development work. The programmer erases/programs/verifies FLASH EEPROMs with one single socket insertion! Gone is the need for a UV-light eraser and 20 long minutes of waiting to erase a UV EPROM. These programmer features make program development easy, convenient, and cost effective. ### **Programmer Features:** All programmer commands are menu driven with user-selectable options. There is an online HELP system for programmer operation. Erase Command: This command erases the FLASH EEPROM and verifies erasure of the device. Errors, if any, are reported. **Program Command:** This command programs the target device with data in the buffer memory and performs an automatic verification of programmed data. An automatic 'blank check' is also performed on the target device before programming. Errors, if any, are reported. **Verify Erase Command:** This command is similar to a 'Blank Check.' Checks target device to see if it is erased. Errors, if any, are reported. Verify Data Command: This command compares target device data to buffer data. Errors, if any, are reported. SEEQ Technology, Incorporated Read Command: This command reads target device data into the buffer. Buffer size is automatically determined by the selection of the target device type. Configure System Command: This command allows the user to specify port address selection for the programmer card, specify V<sub>CC</sub> voltage levels during programming/erase and verify operations, select V<sub>PP</sub> voltage during progamming/erase and Enable or Disable 'Beeper' sound prompts. Select Buffer Pointer Command: This command is used to change the Buffer Pointer, normally 0. Using this command the user can divide or shuffle data/ code for simplified partitioning into multiple FLASH EEPROM devices. For example, a 64K-byte large code can be split into four 16K-byte blocks—each small enough to be accommodated on a single 48128 device. Data can also be stacked into the buffer. For example, two 2764s (8K-bytes each) can be read into the buffer and re-programmed into a single 48128. Split FLASH EEPROM Command: Using this command, 16- or 32-bit wide data can be split and programmed into standard 8-bit wide devices. Display/Modify Buffer Command: This command displays buffer data. Using the buffer editor, data can be edited. The editor supports various entry modes including string and HEX. Read File Command: This command reads a specified file from a disk into the buffer. Buffer size is determined by target device type selection. Binary, Intel HEX and Motorola S-record formats are supported. File Off-set option allows files to be off-set into the buffer as desired by the user. Save File Command: This command allows buffer data to be saved to a disk under a specified file name. Binary. Intel HEX and Motorola S-record formats are supported. Buffer size i.e., length of the file is determined by the device type selected. Read and Save file commands allow 'Chip Master' copies to be maintained. Copy Buffer Command: This command allows a user-defined block of buffer data to be copied into another block with a specified starting address. Print Buffer Command: This command writes buffer data into a print file on the disk. The print file can be printed for a hard copy using MS/DOS print command or a word processing program. Fill Buffer Command: This command fills the buffer with user specified data. User specifies starting address and ending address for the buffer fill command. ### Ordering Information KT48-FLASH EEPROM Programmer FLASH is a trademark of SEEQ Technology, Inc. \*IBM, XT, AT are trademarks of International Business Machines. SEEQ Technology reserves the right to make changes without further notice to products and their specifications herein to improve reliability, function or design. SEEQ does not assume any liability arising out of the application or use of any product described herein, neither does it convey any license under its patent rights nor the rights of others. The software described herein will be provided on an 'as is' basis and without warranty. SEEQ accepts no liability for incidental or consequential damages arising from the use of the software. SEEQ Technology distributes the product described herein for the sole purpose of facilitating programming support of SEEQ products and does not extend any warranty independent of that extended by the original equipment manufacturer. (Erasable Programmable Read Only Memories) **2764** 64K EPROM **27128** 128K EPROM March 1987 #### **Features** - Fast Access Times at 0° to 70°C - 2764 160 ns - 27128 200 ns - Programmed Using Intelligent Algorithm - 21 V VPP - 2 Minutes for 27128 - 1 Minute for 2764 - JEDEC Approved Bytewide Pin Configuration - 2764 8K x 8 Organization - 27128 16K x 8 Organization - Low Power Dissipation - 100 mA Active Current - 30 mA Standby Current - Military And Extended Temperature Range Available - Silicon Signature® ### Description SEEQ's 2764 and 27128 are ultraviolet light erasable EPROMs which are organized 8Kx8 and 16Kx8 respectively. They are pin for pin compatible to JEDEC approved 64K and 128K EPROMs in all operational/programming modes. The devices have access times as fast as 160 ns over the 0° to 70°C temperature and V<sub>CC</sub> tolerance range. The access time is achieved without sacrificing power since the maximum active and standby currents are 100 mA and 30 mA respectively. The fast access times allow higher system efficiency by eliminating the need for wait states in today's 8 - or 16-bit microprocessors. Initially, and after erasure, all bits are in the "1" state. Data is programmed by applying 21 V to $V_{pp}$ and a TTL "0" to pin 27 (program pin). The 2764 and 27128 may be programmed with an intelligent algorithm that is now ### **Block Diagram** ### **Mode Selection** | PINS | CE<br>(20) | ŌE<br>(22) | PGM<br>(27) | V <sub>PP</sub> (1) | V <sub>CC</sub><br>(28) | Outputs<br>(11-13, 15-19) | |--------------------|------------|------------|-------------|---------------------|-------------------------|---------------------------| | Read | VIL | VIL | ViH | Vcc | Vcc | Dout | | Output Disable | Х | ViH | Vcc | Vcc | Vcc | High Z | | Standby | VIH | X | X | Vcc | Vcc | High Z | | Program | VIL | ViH | VIL | Vpp | Vcc | Din | | Program Verify | VIL | VIL | ViH | VPP | Vcc | Dout | | Program Inhibit | ViH | Х | Х | Vpp | Vcc | High Z | | Silicon Signature* | VIL | VIL | ViH | Vcc | Vcc | Encoded<br>Data | X can be either VIL or VIH ### Pin Configuration ### Pin Names | Ac | ADDRESSES — COLUMN (LSB) | |---------------------------------|----------------------------| | AR | ADDRESSES — ROW | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | O <sub>0</sub> - O <sub>7</sub> | OUTPUTS | | PGM | PROGRAM | | | A <sub>R</sub><br>CE<br>OE | <sup>\*</sup> For Silicon Signature: Ao is toggled, $A_9 = 12V$ , and all other addresses are at a TTL low. Silicon Signature is a registered trademark of SEEQ Technology. available on commercial programmers. The programming time is typically 5 ms/byte or 2 minutes for all 16K bytes of the 27128. The 2764 requires only half of this time, about a minute for 8K bytes. This faster time improves manufacturing throughput time by hours over conventional 50 ms algorithms. Commercial programmers (e.g. Data I/O, Pro-log, Digelec, Kontron, and Stag) have implemented this fast algorithm for SEEQ's EPROMs. If desired, both EPROMs may be programmed using the conventional 50 ms programming specification of older generation EPROMs. Incorporated on SEEQ's EPROMs is Silicon Signature. Silicon Signature contains encoded data which identifies SEEQ as the EPROM manufacturer, the product's fab location, and programming information. This data is encoded in ROM to prevent erasure by ultraviolet light. ### **Absolute Maximum Ratings** | Temperature | | |-----------------------------------------|-------------------| | Storage | -65° C to +150° C | | Under Bias | 10° C to +80° C | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | | V <sub>PP</sub> During Programming with | | | Respect to Ground | +22V to -0.3V | | Voltage on A <sub>9</sub> with | | | Respect to Ground | . +15.5V to -0.3V | | | | "COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | 2764<br>27128 | |-----------------------------------------------|-----------------------| | V <sub>CC</sub> Supply Voltage <sup>[2]</sup> | 5 V ± 10% | | Temperature Range (Read Mode) | (Ambient) 0°C to 70°C | | V <sub>PP</sub> During Programming | 21 ± 0.5 V | ### DC Operating Characteristics During Read or Programming | | | Lin | Limits | | | |---------------------------------|-----------------------------------|------|---------|------|---------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | | IIN | Input Leakage Current | | 10 | μΑ | VIN = VCC Max. | | lo | Output Leakage Current | | 10 | μА | Vout = Vcc Max. | | [PP [1] | V <sub>PP</sub> Current Read Mode | | 5 | mA | VPP = VCC Max. | | | Prog. Mode | | 30 | mA | V <sub>PP</sub> = 21.5V | | I <sub>CC1</sub> <sup>[1]</sup> | V <sub>CC</sub> Standby Current | | 30 | mA | CE = V <sub>IH</sub> | | ICC2[1] | V <sub>CC</sub> Active Current | | 100 | mA | CE = OE = VIL | | VIL | Input Low Voltage | -0.1 | 0.8 | ٧ | | | ViH | Input High Voltage | 2 | Vcc + 1 | V | | | Vol | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | Voн | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -400 μA | #### NOTES: 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. **AC Operating Characteristics During Read** | | | Limits | | | | | | | | | | | |-----------------|---------------------------------------------------------------------------------------------|--------|----------------------------|------|------|---------------|------|------|------|------|------|---------------| | | | 276 | 2764-16 27XX-20 27XX-25 27 | | 27X | XX-30 27XX-45 | | X-45 | Test | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>AA</sub> | Address Access Time | | 160 | | 200 | | 250 | | 300 | | 450 | CE = OE = VIL | | t <sub>CE</sub> | Chip Enable to Data Valid | | 160 | | 200 | | 250 | | 300 | | 450 | OE = VIL | | toE | Output Enable to Data Valid | | 75 | | 75 | | 100 | | 120 | | 150 | CE = VIL | | t <sub>DF</sub> | Output Enable to Output Float | 0 | 60 | 0 | 60 | 0 | 60 | 0 | 105 | 0 | 130 | CE = VIL | | tон | Output Hold from Chip<br>Enable, Addresses, or<br>Output Enable whichever<br>occurred first | 0 | | 0 | | 0 | | 0 | | 0 | | CE = OE = VIL | ### Capacitance [1] | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |--------|--------------------|------|------|------|---------------| | CIN | Input Capacitance | 4 | 6 | pF | $V_{IN} = 0V$ | | Соит | Output Capacitance | 8 | 12 | pF | Vout = 0V | ### A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V ### A.C. Waveforms #### NOTES: - NOTES: 1. THIS PARAMETER IS SAMPLED AND IS NOT 100% TESTED. 2. DE MAY BE DELAYED TO that toe After the falling edge of CE without impact on that. 3. top IS SPECIFIED FROM DE OR CE, WHICHEVER OCCURS FIRST. 4. THESE ARE EQUIVALENT TEST CONDITIONS AND ACTUAL TEST CONDITIONS ARE DEPENDENT ON THE TESTER. #### Erasure Characteristics The 64K and 128K EPROMs are erased using ultraviolet light which has a wavelength of 2537 Angstroms. The integrated dose, i.e., intensity x exposure time, for erasure is a minimum of 15 wattsecond/cm². The EPROM should be placed within one inch of the lamp tube during erasure. Table 1 shows the typical EPROM erasure time for various light intensities. Table 1. Typical EPROM Erasure Time | Light Intensity<br>(Micro-Watts/cm²) | Erasure Time<br>(Minutes) | |--------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 30 | | 5,000 | 55 | ### Silicon Signature Incorporated in SEEQ's EPROMs is a row of mask programmed read only memory (ROM) cells which is outside of the normal memory cell array. The ROM contains the EPROM's Silicon Signature. Silicon Signature contains data which identifies SEEQ as the manufacturer and gives the product code. This data allows programmers to match the programming specification against the product which is to be programmed. If there is verification, then the programmer can proceed programming. Silicon Signature is activated by raising address $A_9$ to $12V\pm0.5V$ , bringing chip enable and output enable to a TTL low, having $V_{CC}$ at 5V, and having all addresses except $A_0$ at a TTL low. The Silicon Signature data is then accessed by toggling (using TTL) the column address $A_0$ . There are 2 bytes of data available (see Table 2). The data appears on outputs $O_0$ to $O_6$ , with $O_7$ used as an odd parity bit. This mode is functional at $25 \pm 5^{\circ}$ C ambient temperature. **Table 2. Silicon Signature Bytes** | | A <sub>0</sub> | Hex Data | |-----------------------|-----------------|----------| | SEEQ Code (Byte 0) | VIL | 94 | | Product Code (Byte 1) | | | | 2764 | V <sub>IH</sub> | 40 | | 27128 | ViH | C1 | ### **Programming** Both EPROMs may be programmed using an intelligent algorithm or with a conventional 50 msec programming pulse. The intelligent algorithm improves the total programming time by approximately 10 times over the conventional 50 msec algorithm. It typically requires only 1 and 2 minute programming time for all 64K and 128K bits respectively. The intelligent algorithm requires $V_{CC} = 6V$ and $V_{PP} = 21V$ during byte programming. The initial program pulse width is one millisecond, followed by a sequence of one millisecond pulses. A byte is verified after each pulse. A single program pulse, with a time duration equal to 4 times the number of one millisecond pulses applied, is additionally given to the address after it is verified as being correctly programmed. A maximum of 15 one millisecond pulses per byte should be applied to each address. When the intelligent algorithm cycle has been completed, all bytes must be read at $V_{CC} = V_{PP} = 5V$ . ### Intelligent Algorithm Flowchart ### Intelligent Algorithm 1. ALL TIMES SHOWN IN ( ) ARE MINIMUM AND IN "SEC UNLESS OTHERWISE SPECIFIED. 2. THE INPUT TIMING REFERENCE LEVEL IS .8V FOR A V<sub>IL</sub> AND 2V FOR A V<sub>IH</sub>. 3. t<sub>OE</sub> AND t<sub>DFP</sub> ARE CHARACTERISTICS OF THE DEVICE BUT MUST BE ACCOMMODATED BY THE PROGRAMMER. ### Intelligent Algorithm AC Programming Characteristics [4 $T_A = 25^{\circ} \pm 5^{\circ}$ C, $V_{CC}$ [1] = 6.0 V $\pm$ 0.25 V, $V_{PP}$ = 21 V $\pm$ 0.5 V | | | | Limits | Limits | | | | |---------------------|-------------------------------------|------|-----------------------------------------|--------|------|--|--| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | | tas | Address Setup Time | 2 | | | μS | | | | toes | OE Setup Time | 2 | | | μS | | | | tos | Data Setup Time | 2 | | | μS | | | | tah | Address Hold Time | 0 | | | μS | | | | tDH | Data Hold Time | 2 | | | μS | | | | tDFP | Output Enable to Output Float Delay | 0 | | 130 | ns | | | | tvps | V <sub>PP</sub> Setup Time | 2 | | | μS | | | | tvcs | V <sub>CC</sub> Setup Time | 2 | | | μS | | | | t <sub>PW</sub> [2] | PGM Initial Program Pulse Width | 0.95 | 1.0 | 1.05 | ms | | | | topw[3] | PGM Overprogram Pulse Width | 3.8 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 63 | ms | | | | tces | CE Setup Time | 2 | | | μS | | | | toE | Data Valid from OE | | | 150 | ns | | | #### NOTES: - 1. Vcc must be applied simultaneously or before VPP and removed simultaneously or after VPP. - 2. Initial Program Pulse width tolerance is 1 msec $\pm$ 5%. - 3. The length of the overprogram pulse will vary from 3.8 msec to 63 msec as a function of the iteration counter value X. - 4. For 50 ms programming, $V_{CC}$ = 5 V $\pm$ 5%, $T_{PW}$ = 50 ms ± 10%, and Topw is not applicable. ### **AC Test Conditions** Input Rise and Fall Times (10% to 90%) ..... 20 ns Input Pulse Levels ..... 0.45V to 2.4V Input Timing Reference Level ...... 0.8V and 2.0V Output Timing Reference Level ..... 0.8V and 2.0V ### **Ordering Information** # 27C256 256K CMOS EPROM March 1987 #### Features - 256K (32K x 8) CMOS EPROM - Ultra Low Power - 100 µA Max. V<sub>CC</sub> Standby Current - 40 mA Max. Active Current - Programmed Using Intelligent Algorithm • 12.5 V Vpp - 200 ns Access Times - 5 V ±10% V<sub>CC</sub> - 0° to 70°C Temperature Range - Minimum 10 Year Data Retention - JEDEC Approved Bytewide Pin Configuration - Silicon Signature® - Military And Extended Temperature Range Available. ### Description SEEQ's 27C256 is the industry's first 256K CMOS EPROM. It has a 32K x 8 organization and has very low power dissipation. Its 40 mA active current is less than one half the active power of n-channel EPROMs. In addition the 100 μA V<sub>CC</sub> standby current is orders of magnitude lower than those same EPROMs. Consequently, system memory sizes can be substantially increased at a very small increase in power. Low active and standby power is important in applications which require portability, low cooling cost, high memory bit density, and long term reliability. The 27C256 is specified over the O° to 70°C temperature range and at 5 V $\pm$ 10% V<sub>CO</sub>. The access time is specified at 200 ns, making the 27C256 compatible with most of today's microprocessors. Its inputs and outputs are completely TTL compatible. ### **Block Diagram** ### **Mode Selection** | PINS<br>MODE | CE<br>(20) | OE<br>(22) | V <sub>PP</sub> (1) | V <sub>CC</sub><br>(28) | Outputs<br>(11-13, 15-19) | |---------------------|------------|-----------------|---------------------|-------------------------|---------------------------| | Read | VIL | VIL | Vcc | Vcc | Dout | | Output Disable | Х | ViH | Vcc | Vcc | High Z | | Standby | ViH | Х | Vcc | Vcc | High Z | | Program | VIL | ViH | VPP | Vcc | Din | | Program Verify | ViH | VIL | Vpp | Vcc | Dout | | Program Inhibit | ViH | V <sub>IH</sub> | VPP | Vcc | High Z | | Silicon Signature™* | VIL | VIL | Vcc | Vcc | Encoded<br>Data | X can be either VIL or VIH. # Pin Configuration | | 27C256 | | | |----------------|--------|----|--------------| | Vpp | 1 | 28 | Vcc | | A12 | 2 | 27 | <b>5</b> A14 | | A7 🗍 | 3 | 26 | <b>A</b> 13 | | A6 🗍 | 4 | 25 | <b>5</b> 48 | | As | 5 | 24 | <b>5</b> A, | | A <sub>4</sub> | 6 | 23 | A11 | | A <sub>3</sub> | 7 | 22 | ŌĒ | | A <sub>2</sub> | 8 | 21 | A10 | | A1 🗍 | 9 | 20 | ČĒ | | A <sub>0</sub> | 10 | 19 | 07 | | 0,□ | 11 | 18 | 06 | | 01 | 12 | 17 | ٥٥ | | 02 | 13 | 16 | <b>⊃</b> ∘₄ | | GND | 14 | 15 | ٥٥ | | | | | | #### Pin Names | | A <sub>0</sub> - A <sub>5</sub> | ADDRESSES — COLUMN (LSB) | |---|----------------------------------|--------------------------| | I | A <sub>6</sub> - A <sub>14</sub> | ADDRESSES - ROW | | | CE | CHIP ENABLE | | | ŌĒ | OUTPUT ENABLE | | | O <sub>0</sub> - O <sub>7</sub> | OUTPUTS | <sup>\*</sup>For Silicon Signature: A<sub>0</sub> is toggled, A<sub>9</sub> = 12 V, and all other addresses are at a TTL low. Silicon Signature is a registered trademark of SEEQ Technology. Initially, and after erasure, all bits are in the "1" state. An intelligent algorithm is used to program the 27C256 typically in four minutes. Data is programmed using a 12.5 V V<sub>PP</sub> and an initial chip enable pulse of 1.0 ms. Incorporated on the 27C256 is Silicon Signature . Silicon Signature contains encoded data which identifies SEEQ as the EPROM manufacturer and gives the product code. This data is encoded in ROM to prevent erasure by ultraviolet light. ### Absolute Maximum Ratings | | _ | |----------------------------------------|-------------------| | Temperature | | | Storage | -65°C to +150°C | | Under Bias | −10°C to +80°C | | All Inputs or Outputs with | | | Respect to Ground | +6 V to -0.3 V | | V <sub>PP</sub> with Respect to Ground | +14.0 V to -0.3 V | | Voltage on A <sub>9</sub> with | | | Respect to Ground | +14.0 V to -0.3 V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommended Operating Conditions** | | 27C256-20, 27C256-25,<br>27C256-30, 27C256-45, | |---------------------------------------------------|------------------------------------------------| | V <sub>CC</sub> Supply Voltage <sup>[1]</sup> | 5 V ± 10% | | Temperature Range (Read Mode) | (Ambient) 0°C to 70°C | | V <sub>PP</sub> During Read <sup>[2]</sup> | Vcc | | V <sub>PP</sub> During Programming <sup>[3]</sup> | 12.5 ± 0.3 V | ### DC Operating Characteristics During Read or Programming | | | Limits | | | | |--------------------------------|---------------------------------------------------------------------------|--------|----------------|----------------|-------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | l <sub>IN</sub> <sup>[4]</sup> | Input leakage | | 1 | μА | V <sub>IN</sub> =V <sub>CC</sub> Max. | | lo <sup>[5]</sup> | Output leakage | | 10 | μА | V <sub>OUT</sub> =V <sub>CC</sub> Max. | | Ірр | V <sub>PP</sub> current:<br>Standby mode<br>Read Mode<br>Programming mode | | 150<br>1<br>30 | μA<br>mA<br>mA | CE=V <sub>CC</sub> -1 v. min.<br>F=5 MHz., CE=V <sub>IL</sub><br>V <sub>PP</sub> =12.5 v. | | I <sub>CC1</sub> | V <sub>CC</sub> standby current | | 100 | μА | CE>=V <sub>CC</sub> -1 v. | | I <sub>CC2</sub> | V <sub>CC</sub> standby current | | 1.5 | mA | CE=V <sub>IH</sub> | | Icc3 | V <sub>CC</sub> active current | | 40 | mA | CE=OE=V <sub>IL</sub> , O <sub>0-7</sub> =0,<br>F=5 MHz. | | V <sub>IL</sub> | Input low voltage | -0.1 | 0.8 | V | | | ViH | Input high voltage | 2.0 | Vcc + 1 | V | | | VoL | Output low voltage | | 0.45 | V | I <sub>OL</sub> =2.1 ma. | | Voн | Output high voltage | 2.4 | - | V | I <sub>OH</sub> =-400 μA. | #### NOTES: - 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>, - 2. VPP cannot be left floating and should be connected to VCC during read. - 3. 0.1 µF ceramic capacitor on V<sub>PP</sub> is required during programming only, to suppress voltage transients. - 4. Inputs only. Does not include I/O. - 5. For I/O only. ### AC Characteristics Read Operation (Over Operating Temperature And V<sub>CC</sub> Range, Unless Otherwise Specified) | | | T | Limits | | | | | | | | | |-----------------|-------------------------------------------------------------------------------------------------|-----------|--------|-----------|------|-----------|------|------------|------|-------|--------------------| | l l | | 27C256-20 | | 27C256-25 | | 27C256-30 | | 0 27C256-4 | | | Test | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 300 | | 450 | ns | CE=OE=VIL | | tce | Chip Enable Access Time | | 200 | | 250 | | 300 | | 450 | ns | ŌE=V <sub>IL</sub> | | toe | Output Enable Access Time | | 75 | | 100 | | 120 | | 150 | ns | CE=VIL | | t <sub>DF</sub> | Output or Chip Enable off<br>To Output Float <sup>[3]</sup> | | 60 | | 60 | | 105 | | 130 | ns | CE=VIL | | toн | Output Hold from Address<br>Change, Chip Enable, or<br>Output Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE=OE=VIL | ### Capacitance [1] | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |--------|--------------------|------|------|------|----------------------| | CIN | Input Capacitance | 4 | 6 | pF | V <sub>IN</sub> = 0V | | Соит | Output Capacitance | 8 | 12 | pF | Vout = 0V | ### A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V ### A.C. Waveforms ### NOTES: - 1. THIS PARAMETER IS SAMPLED AND IS NOT 100% TESTED. 2. OE MAY BE DELAYED TO LA LOE AFTER THE FALLING EDGE OF CE WITHOUT IMPACT ON LA. 3. LOF IS SPECIFIED FROM OE OR OE, WHICHEVER OCCURS FIRST. #### Erasure Characteristics The 27C256 is erased using ultraviolet light which has a wavelength of 2537 Angstroms. The integrated dose, i.e., intensity x exposure time, for erasure is a minimum of 15 watt-second/cm². The EPROM should be placed within one inch of the lamp tube during erasure. Table 1 shows the typical EPROM erasure time for various light intensities. **Table 1. Typical EPROM Erasure Time** | Light Intensity (Micro-Watts/cm²) | Erasure Time<br>(Minutes) | |-----------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 30 | | 5,000 | 55 | ### Silicon Signature Incorporated in SEEQ's EPROMs is a row of mask programmed read only memory (ROM) cells which is outside of the normal memory cell array. The ROM contains the EPROM's Silicon Signature. Silicon Signature contains data which identifies SEEQ as the manufacturer and gives the product code. This data allows programmers to match the programming specification against the product which is to be programmed. If there is verification, then the programmer proceeds to program. Silicon Signature is activated by raising address Ag to 12V $\pm$ 0.5V, bringing chip enable and output enable to a TTL low, having $V_{CC}$ at 5V, and having all addresses except $A_0$ at a TTL low. The Silicon Signature data is then accessed by toggling $A_0$ . The data appears on outputs $O_0$ to $O_6$ , with $O_7$ used as an odd parity bit (see Table 2). **Table 2. Silicon Signature Bytes** | | A <sub>0</sub> | Data (Hex) | |-----------------------|----------------|------------| | SEEQ Code (Byte 0) | VIL | 94 | | Product Code (Byte 1) | ViH | C2 | ### Programming The 27C256 is programmed using the industry standard intelligent algorithm. The intelligent algorithm requires $V_{CC}=6~V$ and $V_{PP}=12.5~V$ during byte programming. The initial program pulse width is 1.0 millisecond, followed by a sequence of 1.0 millisecond pulses. A byte is verified after each pulse. A single program pulse, with a time duration equal to 3 times the number of 1.0 millisecond pulses applied, is additionally given to the address after it is verified as being correctly programmed. A minimum of one to a maximum of 25 1-ms pulses, plus one 3X overpulse, may be applied to each byte. When the intelligent algorithm cycle has been completed, all bytes must be read at $V_{CC}=V_{PP}=5~V$ . ### Intelligent Algorithm Flowchart ### Intelligent Algorithm NOTES: 1. ALL TIMES SHOWN IN ( ) ARE MINIMUM AND IN $\mu$ SEC UNLESS OTHERWISE SPECIFIED. 2. THE INPUT TIMING REFERENCE LEVEL IS 0.8 V FOR A VIL AND 2 V FOR A VIH. 3. TOE AND TOPP ARE CHARACTERISTICS OF THE DEVICE BUT MUST BE ACCOMMODATED BY THE PROGRAMMER. 4. 0.1 $\mu$ F CERAMIC CAPACITOR ON $V_{PP}$ IS REQUIRED DURING PROGRAMMING ONLY, TO SUPPRESS VOLTAGE TRANSIENTS. ### Intelligent Algorithm ### AC Programming Characteristics TA = 25° ± 5°C, Vcc[1] = 6.0V ± 0.25V. Vpp = 12.5V | | | | Limits | | | |---------------------|-------------------------------------|------|--------|-------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tas | Address Setup Time | 2 | | | μS | | toes | OE Setup Time | 2 | | | μS | | tos | Data Setup Time | 2 | | | μS | | tah | Address Hold Time | 0 | | | μS | | ton | Data Hold Time | 2 | | | μS | | tDFP | Output Enable to Output Float Delay | 0 | | 130 | ns | | tvps | V <sub>PP</sub> Setup Time | 2 | | | μS | | tvcs | Vcc Setup Time | 2 | | | μS | | tpw | CE Initial Program Pulse Width | 0.95 | 1.0 | 1.05 | ms | | topw <sup>[2]</sup> | CE Overprogram Pulse Width | 2.85 | | 78.75 | ms | | toE | Data Valid from OE | | | 150 | ns | ### **AC Conditions of Test** Input Rise and Fall Times (10% to 90%) ...... 20 ns Input Pulse Levels ............ 0.45 V to 2.4 V Input Timing Reference Level ...... 0.8 V and 2.0 V Output Timing Reference Level ..... 0.8 V and 2.0 V ### NOTES: - V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - The length of the overprogram pulse will vary from 2.85 msec to 78.75 msec as a function of the iteration counter value X. ### **Ordering Information** # DATA COM (Data Communications) ## 8003 # EDLC® Ethernet Data Link Controller October 1988 ### **Features** - Optimized for Burst Mode DMA Applications - 100% Ethernet/IEEE 802.3 (10BASE5) and IEEE802.3/CHEAPERNET (10BASE2) - 10 MHz Serial/Parallel Conversion - Preamble Generation and Removal - Automatic 32-Bit FCS (CRC) Generation and Checking - Collision Handling, Transmission Deferral and Retransmission with Automatic Jam and Backoff Functions - Error Interrupt and Status Generation - 40 Pin Package - Single 5 V ±10% Power Supply - Standard CPU and Peripheral Interface Control Signals - Loopback Capability for Diagnostics - Single Phase Clock - Inputs and Outputs TTL Compatible ### Description The SEEQ Ethernet Data Link Controller (EDLC) is designed to support the Data Link Layer (layer 2) of the Ethernet specification for Local Area Networks (LAN). The system interface is optimized for ease of connection to commonly available DMA Controllers and specifically for BURST MODE OPERATION. The 8003 interfaces directly to the 8023 Manchester Code Converter to complete the station resident Ethernet functions. The protocol used is Carrier Sense, Multiple Access with Collision Detection (CSMA/CD). The 8003 EDLC chip is a single 40 pin VLSI device which replaces approximately 60 MSI and SSI devices. It is designed to greatly simplify the development of Ethernet communication in computer based systems. The 8003 provides an economic solution for the construction of an Ethernet node, providing high speed data communication at 10 Megabits/second and sees applications in terminals, workstations, personal computers, small business systems, and large computer systems, in both the office and industrial environment. The 8003 EDLC chip has a universal system interface compatible with almost any microprocessor, microcomputer, or system bus, allowing the system designer to make the price/performance tradeoffs for each application. The transmit and receive sections of the EDLC chip are independent and can operate simultaneously to allow reception of a transmitted frame for use in loopback diagnostics modes. ### Functional Block Diagram EDLC is a registered trademark of SEEQ Technology, Inc. ### Functional Description #### Frame Format On an Ethernet communication network, information is transmitted and received in packets or frames. An Ethernet frame consists of a preamble, two address fields, a byte-count field, a data field, and a frame check sequence (FCS). Each field has a specific format which is described in detail below. An Ethernet frame has a minimum length of 64 bytes and a maximum length of 1518 bytes exclusive of the preamble. The Ethernet frame format is shown below. NOTE: Field length in bytes in parentheses. **Preamble:** The preamble is a 64-bit field consisting of 62 alternating "1"s and "0"s followed by a "11" End-of-Preamble indicator. **Destination Address:** The Destination Address is a 6-byte field containing either a specific Station Address, a Broadcast Address, or a Multicast Address to which this frame is directed. **Source Address:** The Source Address is a 6-byte field containing the specific Station Address from which this frame originated. Byte-Count Field: The Byte-Count Field consists of two bytes providing the number of valid data bytes in the Data Field, 46 to 1500. This field is uninterpreted at the Data Link Layer, and is passed through the EDLC chip to be handled at the Client Layer. **Data Field:** The Data Field consists of 46 to 1500 bytes of information which are fully transparent in the sense that any arbitrary sequence of bytes may occur. Frame Check Sequence: The Frame Check Sequence (FCS) field is a 32-bit cyclic redundancy check (CRC) value computed as a function of the Destination Address Field, Source Address Field, Type Field, and Data Field. The FCS is appended to each transmitted frame, and used at reception to determine if the received frame is valid. ### Transmitting The transmit data stream consists of the Preamble, four information fields, and the FCS which is computed in real time by the EDLC chip and automatically appended to the frame at the end of the serial data. The Preamble is also generated by the EDLC chip and transmitted immediately prior to the Destination Address. Destination Address, Source Address, Type Field and Data Field are prepared in the buffer memory prior to initiating transmission. The EDLC chip encapsulates these fields into an Ethernet frame by inserting a preamble prior to these information fields and appending a CRC after the information fields. #### Transmission Initiation/Deferral The Ethernet node initiates a transmission by storing the entire information content of the frame to be transmitted in an external buffer memory, and then transferring initial frame bytes to the EDLC Transmit FIFO. "Transmit-buffer to FIFO" transfers are coordinated via the $\overline{TxWR}$ and TxRDY handshake interface, i.e., bytes are written to the FIFO via $\overline{TxWR}$ only when TxRDY is HIGH. Actual transmission of the data onto the network will only occur if the network has not been busy for the minimum defer time (9.6 $\mu$ s) and any Backoff time requirements have been satisfied. When transmission begins, the EDLC chip activates the transmit enable (TxEN) line concurrently with the transmission of the first bit of the Preamble and keeps it active for the duration of the transmission. BITS WITHIN A BYTE ARE TRANSMITTED/RECEIVED BIT NO. "0" FIRST THROUGH BIT NO. "7" LAST. Figure 1. Bit Serialization/Deserialization Figure 2. Typical Frame Buffer Format for Byte-Organized Memory #### Collision When concurrent transmissions from two or more Ethernet nodes occur (collision), the EDLC chip halts the transmission of the data bytes in the Transmit FIFO and transmits a Jam pattern consisting of 55555555 hex. At the end of the Jam transmission, the EDLC chip issues a TxRET signal to the CPU, and begins the Backoff wait period. To reinitiate transmission, the initial bytes of the frame information fields must be reloaded into the EDLC Transmit FIFO. The TxRET is used to indicate to the buffer manager the need for frame reinitialization. The reloading of the Transmit FIFO may be done prior to the Backoff interval elapsing, so that no additional delay need be incurred to retransmission. Scheduling of retransmission is determined by a controlled randomization process called Truncated Binary Exponential Backoff. The EDLC chip waits a random interval between 0 and $2^K$ slot times (51.2 $\mu$ s per slot time) before attempting retransmission, where "K" is the current transmission attempt number (not to exceed 10). When 16 consecutive attempts have been made at transmission and all have been terminated due to collision, the EDLC Transmit Control sets an error status bit and issues an interrupt to the CPU if enabled. ### **Terminating Transmission** Transmission terminates under the following conditions: Normal: The frame has been transmitted successfully without contention. Loading of the last data byte into the Transmit FIFO is signaled to the EDLC chip by activation of the RxTxEOF signal concurrently with the last byte of data loaded into the Transmit FIFO. This line acts as a ninth bit in the Transmit FIFO. When this last byte is serialized, the CRC is appended and transmitted concluding frame transmission. The Transmission Successful bit of the Transmit Status Register will be set by a normal termination. **Collision:** Transmission attempted by two or more Ethernet nodes. The Jam sequence is transmitted, the Collision status bit is set, the TxRET signal is generated, and the Backoff interval begun. **Underflow:** Transmit data is not ready when needed for transmission. Once transmission has begun, the EDLC chip on average requires one transmit byte every 800 ns in order to avoid Transmit FIFO underflow (starvation). If this condition occurs, the EDLC chip terminates the transmission, issues a TxRET signal, and sets the Transmit-Underflow status bit. 16 Transmission Attempts: If a Collision occurs for the sixteenth consecutive time, the 16-Transmission-Attempts status bit is set, the Collision status bit is set, the TxRET signal is generated, and the Backoff interval begun. The counter that keeps track of the number of collisions is modulo 16 and therefore rolls over on the 17th collision. At the completion of every transmission or retransmission, new status information is loaded into the Transmit Status Register. Dependent upon the bits enabled in the Transmit Command Register, an interrupt will be generated for the just completed transmission. In both collision and underflow the TxRET signal is activated. ### Receiving The EDLC chip is continuously monitoring the network. When activity is recognized via the Carrier Sense (CSN) line going active, the EDLC chip synchronizes itself to the incoming data stream during the Preamble, and then examines the destination address field of the frame. Depending on the Address Match Mode specified, the EDLC chip will either recognize the frame as being addressed to itself in a general or specific fashion or abort the frame reception. ### Preamble Processing The ELDC chip recognizes activity on the Ethernet via the Carrier Sense line. The Preamble is normally 64 bits (8 bytes) long. The Preamble consists of a sequence of 62 alternating "1"s and "0"s followed by "11", with the frame information fields immediately following. In order for the decoder phase-lock to occur, the EDLC chip waits 16 bit times before looking for the "11" end of preamble indicator. If the EDLC chip receives a "00" before receiving the "11" in the Preamble, an error condition has occurred. The frame is not received, and the EDLC chip begins monitoring the network for a carrier again. ### Address Matching Ethernet addresses consist of two 6-byte fields. The first bit of the address signifies whether it is a Station Address or a Multicast/Broadcast Address. | First Bit | Address | |-----------|------------------------------------------| | 0 | Station Address (Physical) | | 1 | Multicast/Broadcast Address<br>(logical) | Address matching occurs as follows: **Station Address:** All destination address bytes must match the corresponding bytes found in the Station Address Register. Multicast Address: If the first bit of the incoming address is a 1 and the EDLC chip is programmed to accept Multicast Addresses, the frame is received. **Broadcast Address:** The six incoming destination address bytes must all be FF hex. If the EDLC chip is programmed to accept Broadcast or Multicast Addresses the frame will be received. If the incoming frame is addressed to the EDLC chip specifically (Destination Address matches the contents of the Station Address Register), or is of general or group interest (Broadcast or Multicast Address), the EDLC chip will pass the frame exclusive of Preamble and FCS to the CPU buffer and indicate any error conditions at the end of the frame. If, however, the address does not match, as soon as the mismatch is recognized the EDLC chip will terminate reception and issue an RxDC. The EDLC chip may be programmed via the Match Mode bits of the Receive Command Register to ignore all frames (Disable Receiver), accept all frames (Promiscuous mode), accept frames with the proper Station Address or the Broadcast Address (Station/Broadcast), or accept all frames with the proper Station Address, the Broadcast Address, or all Multicast Addresses (Station/Broadcast/Multicast). ### Terminating Reception Reception is terminated when either of the following conditions occur: **Carrier Sense Inactive:** Indicates that traffic is no longer present on the Ethernet cable. **Overflow:** The host node for some reason is not able to empty the Receive FIFO as rapidly as it is filled, and an error occurs as frame data is lost. On average the Receive FIFO must be serviced every 800 ns to avoid this conditions. ### Frame Reception Conditions Upon terminating reception, the EDLC chip will determine the status of the received frame and conditionally load it into the Receive Status Register. An interrupt will be issued if the appropriate conditions as specified in the Receive Command Register are present. The EDLC chip may report the following conditions at the end of frame reception: Overflow: The EDLC internal Receive FIFO overflows. **Dribble Error:** Carrier Sense did not go inactive on a receive data byte boundary. **CRC Error:** The 32-bit CRC transmitted with the frame does not match that calculated upon reception. **Short Frame:** A frame containing less than 64 bytes of information was received (including FCS). **Good Frame:** A frame is received that does not have a CRC error, Shortframe, or Overflow condition. ### System Interface The EDLC chip system interface consists of two independent busses and respective control signals. Data is read and written over the Receive/Transmit Data Bus RxTxD (0-7). These transfers are controlled by the TxRDY and TxWR signals for transmitted data, and RxRDY and RxRD for received data. All Commands and Station Addresses are written, and all status read over a separate Command/Status Bus CdSt (0-7). These transfers are controlled by the $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ , and A0-A2 signals. The EDLC chip's command and status registers may be accessed at any time. However, it is recommended that writing to the command register be done only during interframe gaps. With the exception of the two Match Mode bits in the Receive Command Register, all bits in both command registers are interrupt enable bits. Changing the interrupt enable bits during frame transmission does not affect the frame integrity. Asynchronous error events, however, e.g., overflow, underflow, etc., may cause chip operation to vary, if their corresponding enable bits are being altered at the same time. Figure 3. Typical Ethernet Node Configuration Reading the status registers may also occur at any time during transmission or reception. ### Internal Register Addressing | | ľ | Registe<br>Addres | | Register | Description | |---|----|-------------------|----|-----------|----------------| | | A2 | A1 | A0 | Read | Write | | 0 | 0 | 0 | 0 | _ | Station Addr 0 | | 1 | 0 | 0 | 1 | _ | Station Addr 1 | | 2 | 0 | 1 | 0 | _ | Station Addr 2 | | 3 | 0 | 1 . | 1 | | Station Addr 3 | | 4 | 1 | 0 | 0 | _ | Station Addr 4 | | 5 | 1 | 0 | 1 | _ | Station Addr 5 | | 6 | 1 | 1 | 0 | Rx Status | Rx Command | | 7 | 1 | 1 | 1 | Tx Status | Tx Command | Status registers are read only registers. Command and Station Address registers are write only registers. Access to these registers is via the CPU interface: Control signals $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ , and the Command/Status Data Bus CdSt (0-7). #### Station Address Register The Station Address Register is 6 bytes in length. The contents may be written in any order, with bit "0" of byte "0" corresponding to the first bit received in the data stream, and indicating whether the address is physical or logical. Bit 7 of station address byte 5 is compared to the last bit of the received destination address. The Station Address should be programmed prior to enabling the receiver. #### Transmit Command Register The Transmit Command Register is an interrupt mask register, which provides for control of the conditions allowed to generate transmit interrupts. Each of the four least significant bits of the register may be individually set or cleared. When set, the occurrence of the associated condition will cause an interrupt to be generated. The four specific conditions for which interrupts may be generated are: - Underflow - Collision - 16 Collisions - Transmission Successful The interrupt signal INT will be set when one or more of the specified transmission termination conditions occurs and the associated command bit has been set. The interrupt signal INT will be cleared when the Transmit Status Register is read. All bits of the Transmit Command Register are cleared upon chip reset. ### Transmit Command Register Format Transmission Successful is set only on the successful transmission or retransmission of a frame. ### Transmit Status Register The Transmit Status Register is loaded at the conclusion of each frame transmission or retransmission attempt. It provides for the reporting of both the normal and error termination conditions of each transmission. The OLD/NEW status bit is set each time the Transmit Status Register is read, and reset each time new status is loaded into the Transmit Status Register. The OLD/NEW status bit is SET, and all other bits CLEARED upon chip reset. ### Transmit Status Register Format ### Receive Command Register The Receive Command Register has two primary functions, it specifies the Address Match Mode, and it specifies Frames-of-Interest. i.e. frames whose arrival must be communicated to the CPU via interrupts and status register updates. Frames-of-Interest are frames whose status must be saved for inspection, even at the expense of losing subsequent frames. ### **Receive Command Register Format** Bits 0-5 specify Interrupt and Frame-of-Interest when set. Bit 4, End of Frame, specifies any type of frame except overflow. ### **Match Mode Definition** | | Match<br>Mode<br>1 | Match<br>Mode<br>0 | Function | |---|--------------------|--------------------|------------------------------------------------| | 0 | 0 | 0 | Receiver Disable | | 1 | 0 | 1 | Receive All Frames | | 2 | 1 | 0 | Receive Station or Broadcast Frames | | 3 | 1 | 1 | Receive Station,<br>Broadcast/Multicast Frames | Changing the receive Match Mode bits during frame reception may change chip operation and give unpredictable results. ### Interrupt Enable and Frames-of-Interest Bits 0-5 when set specify interrupt generation on occurrence of the corresponding frame reception condition. They also specify the corresponding types of frames to be Frames-of-Interest for use by the Receive Status Register to control status loading. ### Receive Status Register The Receive Status Register is normally loaded with the status of each received frame when the frame has been received or frame reception has been terminated due to an error condition. In addition, this register contains the Old/New Status bit which is set when the Receive Status Register is read or the chip is reset, and cleared only when new status is loaded for a Frame-of-Interest (as defined by bits 0-5 of the Receive Command Register). All other bits are cleared upon chip reset. ### Receive Status Register Format The Old/New Status bit write-protects the Receive Status Register while it contains unread status for a Frame-of-Interest. When this bit is zero, the register is write-protected. The Old/New Status bit is cleared whenever the status of a new Frame-of-Interest is loaded into the Receive Status Register and is set after that status is read. When zero, it indicates "new status for a Frame-of-Interest". Thus the status of any frame received following the reception of a Frame-of-Interest will not be loaded into the Receive Status Register unless the previous status has been read. If any following frame is received before the status of the previous Frame-of-Interest has been read, the new status will not be loaded, the Receive Discard (RxDC) signal will be issued and the Receive FIFO will be cleared. With this one exception caused by a write-protect condition, the status of each frame is always loaded into the Receive Status Register on completion of reception. Any frame received will cause an interrupt to be generated if the corresponding Interrupt Enable bit is set. This interrupt is reset upon reading the Receive Status Register. These conditions ensure that a maximum number of good frames are received and retained. Figure 4. Pin Configuration ### Pin Description The EDLC chip has four groups of interface signals: - Power Supply - Data Buffer - Encoder/Decoder - Command/Status - Power Supply #### Encoder/Decoder Interface TXC Transmit Clock (Input): 10 MHz, 50% duty cycle transmit clock used to synchronize the transmit data from the EDLC chip to the encoder. This clock runs continuously, and is asynchronous to RxC. **TxD Transmit Data (Output):** Serial data output to the encoder. Active HIGH. **TxEN Transmit Enable (Output):** This signal is used to activate the encoder. It becomes active when the first bit of the Preamble is transmitted and inactive when the last bit of the frame is transmitted. Active HIGH and cleared by Reset. **RxC Receive Clock (Input):** 10 MHz, 50% duty cycle nominal. The receive clock is used to synchronize incoming data to the EDLC chip from the decoder. This clock runs continuously, and is asynchronous to $\overline{TxC}$ . **RxD Receive Data (Input):** Serial input data to the EDLC chip from the decoder. Active HIGH. **CSN Carrier Sense (Input):** Indicates traffic on the coaxial cable to the EDLC chip. Becomes active with the first bit of the Preamble received, and inactive one bit time after the last bit of the frame is received. Active HIGH. COLL Collision (Input): Indicates transmission contention on the Ethernet cable. The Collision input is latched internally. Sampled during transmission, Collision is set by an active high pulse on the COLL input and automatically reset at the end of transmission of the JAM sequence. #### Data Buffer Interface RxTxD (0-7) Receive/Transmit Data Bus (I/O): Carries Receive/Transmit data byte from/to the EDLC chip Receive/Transmit FIFOs. RXTXEOF Receive/Transmit End of Frame (I/O): Indicates last byte of data on the Receive/Transmit Data Bus. Effectively a ninth bit in the FIFOs with identical timing to RXTXD (0-7). Active HIGH. RxRDY Receive Ready (Output): Indicates that at least one byte of received data is available in the Receive FIFO. This signal will remain active high as long as one byte of data remains in the Receive FIFO. When this condition no longer exists, RxRDY will be deasserted with respect to the leading edge of the RxRD strobe that removes the last byte of data from the Receive FIFO. RxRD should not be activated if RxRDY is low. Active HIGH and cleared by Reset. RXRD Receive Read Strobe (Input): Enables transfer of received data from the EDLC Receive FIFO to the RXTXD Bus. Data is valid from the EDLC Receive FIFO at the RXTXD pins on the rising edge of this signal. This signal should not be activated unless RXRDY is high. Active LOW. RxDC Receive Discard (Output): Asserted when one of the following conditions occurs, and the associated Interrupt Enable bit in the Receive Command Register is reset. (1) Receive FIFO overflow. (2) CRC Error. (3) Short Frame Error. (4) Receive frame address nonmatch or (5) current frame status lost because previous status was not read. RxDC does not activate on errors when the associated Interrupt Enable bit is set. In this case, EOF will be generated instead when the Receive FIFO is read out. This allows reception of frames with errors. RxDC acts internally to clear the Receive FIFO. TxRDY Transmit Ready (Output): Indicates that the Transmit FIFO has space available for at least one data byte. This signal will remain active high as long as one byte of space exists for transmitted data to be written into. When this condition no longer exists, TxRDY will be deasserted with respect to the leading edge of the TxWR strobe that fills the Transmit FIFO. TxRDY is forced inactive during Reset, and when TxRET is active. Active HIGH. Goes high after Reset. TxWR Transmit Write (Input): Synchronizes data transfer from the RxTxD Bus to the Transmit FIFO. Data is written to the FIFO on the rising edge of this signal. This signal should not be active unless TxRDY is high. Active LOW. **TXRET Transmit Retransmit (Output):** Asserted whenever either transmit underflow or transmit collision conditions occur. It is nominally 800 ns in width. Active HIGH. Asserted by Reset. TxRET clears the internal Transmit FIFO. ### Command/Status Interface CdSt (0-7) Command/Status Data Bus (I/O): These lines carry commands and status as well as station address initialization information between the EDLC chip and CPU. These lines are nominally high impedance until activated by $\overline{CS}$ and $\overline{RD}$ being simultaneously active. **A0-A2 Address (0-2) (Input):** Address lines to select the proper EDLC internal registers for reading or writing. **CS** Chip Select (Input): Chip Select input, must be active in conjunction with $\overline{RD}$ or $\overline{WR}$ to successfully access the EDLC internal registers. Active LOW. **RD** Read (Input): Enables reading of the EDLC internal registers in conjunction with $\overline{CS}$ . Data from the internal registers is enabled via the falling edge of $\overline{RD}$ and is valid on the rising edge of the signal. Active LOW. WR Write (Input): Enables writing of the EDLC internal registers in conjunction with $\overline{CS}$ . Write data on the CdSt (0-7) data lines must be set up relative to the rising edge of the signal. Active LOW. **INT Interrupt (Output):** Enabled as outlined above by a variety of transmit and receive conditions. Remains active until the status register containing the reason for the interrupt is read. Active HIGH. **RESET (Input):** Initializes control logic, clears command registers, clears the Transmit Status Register, clears bits 0-5 of the Receive Status Register, sets the Old/New Status bit (bit 7 of the Receive Status Register), asserts RxDC and TxRET and clears the Receive and Transmit FIFOs. In addition, TxRDY is forced low during a reset. TxRDY goes high when RESET goes high, indicating the EDLC chip is ready to transmit. RESET is active LOW. ### **Absolute Maximum Ratings** | Ambient Temperature | | |-----------------------------------|-----------------| | Under Bias | -10°C to +80°C | | Storage Temperature | -65°C to +150°C | | All Input or Output Voltages | | | with Respect to Ground | +6 V to -0.3 V | | Package Maximum Power Dissipation | on 1.5 Watts | **DC** Characteristics $T_A = 0$ °C to 70°C, $V_{CC} = 5 \text{ V} \pm 5\%$ | | | Limits <sup>[1]</sup> | | | | | | |------------------|--------------------------|-----------------------|------|------|-------|-------------------------------------|--| | Symbol | Paramater | Min. | Тур. | Max. | Units | Condition | | | lin | Input Leakage Current | | | 10 | μΑ | V <sub>IN</sub> = 0.45 V to 5.25 V | | | lo | Output Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 0.45 V to 5.25 V | | | lcc | Vcc Current | | 150 | 200 | mA | | | | Vсн | Clock Input High Voltage | 3.5 | | 6 | V | | | | VcL | Clock Input Low Voltage | | | 0.8 | V | | | | VIL | Input Low Voltage | | | 0.8 | V | | | | V <sub>IH1</sub> | Input High Voltage | 2.0 | | 6 | V | Except TxWR and RxRD | | | V <sub>IH2</sub> | Input High Voltage | 3.0 | | 6 | V | TxWR and RxRD | | | Vol . | Output Low Voltage | | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | | Vон | Output High Voltage | 2.4 | | | V | I <sub>OH</sub> = -400 μA | | NOTE <sup>1.</sup> Typical values are for T<sub>A</sub> = 25° C and nominal supply voltages. ### **Operating Conditions** Ambient Temperature Range ...... $0^{\circ}$ C to $70^{\circ}$ C $V_{CC}$ Power Supply ...... 4.50 V to 5.50 V ### Capacitance<sup>[6]</sup> $T_A = 25^{\circ} C$ , $F_C = 1 MHz$ | Symbol Parameter | | Maximum | Condition | | |------------------|-------------------|---------|------------------------|--| | Cin | Input Capacitance | 15 pF | V <sub>IN</sub> = 0 V | | | Ci/O | I/O Capacitance | 15 pF | V <sub>!/O</sub> = 0 V | | ### **AC Test Conditions** Output Load: 1 Schottky TTL Gate + CL = 100 pF (All pins except TxEN, TxD) TxEN, TxD Load: 1 Schottky TTL Gate + CL = 35 pF Input Pulse Level: 0.4 V to 2.4 V Timing Reference Level: 1.5 V ### A.C. Characteristics $T_A = 0$ °C to 70°C, $V_{CC} = 5 \text{ V} \pm 5\%$ | | | Limits | | | Units | | |-----------------------|------------------------------|--------|------|--------|-------|-----------| | Symbol <sup>[5]</sup> | Parameter | Min. | Тур. | Max. | (ns) | Condition | | DATA AND COM | MAND/STATUS INTERFACE TIMING | | | | | - | | TDBD | RxTx/CdSt Bus Data Delay | | | 150 | ns | | | TDBR | RxTx/CdSt Bus Release Delay | 10 | | | ns | | | TDBS | RxTx/CdSt Bus Seizure Delay | 10 | | 150 | ns | | | TDRY | RxRDY/TxRDY Clear Delay | | | 100 | ns | | | THAR | A <sub>0-2</sub> /CS Hold | 10 | | | ns | | | THDA | RxTx/CdSt Bus Hold | 0 | | | ns | | | THRW | RxRD/TxWR Hold | 0 | | | ns | | | TSAR | A <sub>0-2</sub> /CS Setup | 0 | | | ns | | | TSCS | CdSt Bus Setup | 90 | | | ns | | | TSRT | RxTx Bus Setup | 90 | | | ns | | | TWCH | RxRD/TxWR/RD//WR High Width | 100 | | | ns | | | TWCL | RxRD/TxWR/RD/WR Low Width | 200 | | 10,000 | ns | | | SERIAL TRANS | MIT AND RECEIVE INTERFACE TIM | IING | | | | |--------------|-------------------------------|--------|------|----|------------| | TDDC | RxDC Set Delay | 800 | | ns | Note 1 | | TDIC | INT Clear Delay | | 150 | ns | | | TDRE | TxRET Set Delay | 2400 | 3400 | ns | Note 3 | | TDRI | Receive INT Delay | 1000 | | ns | Note 2 | | TDTD | TxD/TxEN Delay | 20 | 60 | ns | CI = 35 pF | | TDTI | Transmit INT Delay | 1200 | | ns | Note 4 | | THRD | RxD Hold | 20 | | ns | | | TPCK | RxC/TxC Clock Period | 95 | 1000 | ns | | | TSRD | RxD Setup | 30 | | ns | | | TWDC | RxDC High Width | 600 | | ns | | | TWRC | RxC High/Low Width | 45 | | ns | | | TWRE | TxRET High Width | 600 | | ns | | | TWRS | RESET Low Width | 10,000 | | ns | | | TWTC | TxC High/Low Width | 45 | | ns | | | TWCO | COLL Width | 50 | | ns | | #### NOTES - 1. For frame reception with Shortframe or CRC Error. If frame reception is terminated due to Overflow, RxDC will be issued within 1.2 µs of Overflow. If frame reception is terminated due to non-match of address, RxDC will be issued within 2.4 µs of the receipt of the last address bit. - 2. Normal frame reception without Overflow. If frame reception is terminated due to Overflow, INT will be issued within 1.2 $\mu$ s of Overflow. - 3. For TxRET caused by Collision or 16 Collision condition. If transmission is terminated due to Underflow TxRET will be issued within 1.2 μs of the Underflow. - For INT caused by Collision or 16 Collision condition. If caused by Underflow, INT will be issued within 1.2 μs. If caused by normal termination, INT will be issued within 200 ns of TxEN going LOW. - 5. Italics indicate input requirement, non-italics indicate output timing. - 6. Characterized. Not tested. ### RECEIVE DATA INTERFACE TIMING ### TRANSMIT DATA INTERFACE TIMING ### **COMMAND/STATUS INTERFACE TIMING** NOTE 1: BUS IS DRIVEN AT THIS TIME. HOWEVER, NO VALID INFORMATION PRESENT. ### **SERIAL TRANSMIT INTERFACE TIMING** ### SERIAL RECEIVE INTERFACE TIMING ### **Ordering Information** # 8020 MCC™ Manchester Code Converter PRELIMINARY DATA SHEET October 1988 #### Features - Compatible with IEEE 802.3/Ethernet (10BASE5), IEEE802.3/Cheapernet (10BASE2) and Ethernet Rev. 1 Specifications - Compatible with the 8003 EDLC\*, 8005 Advanced EDLC - Manchester Data Encoding/Decoding and Receiver Clock Recovery with Phase Locked Loop (PLL) - Receiver and Collision Squelch Circuit and Noise Rejection Filter - Differential TRANSMIT Cable Driver - Loopback Capability for Diagnostics and Isolation - Fall-Safe Watchdog Timer Circuit to Prevent Continuous Transmission - 20 MHz Crystal Oscillator - Transceiver Interface High Voltage (16 V) Short Circuit Protection - Low Power CMOS Technology with Single 5V Supply - 20 pin DIP & PLCC Packages # Description The SEEQ 8020 Manchester Code Converter chip provides the Manchester data encoding and decoding functions of the Ethernet Local Area Network physical layer. It interfaces to the SEEQ 8003 and 8005 Controllers and any standard Ethernet transceiver as defined by IEEE 802.3 and Ethernet Revision 1. The SEEQ 8020 MCC™ is a functionally complete Encoder/Decoder including ECL level balanced driver and receivers, on board oscillator, analog phase locked loop for clock recovery and collision detection circuitry. In addition, the 8020 includes a watchdog timer, a 4.5 microsecond window generator, and a loopback mode for diagnostic operation. Together with the 8003 or 8005 and a transceiver, the 8020 Manchester Code Converter provides a high performance minimum cost interface for any system to Ethernet. # Pin Configuration DUAL-IN LINE TOP VIEW # PLASTIC LEADED CHIP CARRIER TOP VIEW # Functional Block Diagram rigure 1. 8020 MCC - Manchester Code Converter Block Diagr EDLC is a registered trademark of SEEQ Technology, Inc. MCC is a trademark of SEEQ Technology, Inc. Technology, Incorporated # Functional Description The 8020 Manchester Code Converter chip has two portions, transmitter and receiver. The transmitter uses Manchester encoding to combine the clock and data into a serial stream. It also differentially drives up to 50 meters of twisted pair transmission line. The receiver detects the presence of data and collisions. The 8020 MCC™ recovers the Manchester encoded data stream and decodes it into clock and data outputs. Manchester Encoding is the process of combining the clock and data stream so that they may be transmitted on a single twisted pair of wires, and the clock and data may be recovered accurately upon reception. Manchester encoding has the unique property of a transition at the center of each bit cell, a positive going transition for a "1," and a negative going transition for a "0" (See Figure 2). The encoding is accomplished by exlusive-ORing the clock and data prior to transmission, and the decoding by deriving the clock from the data with a phase locked loop. #### Clock Generator The internal oscillator is controlled by a 20 MHz parallel resonant crystal or by an external clock on X1. The 20 MHz clock is then divided by 2 to generate a 10 MHz ±0.01% transmitter clock. Both 10 MHz and 20 MHz clocks are used in Manchester data encoding. ## Manchester Encoder and Differential Output Driver The encoder combines clock and data information for the transceiver. In Manchester encoding, the first half of the bit cell contains the complement of the data and the second half contains the true data. Thus, a transition is always guaranteed in the middle of a bit cell. Data encoding and transmission begin with TxEN going active; the first transition is always positive for Tx(-) and negative for Tx(+). In IEEE mode, at the termination of a transmission, TxEN goes inactive and transmit pair approach to zero differential. In Ethernet mode, at the end of the transmission. TxEN goes inactive and the transmit pair stay differentially high. The transmit termination can occur at bit cell center if the last bit is a one or at a bit boundary if the last bit is a zero. To eliminate DC current in the transformer during idle, $Tx \pm is$ brought to 100 mV differential in 600 ns after the last transition (IEEE mode). The back swing voltage is guaranteed to be less than .1 V. ## Watchdog Timer A watchdog timer is built on chip. It can be enabled or disabled by the LPBK/WDTD signal. The timer starts counting at the beginning of the transmission. If TxEN goes inactive before the timer expires, the timer is reset and ready for the next transmission. If the timer expires before the transmission ends, transmission is aborted by disabling the differential transmitter. This is done by idling the differential output drivers (differential output voltage becomes zero) and deasserting CSN. ## Differential Input Circuit (Rx+ and Rx-, COLL+ and COLL-). As shown in Figure 3, the differential input for Rx+ and Rx- and COLL+ and COLL- are externally terminated by a pair of 39.2 $\Omega$ $\pm$ 1% resistors in series for proper impedance matching. The center tap has a 0.01 µF capacitor, tied to ground, to provide the AC common mode impedance termination for the transceiver cable. Figure 2. Manchester Coding Figure 3. Differential Input Terminator Both collision and receiver input circuits provide a static noise margin of -140 mV to -300 mV (peak value). Noise rejection filters are provided at both input pairs to prevent spurious signals. For the receiver pair, the range is 15 ns to 30 ns. For the collision pair, the range is 10 ns to 18 ns. The D.C. threshold and noise rejection filter assure that differential receiver data signals less than -140 mV in amplitude or narrower than 15 ns (10 ns for collision pair) are always rejected, signals greater than -300 mV and wider than 30 ns (18 ns for collision pair) are always accepted. Manchester Decoder and Clock Recovery Circuit The filtered data is processed by the data and clock recovery circuit using a phase-locked loop technique. The PLL is designed to lock onto the preamble of the incoming signal with a transition width asymmetry not greater than +8.25 ns to -8.25 ns within 12 bit cell times worst case and can sample the incoming data with a transition width asymmetry of up to +8.25 ns to -8.25 ns. The RxC high or low time will always be greater than 40 ns. RxC follows TxC for the first 1.2μs and then switches to the recovered clock. In addition, the Encoder/Decoder asserts the CSN signal while it is receiving data from the cable to indicate the receiver data and clock are valid and available. At the end of frame, after the node has finished transmitting, CSN is deasserted and will not be asserted again for a period of 4.5µs regardless of the state of the state of the receiver pair or collision pair. This is called the inhibit period. There is no inhibit period after packet reception. During clock switching, RxC may stay high for 200ns maximum. #### **Collision Circuit** A collision on the Ethernet cable is sensed by the transceiver. It generates a 10 MHz ±15% differential square wave to indicate the presence of the collision. During the collision period, CSN is asserted asynchronously with RxC. However, if a collision arrives during inhibit period 4.5 µs from the time CSN was deasserted, CSN will not be reasserted. ## Loopback In loopback mode, encoded data is switched to the PLL instead of Tx+/Tx- signals. The recovered data and clock are returned to the Ethernet Controller. All the transmit and receive circuits, including noise rejection filter, are tested except the differential output driver and the differential input receiver circuits which are disabled during loopback. At the end of frame transmission, the 8020 also generates a 650 ns long COLL signal 550 ns after CSN was deasserted to simulate the IEEE 802.3 SQE test. The watchdog timer remains enabled in this mode. ## Pin Description The MCC™ chip signals are grouped into four categories: - Power Supply and Clock - Controller Interface - Transceiver Interface - Miscellaneous | ower Supply | | |-------------|-------| | 'cc ······ | . +5V | X1 and X2 Clock (Inputs): Clock Crystal: 20 MHz crystal oscillator input. Alternately, pin X1 may be used as a TTL level input for external timing by floating pin X2. ### Controller Interface RxC Receive Clock (Output): This signal is the recovered clock from the phase decoder circuit. It is switched to TxC when no incoming data is present from which a true receive clock is derived. 10 MHz nominal and TTL compatible. RxD Receive Data (Output): The RxD signal is the recovered data from the phase decoder. During idle periods, the RxD pin is LOW under normal conditions. TTL and MOS level compatible. Active HIGH. CSN Carrier Sense (Output): The Carrier Sense Signal indicates to the controller that there is activity on the coaxial cable. It is asserted when receive data is present or when a collision signal is present. It is deasserted at the end of frame or at the end of collision, whichever occurs later. It is asserted or deasserted synchronously with RxC. TTL compatible. TxC Transmit Clock (Output): A 10 MHz signal derived from the internal oscillator. This clock is always active. TTL and MOS level compatible. TxD Transmit Data (Input): TxD is the NRZ serial input data to be transmitted. The data is clocked into the MCC by TxC. Active HIGH, TTL compatible. TxEN Transmit Enable (Input): Transmit Enable, when asserted, enables data to be sent to the cable. It is asserted synchronously with TxC. TxEN goes active with the first bit of transmission. TTL compatible. COLL Collision (Output): When asserted, indicates to the controller the simultaneous transmission of two or more stations on network cable. TTL Compatible. #### Transceiver Interface Rx+ and Rx- Differential Receiver Input Pair (Input): Differential receiver input pair which brings the encoded receive data to the 8020. The last transition is always positive-going to indicate the end of the frame. COLL+ and COLL- Differential Collision Input Pair (Input): This is a 10 MHz ±15% differential signal from the transceiver indicating collision. The duty cycle should not be worse than 60%/40% - 40%/60%. The last transition is positive-going. This signal will respond to signals in the range of 5 MHz to 11.5 MHz. Collision signal may be asserted if 'MAU not available' signal is present. Tx+ and Tx- Differential Transmit Output Pair (Output): Differential transmit pair which sends the encoded data to the transceiver. The cable driver buffers are source follower and require external 243 $\Omega$ resistors to ground as loading. These resistors must be rated at 1 watt to withstand the fault conditions specified by IEEE 802.3. If MODE1 = 1, after 200 ns following the last transition, the differential voltage is slowly reduced to zero volts in 8 µs to limit the back swing of the coupling transformer to less than 0.1 V. #### Miscellaneous MODE1 (Input): This pin is used to select between AC or DC coupling. When it is tied high or left floating, the output drivers provide differential zero signal during idle (IEEE 802.3 specification). When pin 1 is tied low, then the output is differentially high when idle (Ethernet Rev. 1 specification). # LPBK/WDTD Loopback/Watchdog Timer Disable (Input): Normal Operation: For normal operation this pin should be HIGH or tied to V<sub>CC</sub>. In normal operation the watchdog timer is enabled. Figure 4. 8020 Interface **Loopback:** When this pin is brought low, the <u>Manchester encoded transmit data from TxD and TxC</u> is routed through the receiver circuit and sent back onto the RxD and RxC Pins. During loopback, Collision and Receive data inputs are ignored. The transmit pair is idled. At the end of transmission, the signal quality error test (SQET) will be simulated by asserting collision during the inhibit window. During loopback, the watchdog timer is enabled. **Watchdog Timer Disable:** When this pin is between 10 V (Min.) and 16 V (Max.), the on chip 25 ms Watchdog Timer will be disabled. The watchdog timer is used to monitor the transmit enable pin. If TxEN is asserted for too long, then the watchdog timer (if enabled) will automatically deassert CSN and inhibit any further transmissions on the Tx+ and Tx- lines. The watchdog timer is automatically reset each time TxEN is deasserted. ## Interconnection to a Data Link Controller Figure 5 shows the interconnections between the 8020 MCC™ and SEEQ's 8003 or 8005. There are three connections for each of the two transmission channels, transmit and receive, plus the Collision Signal line (COLL). Transmitter connections are: Transmit Data, TxD Transmit Clock, TxC Transmit Enable, TxEN Collision. COLL Receiver connections are: Receive Data, RxD Receive Clock, RxC Carrier Sense, CSN Figure 5. Interconnection of 8020 and 8003/8005 NOTE 1. Loopback output on 8005 only. # -**SEEQ**MD400023/A Technology, Incorporated # D.C. and A.C. Characteristics and Timing Crystal Specification EQUIVALENT CIRCUIT OF CRYSTAL Figure 6. # Absolute Maximum Ratings\* | Storage Temperature | −65° C to 150° C | |--------------------------------|--------------------------| | All Input and Output Voltage | $-0.3$ to $V_{CC} + 0.3$ | | <i>V<sub>CC</sub></i> | 0.3 to 7V | | (Rx±, Tx±, COLL±) High Voltage | | | Short Circuit Immunity | 0.3 to 16V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **DC Characteristics** $T_A = 0$ °C to 70°C; $V_{CC} = 5 \text{ V} \pm 5\%$ | Symbol | Parameter | Min. | Max. | Unit | Conditions | |--------------------------------|----------------------------------------------------------------------------------|-----------------------|---------------------|------|----------------------------------------------------| | l <sub>IL</sub> | Input Leakage Current (except MODE1, Receive and Collision Pairs) | | 10 | μА | 0≤V <sub>IN</sub> ≤V <sub>CC</sub> | | | MODE1 Input Leakage Current | | 200 | μΑ | 0≤V <sub>IN</sub> ≤V <sub>CC</sub> | | | Receive and Collision Pairs (Rx±, COLL±) Input Leakage Current | | 2 | mA | V <sub>IN</sub> = 0 | | Icc | V <sub>CC</sub> Current | | 75 | mA | All Inputs, Outputs Open | | VIL | TTL Input Low Voltage | -0.3 | 0.8 | V | | | ViH | TTL Input High Voltage (except X1) | 2.0 | Vcc+0.3 | V | | | | X1 Input High Voltage | 3.5 | Vcc+0.3 | V | 7 | | VoL | TTL Output Low Voltage except TxC TxC Output Low Voltage | | 0.4<br>0.4 | V | I <sub>OL</sub> =2.1 mA<br>I <sub>OL</sub> =4.2 mA | | Vон | TTL Output High Voltage (except RxC, TxC, RxD) RxC, TxC, RxD Output High Voltage | 2.4<br>3.9 | | V | t <sub>OH</sub> =-400μA<br>t <sub>OH</sub> =-400μA | | V <sub>ODF</sub> | Differential Output Swing | ±0.55 | ±1.2 | ٧ | 78Ω Termination Resistor and 243Ω Load Resistors | | Vосм | Common Mode Output Voltage | V <sub>CC</sub> - 2.5 | V <sub>CC</sub> – 1 | V | 78Ω Termination Resistor and 243Ω Load Resistors | | VBKSV | Tx±Backswing Voltage During Idle | | 0.1 | V | Shunt inductive load≤27 μH | | V <sub>IDF</sub> | Input Differential Voltage<br>(measured differentially) | ±0.3 | ±1.2 | V | | | V <sub>ICM</sub> | Input Commnon Mode Voltage | 0 | Vcc | V | | | C <sub>IN</sub> <sup>[1]</sup> | Input Capacitance | | 15 | pF | | | Соит <sup>[1]</sup> | Output Capacitance | | 15 | pF | | <sup>1.</sup> Characterized. Not tested. #### A.C. Test Conditions Output Loading TTL Output: Differential Output: 1 TTL gate and 20 pF capacitor 243 $\Omega$ resistor and 10 pF capacitor from each pin to $V_{SS}$ and a termination 78 $\Omega$ resistor load resistor in parallel with a a termination 7811 resistor load resistor in parallel with a $27 \mu H$ inductor between the two differential output pins Differential Signal Delay Time Reference Level: Differential Output Rise and Fall Time: RxD, RxC, TxC, X1 Rise and Fall Time: RxC, TxC, X1 High and Low Time: TTL Input Voltage (except X1): 50% point of swing 20% to 80% points High time measured at 3.0V Low time measured at 0.6V Measured between 0.6V and 3.0V points 0.8V to 2.0V with 10 ns rise and fall time 0.8V to 3.5V with 5 ns rise and fall time At least $\pm$ 300 mV with rise and fall time of 10 ns measured between -0.2V and +0.2V X1 Input Voltage: Differential Input Voltage: # 20 MHz TTL Clock Input Timing $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = 5 \text{ V} \pm 5\%$ | Symbol | Parameter | Min. | Max. | Units | |-----------------|----------------------|--------|--------|-------| | t <sub>1</sub> | X1 Cycle Time | 49.995 | 50.005 | ns | | t <sub>2</sub> | X1 High Time | 15 | | ns | | t <sub>3</sub> | X1 Low Time | 15 | | ns | | t4 | X1 Rise Time | | 5 | ns | | t <sub>5</sub> | X1 Fall Time | | 5 | ns | | t <sub>5A</sub> | X1 to TxC Delay Time | 10 | 45 | ns | Figure 12. 20 MHz TTL Clock Timing # **Transmit Timing** $T_A = 0$ °C to 70°C; $V_{CC} = 5 \text{ V} \pm 5\%$ | Symbol | Parameter | Min. | Max. | Units | |---------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|--------|-------| | t <sub>6</sub> [1] | TxC Cycle Time | 99.99 | 100.01 | ns | | t <sub>7</sub> | TxC High Time | 40 | | ns | | t <sub>8</sub> | TxC Low Time | 40 | | ns | | t <sub>e</sub> [1] | TxC Rise Time | | 5 | ns | | t <sub>10</sub> [1] | TxC Fall Time | | 5 | ns | | t <sub>11</sub> | TxEN Setup Time | 40 | | ns | | t <sub>12</sub> | TxD Setup Time | 40 | | ns | | t <sub>13</sub> [1] | Bit Center to Bit Center Time | 99.5 | 100.5 | ns | | t <sub>14</sub> [1] | Bit Center to Bit Boundary Time | 49.5 | 50.5 | ns | | t <sub>15</sub> <sup>[1]</sup> | Tx+ and Tx- Rise Time | | 5 | ńs | | t <sub>16</sub> <sup>[1]</sup> | Tx+ and Tx- Fall Time | | 5 | ns | | t <sub>17</sub> | Transmit Active Time From The Last Positive Transition | 200 | | ns | | t <sub>17A</sub> <sup>[1]</sup> | From Last Positive Transition of the<br>Transmit Pair to Differential Output<br>Approaches within 100 mV of 0 V | 400 | 600 | ns | | t <sub>17B</sub> [1] | From Last Positive Transition of the<br>Transmit Pair to Differential Output<br>Approaches within 40 mV of 0 V | | 7000 | ns | | t <sub>18</sub> | Tx+ and Tx- Output Delay Time | | 70 | ns | | t <sub>19</sub> | TxD Hold Time | 15 | | ns | | t <sub>20</sub> | TxEN Hold Time | 15 | | ns | NOTE: <sup>1.</sup> Characterized. Not tested. Figure 8. Transmit Timing # **Receive Timing** $T_A = 0$ °C to 70°C; $V_{CC} = 5 \text{ V} \pm 5\%$ | Symbol | Parameter | Min. | Max. | Units | |--------------------------------|------------------------------------------------------------------|------|------|-------| | t <sub>21</sub> | CSN Assert Delay Time | | 240 | ns | | t <sub>22</sub> | CSN Deasserts Delay Time (measured from Last Bit Boundary) | | 240 | ns | | t <sub>23A</sub> | CSN Hold Time | 30 | - | ns | | t <sub>23B</sub> | CSN Set up Time | 30 | | ns | | t <sub>24</sub> | RxD Hold Time | 30 | | ns | | t <sub>25</sub> | RxD Set up Time | 30 | | ns | | t <sub>26</sub> [1] | RxC Rise and Fall Time | | 5 | ns | | t <sub>27</sub> <sup>[1]</sup> | During Clock Switch RxC Keeps High Time | 40 | 200 | ns | | t <sub>28</sub> | RxC High and Low Time | 40 | | ns | | t <sub>29</sub> <sup>[1]</sup> | RxC Clock Cycle Time (during) data period) | 95 | 105 | ns | | t <sub>30</sub> | CSN Inhibit Time (on Transmission<br>Node only) | 4.3 | 4.6 | μs | | t <sub>31</sub> | Rx+/Rx- Rise and Fall Time | | 10 | ns | | t <sub>32</sub> <sup>[1]</sup> | Rx+/Rx- Begin Return to Zero from Last Positive-Going Transition | 160 | | ns | | t <sub>33</sub> <sup>[1]</sup> | RxD Rise Time | | 10 | ns | | t <sub>34</sub> [1] | RxD Fall Time | | 10 | ns | Figure 9. Receive Timing-Start of Packet ## NOTE: 1. Characterized. Not tested. Figure 10. Receive Timing - End of Packet # **Collision Timing** $T_A = 0$ °C to 70°C; $V_{CC} = 5 \text{ V} \pm 5\%$ | Symbol | Parameter | Min. | Max. | Units | |-------------|---------------------------------------|------|------|-------| | <b>t</b> 51 | COLL+/COLL— Cycle Time | 86 | 118 | ns | | t52 | COLL+/COLL— Rise and Fall Time | | 10 | ns | | t53 | COLL+/COLL High and Low Time | 35 | 70 | ns | | t54 | COLL+/COLL— Width (measured at -0.3V) | 26 | | ns | | <b>t</b> 55 | COLL Asserts Delay Time | | 300 | ns | | t56 | COLL Deasserts Delay Time | | 500 | ns | | <b>t</b> 57 | CSN Asserts Delay Time | | 400 | ns | | t58 | CSN Deasserts Delay Time | | 600 | ns | #### Notes: - 1. COLL+ and COLL- asserts and deasserts COLL, asynchronously, and asserts and deasserts CSN synchronously with RxC. - 2. If COLL+ and COLL- arrives within 4.5µs from the time CSN was deasserted; CSN will not be reasserted (on transmission node only). - 3. When COLL+ and COLL- terminates, CSN will not be deasserted if Rx+ and Rx- are still active. - 4. When the node finishes transmitting and CSN is deasserted, it cannot be asserted again for 4.5 $\mu s$ . Figure 11. Collision Timing # **Loopback Timing** $T_A = 0$ °C to 70°C; $V_{CC} = 5 \text{ V} \pm 5\%$ | Symbol | Parameter | Min. | Max. | Units | |-----------------|-------------------------------------------------|------|------|-------| | t <sub>61</sub> | LPBK Setup Time | 500 | | ns | | t62 | LPBK Hold Time | 5 | | μs | | t63 | In Collision Simulation, COLL Signal Delay Time | 475 | 625 | ns | | t <sub>64</sub> | COLL Duration Time | 600 | 750 | ns | #### Note: <sup>1.</sup> PLL needs 12-bit cell times to acquire lock, RxD is invalid during this period. Figure 13. Loopback Timing # **Ordering Information** # 8023A # MCC<sup>™</sup> Manchester Code Converter October 1988 ## Features - Compatible with IEEE 802.3/Ethernet (10BASE5), IEEE802.3/CHEAPERNET (10BASE2) and Ethernet Rev. 1 Specifications - Compatible with the 8003 EDLC,® 8005 Advanced EDLC and Intel 82586 LAN Controller - Manchester Data Encoding/Decoding and Receiver Clock Recovery with Phase Locked Loop (PLL) - Receiver and Collision Squelch Circuit and Noise Rejection Filter - Differential TRANSMIT Cable Driver - Loopback Capability for Diagnostics and Isolation - Fail-Safe Watchdog Timer Circuit to Prevent Continuous Transmission - 20 MHz Crystal Oscillator - Transceiver Interface High Voltage (16 V) Short Circuit Protection - Low Power CMOS Technology with Single 5V Supply - 20 pin DIP & PLCC Packages ## Description The SEEQ 8023A Manchester Code Converter chip provides the Manchester data encoding and decoding functions of the Ethernet Local Area Network physical layer. It interfaces to the SEEQ 8003 and 8005 Ethernet Data Link Controllers or to the Intel 82586 LAN Controller and any standard Ethernet transceiver as defined by IEEE 802.3 and Ethernet Revision 1. The SEEQ 8023A MCC is a functionally complete Encoder/Decoder including ECL level balanced driver and receivers, on board oscillator, analog phase locked loop for clock recovery and collision detection circuitry. In addition, the 8023A includes a 25 millisecond watchdog timer, a 4.5 microsecond window generator, and a loopback mode for diagnostic operation. Together with the 8003 or 8005 and a transceiver, the 8023A Manchester Code Converter provides a high performance minimum cost interface for any system to Ethernet. #### Pin Configuration **DUAL-IN-LINE TOP VIEW** MODE1 MODE2 LPBK/WDTD TxD TxC Rx-TxEN (TxEN) (CSN) CSN 14 🔼 X1 (COLL) COLL (RXC) RXC 13 X2 COLL+ RxD[ 12 COLL- # PLASTIC LEADED CHIP CARRIER TOP VIEW # Functional Block Diagram Figure 1. 8023A MCC Manchester Code Converter Block Diagram. EDLC is a registered trademark of SEEQ Technology, Inc. MCC is a trademark of SEEQ Technology, Inc. Technology, Incorporated ## Functional Description The 8023A Manchester Code Converter chip has two portions, transmitter and receiver. The transmitter uses Manchester encoding to combine the clock and data into a serial stream. It also differentially drives up to 50 meters of twisted pair transmission line. The receiver detects the presence of data and collisions. The 8023A MCC recovers the Manchester encoded data stream and decodes it into clock and data outputs. Manchester Encoding is the process of combining the clock and data stream so that they may be transmitted on a single twisted pair of wires, and the clock and data may be recovered accurately upon reception. Manchester encoding has the unique property of a transition at the center of each bit cell, a positive going transition for a "1", and a negative going transition for a "0" (See Figure 2). The encoding is accomplished by exlusive-ORing the clock and data prior to transmission, and the decoding by deriving the clock from the data with a phase locked loop. #### Clock Generator The internal oscillator is controlled by a 20 MHz parallel resonant crystal or by an external clock on X1. The 20 MHz clock is then divided by 2 to generate a 10 MHz $\pm 0.01\%$ transmitter clock. Both 10 MHz and 20 MHz clocks are used in Manchester data encoding. ### Manchester Encoder and Differential Output Driver The encoder combines clock and data information for the transceiver. In Manchester encoding, the first half of the bit cell contains the complement of the data and the second half contains the true data. Thus, a transition is always guaranteed in the middle of a bit cell. Data encoding and transmission begin with TxEN going active; the first transition is always positive for Tx(-) and negative for Tx(+). In IEEE mode, at the termination of a transmission, TxEN goes inactive and the transmit pair approach to zero differential. In Ethernet mode, at the end of the transmission, TxEN goes inactive and the transmit pair stay differentially high. The transmit termination can occur at bit cell center if the last bit is a one or at a bit boundary if the last bit is a zero. To eliminate DC current in the transformer during idle, Tx $\pm$ is brought to 100 mV differential in 600 ns after the last transition (IEEE mode). The back swing voltage is guaranteed to be less than .1 V. #### Watchdog Timer A 25 ms watchdog timer is built on chip. It can be enabled or disabled by the LPBK/WDTD signal. The timer starts counting at the beginning of the transmission. If TxEN goes inactive before the timer expires, the timer is reset and ready for the next transmission. If the timer expires before the transmission ends, transmission is aborted by disabling the differential transmitter. This is done by idling the differential output drivers (differential output voltage becomes zero) and deasserting CSN. # Differential Input Circuit (Rx+ and Rx-, COLL+ and COLL-) As shown in Figure 3, the differential input for $\bar{R}x+$ and Rx- and COLL+ and COLL- are externally terminated by a pair of 39.2 $\Omega\pm1\%$ resistors in series for proper impedance matching. The center tap has a 0.01 $\mu$ F capacitor, tied to ground, to provide the AC common mode impedance termination for the transceiver cable. Figure 2. Manchester Coding Figure 3. Differential Input Terminator Both collision and receiver input circuits provide a static noise margin of -140 mV to -300 mV (peak value). Noise rejection filters are provided at both input pairs to prevent spurious signals. For the receiver pair, the range is 15 ns to 30 ns. For the collision pair, the range is 10 ns to 18 ns. The D.C. threshold and noise rejection filter assure that differential receiver data signals less than -140 mV in amplitude or narrower than 15 ns (10 ns for collision pair) are always rejected, signals greater than -300 mV and wider than 30 ns (18 ns for collision pair) are always accepted. Manchester Decoder and Clock Recovery Circuit The filtered data is processed by the data and clock recovery circuit using a phase-locked loop technique. The PLL is designed to lock onto the preamble of the incoming signal with a transition width asymmetry not greater than +8.25 ns to -8.25 ns within 12 bit cell times worst case and can sample the incoming data with a transition width asymmetry of up to +8.25 ns to -8.25 ns. The RxC high or low time will always be greater than 40 ns. If MODE 2 is high or floating, RxC will be held low for 1.2 us maximum while the PLL is acquiring lock. If MODE2 is low, RxC follows TxC for the first 1.2 µs and then switches to the recovered clock. In addition, the Encoder/Decoder asserts the CSN signal while it is receiving data from the cable to indicate the receiver data and clock are valid and available. At the end of frame, after the node has finished transmitting, CSN is deasserted and will not be asserted again for a period of 4.5 µs regardless of the state of the state of the receiver pair or collision pair. This is called the inhibit period. There is no inhibit period after packet reception. During clock switching. RxC may stay high for 200ns maximum. #### **Collision Circuit** A collision on the Ethernet cable is sensed by the transceiver. It generates a 10 MHz $\pm 15\%$ differential square wave to indicate the presence of the collision. During the collision period, CSN is asserted asynchronously with RxC. However, if a collision arrives during inhibit period 4.5 $\mu s$ from the time CSN was deasserted. CSN will not be reasserted. ## Loopback In loopback mode, encoded data is switched to the PLL instead of Tx+/Tx- signals. The recovered data and clock are returned to the Ethernet Controller. All the transmit and receive circuits, including noise rejection filter, are tested except the differential output driver and the differential input receiver circuits which are disabled during loopback. At the end of frame transmission, the 8023A also generates a 650 ns long COLL signal 550 ns after CSN was deasserted to simulate the IEEE 802.3 SQE test. The watchdog timer remains enabled in this mode. ## Pin Description The MCC chip signals are grouped into four categories: - Power Supply and Clock - Controller Interface - Transceiver Interface - Miscellaneous | Power | Supply | |-------|--------| |-------|--------| | | <br> | |----------|-----------------| | $v_{cc}$ | <br>+5 <i>V</i> | | $V_{SS}$ | <br>Ground | X1 and X2 Clock (Inputs): Clock Crystal: 20 MHz crystal oscillator input. Alternately, pin X1 may be used as a TTL level input for external timing by floating pin X2. ## Controller Interface **RxC** ( $\overline{\text{RxC}}$ ) Receive Clock (Output): This signal is the recovered clock from the phase decoder circuit. It is switched to $\overline{\text{TxC}}$ when no incoming data is present from which a true receive clock is derived. 10 MHz nominal and TTL compatible. If the MODE2 signal is high, RxC is inverted ( $\overline{\text{RxC}}$ ) and there is a 1.25 $\mu$ sec discontinuity at the beginning of frame reception. RxD Receive Data (Output): The RxD signal is the recovered data from the phase decoder. During idle periods, the RxD pin is LOW under normal conditions. However, if the MODE2 signal is HIGH, the RxD output will be HIGH during idle. TTL and MOS level compatible. Active HIGH. CSN (CSN) Carrier Sense (Output): The Carrier Sense Signal indicates to the controller that there is activity on the coaxial cable. It is asserted when receive data is present or when a collision signal is present. It is deasserted at the end of frame or at the end of collision, whichever occurs later. It is asserted or deasserted synchronously with RxC. TTL compatible. Normally active HIGH, unless MODE2 is HIGH, in which case CSN is active LOW. TXC Transmit Clock (Output): A 10 MHz signal derived from the internal oscillator. This clock is always active. TTL and MOS level compatible. **TxD Transmit Data (Input):** TxD is the NRZ serial input data to be transmitted. The data is clocked into the MCC by TxC. Active HIGH, TTL compatible. **TXEN** (TXEN) Transmit Enable (Input): Transmit Enable, when asserted, enables data to be sent to the cable. It is asserted synchronously with $\overline{TxC}$ . TXEN goes active with the first bit of transmission. TTL compatible. If MODE2 is HIGH, TXEN is inverted. **COLL** (COLL) Collision (Output): When asserted, indicates to the controller the simultaneous transmission of two or more stations on network cable. TTL compatible. If MODE2 is HIGH, COLL is inverted. ### Transceiver Interface Rx+ and Rx- Differential Receiver Input Pair (Input): Differential receiver input pair which brings the encoded receive data to the 8023A. The last transition is always positive-going to indicate the end of the frame. COLL+ and COLL – Differential Collision Input Pair (Input): This is a 10 MHz ±15% differential signal from the transceiver indicating collision. The duty cycle should not be worse than 60%/40% — 40%/60%. The last transition is positive-going. This signal will respond to signals in the range of 5 MHz to 11.5 MHz. Collision signal may be asserted if 'MAU not available' signal is present. **Tx+ and Tx- Differential Transmit Output Pair (Output):** Differential transmit pair which sends the encoded data to the transceiver. The cable driver buffers are source follower and require external 243 $\Omega$ resistors to ground as loading. These resistors must be rated at 1 watt to withstand the fault conditions specified by IEEE 802.3. If MODE1=1, after 200 ns following the last transition, the differential voltage is slowly reduced to zero volts in 8 μs to limit the back swing of the coupling transformer to less than 0.1 V. ## Miscellaneous **MODE1 (Input):** This pin is used to select between AC or DC coupling. When it is tied high or left floating, the output drivers provide differential zero signal during idle (IEEE 802.3 specification). When pin 1 is tied low, the output is differentially high when idle (Ethernet Rev. 1 specification). MODE2 (Input): The MODE2 Input signal is normally active LOW. In this configuration, the 8023A operates in a mode compatible with the SEEQ 8003. An alternate mode of operation may be achieved by configuring the MODE signal active HIGH, or by allowing it to float HIGH with its internal pullup. In this configuration, RxC, TxEN, CSN and COLL become active LOW. In addition, RxD is HIGH during idle, and RxC has a 1.2 µs discontinuity during signal acquisition. # LPBK/WDTD Loopback/Watchdog Timer Disable (Input): **Normal Operation:** For normal operation this pin should be HIGH or tied to $V_{CC}$ . In normal operation the watchdog timer is enabled. Figure 4. 8023A Interface **Loopback:** When this pin is brought low, the Manchester encoded transmit data from TxD and $\overline{TxC}$ is routed through the receiver circuit and sent back onto the RxD and RxC Pins. During loopback, Collision and Receive data inputs are ignored. The transmit pair is idled. At the end of transmission, the signal quality error test (SQET) will be simulated by asserting collision during the inhibit window. During loopback, the watchdog timer is enabled. **Watchdog Timer Disable:** When this pin is between 10 V (Min.) and 16 V (Max.), the on chip 25 ms Watchdog Timer will be disabled. The watchdog timer is used to monitor the transmit enable pin. If TxEN is asserted for longer than 25 ms, then the watchdog timer (if enabled) will automatically deassert CSN and inhibit any further transmissions on the Tx+ and Tx- lines. The watchdog timer is automatically reset each time TxEN is deasserted. #### Interconnection to a Data Link Controller Figure 5 shows the interconnections between the 8023A MCC and SEEQ's 8003 or 8005. There are three connections for each of the two transmission channels, transmit and receive, plus the Collision Signal line (COLL). Transmitter connections are: Transmit Data, TxD Transmit Clock, TxC Transmit Enable, TxEN Collision, COLL Receiver connections are: Receive Data, RxD Receive Clock, RxC Carrier Sense, CSN Figure 5. Interconnection of 8023A and 8003/8005 Technology, Incorporated #### NOTE: 1. Loopback output on 8005 only. # **SEEQ**MD400022/A SEEQ's 8023A is compatible with other LAN Controllers, such as the 82586, when Pin 2 (MODE2) of the 8023A is floating or tied to V<sub>CC</sub>. In this mode of operation, timing and polarity on the controller interface lines are compatible, with the 82586 specification dated March 1984. Compatibility with Other LAN Controllers Use of Time Domain Reflectometry in the 82586 is not recommended since the TDR transmission does not have a valid preamble. # D.C. and A.C. Characteristics and Timing Crystal Specification | Resonant Frequency ( $C_L = 20 pF$ ) 20 MHz | |----------------------------------------------------------| | ± 0.005% 0-70° C | | and $\pm$ 0.003% at 25° C | | Type Fundamental Mode | | Circuit Parallel Resonance | | Load Capacitance ( $C_L$ ) 20 pF | | Shunt Capacitance ( $C_0$ ) 7 pF Max. | | Equivalent Series Resistance (R1) $\dots 25~\Omega$ Max. | | Motional Capacitance (C1) 0.02 pF Max. | | Drive Level 2 mW | EQUIVALENT CIRCUIT OF CRYSTAL Figure 6. # Absolute Maximum Ratings\* | Storage Temperature | −65° C to 150° C | |--------------------------------|-------------------------------| | All Input and Output Voltage | $-0.3$ to $V_{\rm CC}$ $+0.3$ | | V <sub>CC</sub> | 0.3 to 7V | | (Rx±, Tx±, COLL±) High Voltage | | | Short Circuit Immunity | 0.3 to 16V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # DC Characteristics T<sub>A</sub>=0°C to 70°C; V<sub>CC</sub>=5 V ± 10% | Symbol | Parameter | Min. | Max. | Unit | Conditions | |--------------------------------|----------------------------------------------------------------------------------|-----------------------|--------------------------|------|----------------------------------------------------| | hL | Input Leakage Current (except MODE1, MODE2 Receive and Collision Pairs) | | 10 | μА | 0≤V <sub>IN</sub> ≤V <sub>CC</sub> | | | MODE1 Input Leakage Current | | 200 | μΑ | 0≤V <sub>IN</sub> ≤V <sub>CC</sub> | | | Receive and Collision Pairs (Rx±, COLL±) Input Leakage Current | | 2 | mA | V <sub>IN</sub> == 0 | | lcc | V <sub>CC</sub> Current 75 mA All Inputs, Outputs Or | | All Inputs, Outputs Open | | | | VIL | TTL Input Low Voltage | -0.3 | 0.8 | V | | | VIH | TTL Input High Voltage (except X1) | 2.0 | Vcc+0.3 | V | | | | X1 Input High Voltage | 3.5 | V <sub>CC</sub> +0.3 | V | 7 | | V <sub>OL</sub> | TTL Output Low Voltage except TxC TxC Output Low Voltage | | 0.4<br>0.4 | V | I <sub>OL</sub> =2.1 mA<br>I <sub>OL</sub> =4.2 mA | | V <sub>ОН</sub> | TTL Output High Voltage (except RxC, TxC, RxD) RxC, TxC, RxD Output High Voltage | 2.4<br>3.9 | | V | t <sub>OH</sub> =-400μA<br>t <sub>OH</sub> =-400μA | | V <sub>ODF</sub> | Differential Output Swing | ±0.55 | ±1.2 | V | 78Ω Termination Resistor and 243Ω Load Resistors | | V <sub>осм</sub> | Common Mode Output Voltage | V <sub>CC</sub> - 2.5 | V <sub>CC</sub> - 1 | ٧ | 78Ω Termination Resistor and 243Ω Load Resistors | | VBKSV | Tx±Backswing Voltage During Idle | | 0.1 | V | Shunt inductive load≤27 μH | | V <sub>IDF</sub> | Input Differential Voltage (measured differentially) | ±0.3 | ±1.2 | V | | | Vicm | Input Commnon Mode Voltage | 0 | Vcc | V | | | C <sub>IN</sub> <sup>[1]</sup> | Input Capacitance | | 15 | pF | | | Cout <sup>[1]</sup> | Output Capacitance | | 15 | pF | | #### NOTE: <sup>1.</sup> Characterized. Not tested. ## A.C. Test Conditions Output Loading TTL Output: Differential Output: 1 TTL gate and 20 pF capacitor 243 $\Omega$ resistor and 10 pF capacitor from each pin to VSS and a termination 78 $\Omega$ resistor load resistor in parallel with a 27 $\mu$ H inductor between the two differential output pins Differential Signal Delay Time Reference Level: Differential Output Rise and Fall Time: RxC, TxC, X1 High and Low Time: RxD, RxC, TxC, X1 Rise and Fall Time: TTL Input Voltage (except X1): X1 Input Voltage: Differential Input Voltage: 50% point of swing 20% to 80% points High time measured at 3.0V Low time measured at 0.6V Measured between 0.6V and 3.0V points 0.8V to 2.0V with 10 ns rise and fall time 0.8 V to 3.5 V with 5 ns rise and fall time At least $\pm$ 300 mV with rise and fall time of 10 ns measured between -0.2V and +0.2V # **20 MHz TTL Clock Input Timing** $T_A=0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC}=5$ V $\pm$ 10% | Symbol | Parameter | Min. | Max. | Units | |-----------------|----------------------|--------|--------|-------| | t <sub>1</sub> | X1 Cycle Time | 49.995 | 50.005 | ns | | t <sub>2</sub> | X1 High Time | 15 | | ns | | t <sub>3</sub> | X1 Low Time | 15 | | ns | | t <sub>4</sub> | X1 Rise Time | | 5 | ns | | t <sub>5</sub> | X1 Fall Time | | 5 | ns | | t <sub>5A</sub> | X1 to TxC Delay Time | 10 | 45 | ns | Figure 12.20 MHz TTL Clock Timing # Transmit Timing T<sub>A</sub>=0°C to 70°C; V<sub>CC</sub>=5 V ± 10% | Symbol | Parameter | Min. | Max. | Units<br>ns | | |---------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------|--------|-------------|--| | t <sub>6</sub> [1] | TxC Cycle Time | 99.99 | 100.01 | | | | t <sub>7</sub> | TxC High Time | 40 | | ns | | | t <sub>8</sub> | TxC Low Time | 40 | | ns | | | t <sub>9</sub> [1] | TxC Rise Time | | 5 | ns | | | t10 <sup>[1]</sup> | TxC Fall Time | | 5 | ns | | | t <sub>11</sub> | TxEN Setup Time if Mode2=0 40 m TxEN Setup Time if Mode2=1 55 m | | | | | | t <sub>12</sub> | TxD Setup Time if Mode2=0 TxD Setup Time if Mode2=1 | 40<br>55 | | ns<br>ns | | | t <sub>13</sub> [1] | Bit Center to Bit Center Time | 99.5 | 100.5 | ns | | | t <sub>14</sub> [1] | Bit Center to Bit Boundary Time | 49.5 | 50.5 | ns | | | t <sub>15</sub> <sup>[1]</sup> | Tx+ and Tx- Rise Time 5 | | ns | | | | t <sub>16</sub> <sup>[1]</sup> | Tx+ and Tx- Fall Time | and Tx- Fall Time 5 ns | | ns | | | t <sub>17</sub> | Transmit Active Time From The Last 200 Positive Transition | | | ns | | | t <sub>17A</sub> [1] | From Last Positive Transition of the<br>Transmit Pair to Differential Output<br>Approaches within 100 mV of 0 V | 400 600 ns | | | | | t <sub>178</sub> <sup>[1]</sup> | From Last Positive Transition of the<br>Transmit Pair to Differential Output<br>Approaches within 40 mV of 0 V | | 7000 | ns | | | t <sub>18</sub> | Tx+ and Tx- Output Delay Time | | 70 | ns | | | t <sub>19</sub> | TxD Hold Time if Mode2=0 15 TxD Hold Time if Mode2=1 0 | | | ns<br>ns | | | t <sub>20</sub> | TxEN Hold Time if Mode2=0 15 TxEN Hold Time if Mode2=1 0 | | | | | NOTE: <sup>1.</sup> Characterized. Not tested. # Receive Timing T<sub>A</sub>=0°C to 70°C; V<sub>CC</sub>=5 V ± 10% | Symbol | Parameter | Min. | Max. | Units<br>ns | | |--------------------------------|----------------------------------------------------------------------|---------------------------------------------|--------|-------------|--| | t <sub>21</sub> | CSN Assert Delay Time | | 240 | | | | t <sub>22</sub> | CSN Deasserts Delay Time (measured from Last Bit Boundary) | | 240 | ns | | | t <sub>23A</sub> | CSN Hold Time | 30 | | ns | | | t <sub>23B</sub> | CSN Set up Time | 30 | | ns | | | t <sub>24</sub> | CSN Deassertion Delay Time | 10 | 35 | ns | | | t <sub>25A</sub> | RxD Hold Time | 30 | | ns | | | t <sub>25B</sub> | RxD Set up Time | 30 | | ns | | | t <sub>26</sub> [1] | RxC, RxC Rise and Fall Time | | 5 | ns | | | t <sub>27</sub> <sup>[1]</sup> | During Clock Switch RxC Keeps High, RxC Keeps Low Time | 40 | 200 ns | | | | t <sub>28</sub> | RxC, RxC High and Low Time | 40 | | ns | | | t <sub>29</sub> <sup>[1]</sup> | RxC, RxC Clock Cycle Time (during) 95 105 data period) | | ns | | | | t <sub>30</sub> | CSN Inhibit Time (on Transmission<br>Node only) | SSN Inhibit Time (on Transmission 4.3 4.6 μ | | μs | | | t <sub>31</sub> | Rx+/Rx- Rise and Fall Time | | 10 | ns | | | t <sub>32</sub> <sup>[1]</sup> | RXC Held Low Duration from First Valid Negative-Going Transition | 1.15 | 1.35 | μs | | | t <sub>33</sub> | RXC Stops Delay Time from First Valid Negative-Going Transition | | 240 | ns | | | t <sub>34</sub> [1] | Rx+/Rx- Begin Return to Zero from Last 160 Positive-Going Transition | | ns | | | | t <sub>35</sub> [1] | RxD Rise Time | | 10 | ns | | | t <sub>36</sub> [1] | RxD Fall Time | | 10 | ns | | NOTE: 1. Characterized. Not tested. Figure 9. Receive Timing-Start of Packet ## MODE2 = 0 #### MODE2 = 1 Figure 10. Receive Timing — End of Packet # Collision Timing T<sub>A</sub>=0°C to 70°C; V<sub>CC</sub>=5 V ± 10% | Symbol | Parameter | Min. | Max. | Units | |-------------|---------------------------------------|------|------|-------| | t51 | COLL+/COLL— Cycle Time | 86 | 118 | ns | | t52 | COLL+/COLL— Rise and Fall Time | | 10 | ns | | t53 | COLL+/COLL— High and Low Time | 35 | 70 | ns | | <b>t</b> 54 | COLL+/COLL— Width (measured at -0.3V) | 26 | | ns | | <b>t</b> 55 | COLL Asserts Delay Time | | 300 | ns | | t56 | COLL Deasserts Delay Time | | 500 | ns | | <b>t</b> 57 | CSN Asserts Delay Time | | 400 | ns | | t58 | CSN Deasserts Delay Time | | 600 | ns | #### Notes - 1. COLL+ and COLL- asserts and deasserts COLL, asynchronously, and asserts and deasserts CSN synchronously with RxC. - 2. If COLL+ and COLL- arrives within 4.5µs from the time CSN was deasserted; CSN will not be reasserted (on transmission node only). - 3. When COLL+ and COLL- terminates, CSN will not be deasserted if Rx+ and Rx- are still active. - 4. When the node finishes transmitting and CSN is deasserted, it cannot be asserted again for 4.5 $\mu s$ . - 5. If MODE2 = 1, then COLL and CSN are inverted. Figure 11. Collision Timing # Loopback Timing T<sub>A</sub>=0°C to 70°C; V<sub>CC</sub>=5 V ± 10% | Symbol | Parameter | Min. | Max. | Units | |-----------------|-------------------------------------------------|------|------|-------| | t <sub>61</sub> | LPBK Setup Time | 500 | | ns | | t62 | LPBK Hold Time | 5 | | μs | | t63 | In Collision Simulation, COLL Signal Delay Time | 475 | 625 | ns | | t <sub>64</sub> | COLL Duration Time | 600 | 750 | ns | #### Note: <sup>1.</sup> PLL needs 12-bit cell times to acquire lock, RxD is invalid during this period. RxC is low for 1.35 μs (max) if MODE2=1. RxD=0 if MODE2=0. RxD=1 if MODE2=1. Figure 13. Loopback Timing Figure 14. Loopback Timing — (Cont.) # **Ordering Information** # Advanced Ethernet Data Link Controller # Preliminary 8005 ### **Features** - Conforms to IEEE 802.3 Standard for Media Access Control (Ethernet and Cheapernet) - Recognizes One to Six Selectable Station **Addresses** - Software Selection of 2 Byte or 6 Byte Station Addresses - User Selectable Preamble and Frame Check Sequence Generation - Directly Supports 64K Bytes of Local Packet Buffer - Connects to RAS/CAS/Data/Control of 64K x 4 Dynamic RAMS - Automatic DRAM Refresh - Manages Local Receive/Transmit Packet Buffer by Buffer Chaining Technique - Automatic Posting of Status in Buffer Header - Flexible System Bus Interface - 8 or 16 Bit Data Transfers with Byte Swap Capability - Programmable DMA Burst Length - Selectable for Intel or Motorola Compatible Bus Signals - Connects Directly to 8020 Manchester Code Converter - 68 Pin Surface Mount Plastic Leaded Chip Carrier Package # Pin Description (An asterisk after a signal name signifies a low active D0-D15: A 16 bit bidirectional system data bus. If BUS-SIZE=0, the bus is configured as 8 bits and D8-D15 are not used for data transfer. D8-D15 are used to provide address information to the address PROM in both 8 and 16 bit modes. Byte order for local buffer data transfers on a 16 bit bus is software configured. EN\*: An output which can be used to control the tri-state control pin of external bi-directional drivers such as the 74LS245. APEN\*: Low active address PROM enable output. IOW\*/R.W.\*: If busmode=1, this input defines the current bus cycle as a write. If busmode=0, this input defines the bus cycle as a read if a 1 or a write if a 0. IOR\*: If busmode=1, this input defines the current bus cycle as a read. If busmode=0, this input is not used. CS\*: The chip select input, used to access internal registers and the packet buffer. A0-A3: Address select inputs used to select internal registers for reading or writing. A0 is not used in 16-bit mode. DACK\*: An input used to acknowledge granting of the system bus for external DMA transfers. When DREQ is active, DACK\* functions as a chip select for reads and writes. DREQ/DREQ\*: An output to an external DMA controller used to signal that a DMA request is being made. This signal is high active when busmode=1, low active when busmode=0. TERMCT/TERMCT\*: An input which signals that the last byte or word of a DMA access is on the bus. When busmode=1, this input is high active; when busmode=0. it is low active. READY/DTACK\*: A tri-state output, When busmode=1. this output functions as a READY pin (Intel compatible): when busmode=0, this output is DTACK\* (Motorola compatible). INT/INT\*: When busmode=1, this is a high active interrupt output; when busmode=0, this output is low active. IACK\*: Active low interrupt acknowledge input. When this input is active and INT is active the contents of the interrupt vector register are placed on D0-D7. EDLC is a registered trademark of SEEQ Technology, Inc. SEEQ Technology, Incorporated Preliminary 8005 **RESET\***: The low active reset input. Asserting RESET\* clears all configuration and pointer registers to 00. Following reset, a wait of 4 $\mu s$ is necessary before accessing the part. **BUSMODE:** An input which selects Intel-compatible bus signals when high or Motorola-compatible bus signals when low. **BUSSIZE:** An input which selects 8 bit system bus when low or 16 bit system bus when high. **AD0-AD7:** A multiplexed address and data bus used to provide row and column addresses and read/write data to the packet buffer dynamic RAM. RAS\*: Row address strobe to the packet buffer memory. **CAS\*:** Column address strobe to the packet buffer memory. Page mode addressing is used when possible to speed access to the buffer. **W\***: An output to the dynamic RAM buffer that indicates the current cycle is a write. **G\*:** An output to the dynamic RAM buffer that enables read data onto the AD bus. **TXEN:** An output to the Manchester Code Converter that indicates a transmission is in progress. **TXC\*:** An input from the Manchester Code Converter that is used to synchronize transmitted data. **TXD:** The transmit data output to the Manchester Code Converter. RXC: An input from the Manchester Code Converter used to synchronize received data. **RXD:** The receive data input from the Manchester Code Converter. **COLL:** The collision input from the Manchester Code Converter, **CSN:** The carrier sense input from the Manchester Code Converter. WDTD: The watchdog timer disable output. LPBK\*: The loopback control output. CLK: The master 20 MHz input clock. #### **Block Description** Three major blocks comprise the 8005: the EDLC<sup>®</sup> (Ethernet Data Link Controller), PBC (Packet Buffer Controller) and BIU (Bus Interface Unit). The EDLC supports the link layer (layer 2) of the IEEE 802.3 standard. It performs serialization/deserialization, preamble generation/stripping, frame check sequence generation/stripping, transmission deferral, collision handling and address recognition of up to 6 station addresses as well as multicast/broadcast addresses. It also supplies loopback and watchdog timer disable outputs which can be controlled by software to provide local diagnostic support. For non-IEEE 802.3 applications such as serial backplane buses, support is also provided for 2 byte address recognition, reduced slot time and reduced preamble length. The PBC provides management for a 64K byte local packet buffer consisting of two 64K x 4 dynamic RAMS. This block provides arbitration and control for four different memory ports: the EDLC transmitter, for network transmit packets; the EDLC receiver, for received frames; the BIU, for system data and control; and an internal DRAM refresh generator. To minimize pin count, dynamic RAM addresses and data are time multiplexed on a single 8 bit subset. A control line and an 8 bit address is also provided to permit reading or writing to a locally attached EEPROM or PROM. This permits configuring a PC. board with its station address(es) and configuration data independent of the network layer software used. The BIU interfaces to the system bus and provides access to internal configuration/status registers, the local packet buffer and a control signal interface to permit DMA or programmed I/O transfer of packet data. The data path between the system bus and the local DRAM buffer is buffered by a 16 byte FIFO called the DMA FIFO. This permits high speed data transfers to occur even when the PBC is busy servicing the EDLC transmitter or receiver or refreshing the DRAM. Both 8 and 16 bit transfers are supported, and byte ordering on a 16 bit bus is under software control. The 8005 supports both Intel-compatible and Motorola-compatible buses. ## **Buffer Management** The PBC manages a 64K byte packet buffer into which packets that are received are temporarily stored until the system either reads or disposes of them and packets placed there by the system are held for transmission over the link. The buffer is logically divided into separate receive and transmit areas of selectable size. The transmit area always originates at address 0. Each packet in the buffer is prefixed by a header of 4 bytes that contains command and status information and a 16 bit pointer to the start of the next packet in the buffer. To transmit frames, the system loads one or more packets of data, complete with header information, into the transmit area of the buffer and commands the 8005 to begin transmission starting from the address contained in the transmit pointer register. When transmission is complete, the 8005 updates the status byte in the header and interrupts the system if so programmed. The transmit pointer automatically wraps to location 0 when the transmit end area is reached. The PBC manages the buffer area as a circular buffer with automatic wraparound. As data is received from the EDLC it is stored in the buffer beginning at the location specified by the receive pointer register. The receive pointer will wrap from FF,FF to Transmit End Area Address + 1,00. For example, if TEA = 80 the receive pointer wraps to 81,00. If the receive pointer reaches Receive End Area Address + 1,00 an overflow has occurred. The receiver is then turned off and an interrupt is issued. Restarting the receiver is accomplished by freeing up buffer space and turning the receiver back on. ## Transmit Packet Format Each packet to be transmitted consists of a four byte header and up to 65,532 bytes of data which are placed into the local buffer via the BIU. The header contains the following information in the indicated order: - Most significant byte of the address of the next packet header. - Least significant byte of the address of the next packet header. - 3. A transmit command byte. - A transmit status byte which should be initialized to zero by the system and will contain status for this packet when transmission is complete. Bytes 1 and 2, called the next packet pointer, point to the location immediately following the last byte of the packet, which is the first byte of the next packet header, if it exists. When in 16 bit mode, the user should note the order of these bytes to be sure it is compatible with the MSB-LSB storage convention of the processor/bus being used. Byte 3 is the transmit command byte. It contains information to guide the controller in processing the packet associated with this block. BIT 0: Xmit Babble Int. Enable. The 8005 will transmit frames as large as the transmit buffer can hold but will flag long frames in the transmit status byte and interrupt if this bit is set to a one. This condition is caused by an attempt to transmit a packet larger than the allowed 1514 bytes, excluding preamble and CRC. Bit 1: Xmit Collision Interrupt Enable. When set to a one, a transmit interrupt will be generated if a collision occurs during a transmit attempt. Bit 2: 16 Collisions Enable. When set to a one, a transmit interrupt will be generated if 16 collisions occur during a transmit attempt. Bit 3: Xmit Success Interrupt Enable. When set to a one, a transmit interrupt will be generated if the transmission is successful, that is, fewer than 16 collisions occurred. Bit 4: Not used. Bit 5: Header Only. If this bit is cleared to a zero, the transmitter will process this header as a pointer only, with no data associated with it. Bit 6: Chain Continue/End. If set to a one, there are more headers in the chain to be processed. If this bit is a zero, this header is the last one in the chain. Bit 7: Xmit/Receive. If this bit is a one, the current header is for a packet to be transmitted. If this bit is a zero, the frame header will be processed as a header only, like the header only bit (bit 5). Byte 4 is the transmit status byte, which is written by the PBC upon conclusion of each frame transmission or retransmission attempt. It provides for reporting of both normal and error termination conditions of each transmission. **BIT 0:** Xmit Babble. If set to a one, transmit babble occurred during the transmission attempt. This is caused by an attempt to transmit a packet larger than the allowed 1514 bytes, excluding preamble and CRC. Bit 1: Xmit Collision. If set to a one, a collision occurred during the transmission attempt. Bit 2: 16 Collisions. If set to a one, 16 collisions occurred during the transmission attempt. Bit 3, 4, 5 and 6: Reserved. Bit 7: Done. If set to a one, the controller has completed all processing of the packet associated with this header (either the packet has been sent successfully or 16 collisions occurred) and there is now valid status in the status byte. The user may now reuse the buffer area. ### Receive Packet Format Each packet received is preceded by a four byte header and is placed into the local buffer via the PBC. The header contains the following information in the indicated order: - 1. Most significant byte of the address of the next packed header. - Least significant byte of the address of the next packet header. - 3. Header status byte. - 4. Frame status byte. Bytes 1 and 2, called the next packet pointer, point to the first byte of the next receive packet header. The next packet header starts immediately after the end of the current packet. The packet length is equal to the difference between the starting addresses of the two packet headers minus 4. If the value of the next packet pointer is less than the current one, the pointer has wrapped around from the end of the buffer to the Receive Start Area (the Receive Start Area equals the Transmit End Area address + 1) and then to the **Preliminary** 8005 value of the next pointer. When in 16 bit mode, the user should note the order of these bytes to be sure it is compatible with the MSB-LSB storage convention of the processor/bus being used. The third byte of the header contains header information associated with this packet. ## Bits 0 through 4: Not used. Bit 5: Header Only. If this bit is cleared to a zero, there is no packet associated with this header. This enables the controller to specify the end of a chain without touching the status of a packet already received. All 4 bytes in a header-only packet will be 00. Bit 6: Chain Continue/End. If this bit is set to a one, there are more headers in this chain to be processed. If this bit is a zero, this header is the last one in the chain and this header space will be used for the next packet that is received. Bit 7: Xmit/Receive. This bit is always set to 0 by the controller to indicate a receive packet header. The fourth byte of the header, called the packet status byte, contains status information resulting from processing the packet associated with this block. Bit 0: Oversize Packet. If this bit is a one, the packet was larger than 1514 bytes. Bit 1: CRC Error. If this bit is a one, a CRC error (frame check sequence error) occurred in this frame. CRC status is captured on byte boundaries, so that 7 or less dribble bits will not cause a CRC error. Bit 2: Dribble Error. Frames are integral multiples of octets (bytes). If this bit is a one, the received frame did not end on an octet (byte) boundary. This is normally not a fatal error unless the CRC error bit is also set. Bit 3: Short Frame. If this bit is a one, the frame contained less than 64 bytes including CRC. Short frames are properly received as long as they are at least 6 bytes long; frames with less than 6 bytes will only be received if the match mode bits in configuration register #1 specify promiscuous mode, multicast/broadcast is selected and the first bit of the destination address is a 1, or the 2-byte address mode has been selected. ## BIT 4, 5 and 6: Not used. Bit 7: Done. If this bit is a one, the controller has completed all processing of this frame and there are now valid pointers and status in this header. The user may now move this packet out of the local buffer, if desired, and reuse this buffer space. ## Registers There are nine directly accessible 16 bit registers in the 8005, one of which is used as a "window" into indirectly accessed registers as well as the local buffer memory. Access is controlled by chip select, I/O read, I/O write and four address inputs. A0-A3. The following description assumes a 16 bit wide system interface; as such, the low order address input, A0, is shown as "X," a don't care. In 8 bit mode, input pin A0 selects bits 0 through 7 of the register when a zero, and bits 8 through 15 when a one. Note that the byte swap bit does not affect the byte order of these registers. ## Command Register, A3-0=000X2 (Write only) Bit 0: DMA Interrupt Enable. When set to a 1, completion of a DMA operation, as signaled by Terminal Count, will generate an interrupt. Bit 1: Rx Interrupt Enable. When set to a 1, this bit enables interrupts whenever a packet becomes available in the packet buffer. Bit 2: Tx Interrupt Enable. When set to a 1, this bit enables interrupts for completion of transmit operations. See the transmit header command byte description for conditions that can cause an interrupt. Bit 3: Buffer Window Interrupt Enable. Setting this bit to a one enables interrupts for buffer window register reads from the packet buffer. Bit 4: DMA Interrupt Acknowledge. Setting this bit to a one causes a pending DMA interrupt to be cleared. Bit 5: Rx Interrupt Acknowledge. Settling this bit to a one causes a pending receive interrupt to be cleared. Bit 6: Tx Interrupt Acknowledge. Setting this bit to a one causes a pending transmit interrupt to be cleared. Bit 7: Buffer Window Interrupt Acknowledge. Setting this bit to a one causes a pending buffer window interrupt to be cleared. Bit 8: Set DMA On. Setting this bit to a one enables the DMA request logic. If the DMA FIFO is set to the read direction, a DMA request will be asserted when the DMA FIFO has enough bytes to satisfy the burst size. If the DMA FIFO is in the write direction the DMA request will be asserted immediately. Clearing this bit has no effect. Setting this bit with bit 11 set will force a DMA interrupt, provided the DMA interrupt enable bit is set, which permits testing the interrupt without actually performing DMA operations. Bit 9: Set Rx On. Setting this bit to a one enables the EDLC receiver. Clearing this bit to a 0 has no effect. Setting this bit with bit 12 set will force an interrupt, provided the receive interrupt enable bit is set, which permits testing the interrupt without receiving packet data. # **Preliminary** Bit 10: Set Tx On. Setting this bit to a 1 enables the EDLC transmitter. The PBC will read the header information pointed to by the transmit pointer and process the frame accordingly (see transmit packet header description). The conditions for interrupting upon completing packet processing are specified in the transmit header command byte, which is stored in the buffer memory. Setting this bit with bit 13 set will force a transmit interrupt for test purposes. Bit 11: Set DMA Off. Setting this bit to a one disables the DMA request logic. Bit 12: Set Rx Off. Setting this bit to a one disables the EDLC receive logic. If the EDLC is actively receiving a packet when bit 12 is set, the EDLC receiver will be disabled after completing reception of the packet. Bit 13: Set Tx Off. Setting this bit to a one disables the EDLC transmitter. If a packet is being transmitted when this bit is set, the packet will be aborted. Bit 14: FIFO Read. When set to a one, the DMA FIFO direction is set to read from the packet buffer. The FIFO direction should not be changed from a write to a read until it is empty (see FIFO status bits). Bit 15: FIFO Write. When set to a one, the DMA FIFO direction is set to write to the packet buffer. Changing the DMA FIFO direction clears the DMA FIFO. Status Register, A3-0 = 000X<sub>2</sub> (Read only) Bit 0: DMA Interrupt Enable. When set, this bit indicates that interrupts are enabled for terminal count during a DMA operation. Bit 1: Rx Interrupt Enable. When set, this bit indicates that interrupts are enabled for receive events. Bit 2: Tx Interrupt Enable. When set, this bit indicates that interrupts are enabled for transmit events. Bit 3: Buffer Window Interrupt Enable. When set, this bit indicates that interrupts are enabled for buffer window reads from the packet buffer. Bit 4: DMA Interrupt. When set, this bit indicates that a DMA operation has been completed. If the associated interrupt enable bit is set, an interrupt will also be asserted. Bit 5: Rx Interrupt. When set, this bit indicates that a receive packet chain is available. If the associated interrupt enable bit is set, an interrupt is also asserted. Bit 6: Tx Interrupt. When set, this bit indicates that a transmit packet or packet chain has been completed. If the associated interrupt enable bit is set, an interrupt is also asserted. Bit 7: Buffer Window Interrupt. When set, this bit indicates that data has been read from the local buffer into the DMA FIFO and is ready to be read via the BIU. If the associated interrupt enable bit has been set, an interrupt is asserted. Bit 8: DMA On. When set, this bit indicates that the DMA logic is enabled. When terminal count is asserted, this bit will be reset to indicate that the DMA activity has been completed. Bit 9: Rx On. When set, this bit indicates that the EDLC receiver is enabled. Bit 10: Tx On. When set, this bit indicates that the EDLC transmitter is enabled. Bits 11 & 12: Not used. Bit 13: DMA FIFO Full. When set, this bit indicates that the DMA FIFO is full. Bit 14: DMA FIFO Empty. When set, this bit indicates that the DMA FIFO is empty. Bit 15: FIFO Direction. When set, this bit indicates that the DMA FIFO is in the read direction: when cleared. it indicates that the DMA FIFO is in the write direction. After hardware or software reset, this bit is cleared. Configuration Register 1, A3-0 = 001X<sub>2</sub> Bits 0-3: BufferCode. These four bits are the buffer window code bits, which determine the source of buffer window register reads and the destination of buffer window register writes. ## **Buffer Code Selection Table** | Bu | fferC | ode E | Bits | Buffer Window Reg. Contents | |----|-------|-------|------|-----------------------------| | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | 0 | Station addr. reg. 0 | | 0 | 0 | 0 | 1 | Station addr. reg. 1 | | 0 | 0 | 1 - | 0 | Station addr. reg. 2 | | 0 | 0 | 1 | 1 1 | Station addr. reg. 3 | | 0 | 1 | 0 | 0 | Station addr. reg. 4 | | 0 | 1 | 0 | 1 | Station addr. reg. 5 | | 0 | 1 | 1 | lo | Address PROM | | 0 | 1 | 1 | 1 | Transmit end area | | 1 | 0 | 0 | lο | Local buffer memory | | 1 | 0 | 0 | 1 1 | Interrupt vector | | 1 | 0 | 1 | Ιx | Reserved — do not use | | 1 | 1 | Х | X | Reserved — do not use | Bits 4-5: DmaBurstInterval. These two bits specify the interval between DMA requests. | 5 | 4 | Burst Interval | |---|---|------------------| | 0 | 0 | Continuous | | 0 | 1 | 800 nanoseconds | | 1 | 0 | 1600 nanoseconds | | 1 | 1 | 3200 nanoseconds | If configured for continuous mode, the DMA request will persist until TermCt is asserted. Preliminary 8005 Bits 6-7: DmaBurstSize. These two bits specify the DMA burst transfer count. In 16 bit mode, the number of transfers is half that in byte mode. #### DMA Burst Size Selection | 7 | 6 | # of DMA Transfers/Burst | |---|---|---------------------------| | 0 | 0 | 1 | | 0 | 1 | 4 | | 1 | 0 | 8 | | 1 | 1 | 16 (Illegal in word mode) | Bits 8-13: These six bits select which of the station address register sets (each register set contains 6 bytes) will be used to compare incoming destination addresses. Bit 8 corresponds to station address register set 0, bit 9 to register set 1, ... bit 13 to register set 5. A 1 in any bit enables that station address register set for reception. These bits are both read and write. Bits 14-15: These two bits define the match modes for the EDLC receiver logic. | 15 | 14 | Matchmode Description | |----|----|--------------------------------| | 0 | 0 | Specific addresses only | | 0 | 1 | Specific + broadcast addresses | | 1 | 0 | Above + multicast addresses | | 1 | 1 | All frames (promiscuous mode) | #### Configuration Register 2, A0-A3 = 010X<sub>2</sub> Bit 0: ByteSwap. The normal order for packing packet bytes into a 16 bit word is low byte first, i.e., the first byte of a packet is contained in bits 0 through 7, the second byte in bits 8 through 15. Setting this bit to a 1 causes the high and low order bytes to be swapped for data reads and writes to the buffer window when the 8005 is in 16 bit mode. Control registers are not affected. This bit has no effect when the 8005 is in 8 bit mode. It should not be changed when a DMA is in progress. Changing this bit will not affect the sequence of receive data bytes in the local buffer memory since the swap occurs on the system (BIU) side of the buffer memory. This bit is both read and write. Bit 1: AutoUpdREA. If this bit is set to 1, the receive end area register will be updated with the most significant byte of the DMA pointer register after each DMA transfer. In this way, as buffer memory space is released by reading from it, free buffer space is automatically allocated to the receive logic. #### Bit 2: Not used. Bit 3: CRC Error Enable. When set, the receiver will accept packets with CRC errors, place them in the local buffer and indicate that a packet is available via the Rx Interrupt status bit. Bit 4: Dribble Error. When set, the receiver will accept packets with a byte alignment error. Bit 5: Short Frame Enable. When set, frames of less than 512 bits (64 bytes) exclusive of preamble and start frame delimiter bits will be received and placed in the local buffer. Frames shorter than 6 bytes (2 bytes if bit 8=1) will always be rejected unless the receiver is in promiscuous mode (all addresses match) or multicast/ broadcast mode and the packet is a multicast/broadcast packet. Bit 6: SlotSelect. This bit selects the slot time used to calculate backoff time following a collision. When a 0, which is the state after reset, the slot time is 512 bits and meets the IEEE 802.3 standard; when a 1, the slot time is 128 bits, the interframe spacing is 24 bits and the collision jam is 2 bytes long, which is useful for smaller networks such as serial backplane buses. Bit 7: PreamSelect. When this bit is a 0, which is the state after reset, the 8005 automatically transmits an IEEE 802.3 compatible 64 bit preamble; when set to 1. the user must supply the preamble as part of the packet data. The preamble must still follow the 802.3 form in order to be recognized by other 8005's, but may have arbitrary length. Note that a minimum of 16 preamble bits are required by the 8005 on reception. Bit 8: AddrLength. This bit selects the length of address to be used in address matching. When a 0, which is the state after reset, the length is 6 bytes, which conforms with the IEEE 802.3 standard; when set to 1 the length is 2 bytes, which is useful in limited networks such as serial backplane buses. Bit 9: RecCrc. If set to a 1. received frames will include the CRC (Frame Check Sequence). If set to a 0, which is the state after reset, the 4 byte CRC will be stripped when received. Bit 10: XmitNoCrc. If set to a 1, the transmitter will not append the 4 byte frame check sequence to each frame transmitted. This is useful in local loopback to perform diagnostic checks, since it allows the software to provide its own CRC as the last four bytes of a frame to check the EDLC receiver CRC logic. It is initialized to 0 after hardware or software reset. Bit 11: Loopback. This bit controls the external loopback pin. When set to a 1, the loopback output pin is at Vol; after reset or when cleared to a 0, the loopback output pin is at Voh. Bit 12: WatchTimeDis. This bit controls the external watchdog timer disable pin. When set to a 1, the watchdog timer disable pin is at Voh; when cleared to 0 or after reset, the watchdog timer disable pin is at Vol. Bits 13-14: Not used. Bit 15: ChipRst. Writing a 1 to this bit is the same as asserting the hardware reset input. Chip reset should be followed by a 4 $\mu$ s wait before attempting another access. Reads as a 0. #### Receive End Area Register, A3-0 = 011X2 Bits 0-7: ReaPtr. The receive end area pointer contains the high order byte of the local buffer address at which the receive logic must stop to prevent writing over previously received packets. If the receive logic reaches this address it will stop; the receiver will be turned off and an interrupt will be issued. The receiver can be restarted by freeing up buffer space and turning the receiver back 'ON' again. This register can be updated automatically by setting bit 1 in configuration register#2, which causes ReaPtr to be updated after each DMA read. It is both read and write. ### Buffer Window Register, A3-0 = 100X<sub>2</sub> This register provides access to the area specified by the buffer code bits (bits 0-3) in configuration register #1. When the buffer code points to either the buffer memory (Bcode=1000<sub>2</sub>) or the address PROM (Bcode=0110<sub>2</sub>), the address of the data transferred through this register is determined by the DMA pointer register. #### Receive Pointer Register, A3-0 = 101X<sub>2</sub> The receive pointer register provides a 16 bit address that points to the next buffer memory location into which data or header information will be placed by the receive logic. The low order 8 bits contain the least significant byte of the address. Prior to enabling the receiver, this register should be set to point to the beginning of the receive area in the local buffer. This initial value should be remembered by system software since it will be the address of the first byte of the header block of the first packet received. While receiving, the receive pointer will be incremented for each byte stored into the local buffer. When the receive pointer increments past hex FFFF the most significant byte will be set equal to the value of the transmit end area + 1 and the least significant byte will be set to 00. Reading this register may be done at any time. It should be written only when the transmitter is idle. #### Transmit Pointer Register, A3-0 = 110X<sub>2</sub> The transmit pointer register points to the current location being accessed by the transmit logic. Before starting the transmitter, software loads this register with the address of the beginning of a transmit packet chain. #### DMA Address Register, A3-0 = 111X<sub>2</sub> The DMA address register provides 16 bits of address information to the local buffer memory and 8 bits of address to the address PROM, depending on the buffer code written into configuration register 1. Its normal use is to provide an auto-incremented address to the local buffer so that packet data can be moved via the BIU. When the DMA address register is loaded, the DMA FIFO is cleared. Therefore it is important to insure that the DMA FIFO is empty if it is in the write direction before loading the DMA register. When writing a packet to be transmitted, the DMA address register automatically wraps around to 0000 when the transmit end area (contained in an indirect register, buffer code 0111<sub>2</sub>) has been reached. When reading receive packets, the DMA address register automatically wraps around to the receive st t area (transmit end area + 1) when address \$FFFF has been read. ### **Indirectly Accessed Registers** Infrequently used registers, e.g., those that are normally loaded only when initially configuring the 8005, are accessed indirectly by first loading the buffer code bits in configuration register #1 with a code that points to the desired register. Reads and writes occur through the buffer window register. All indirect registers (a total of 38) are 8 bits wide, thus only D0-D7 are used. #### Station Address Registers The 8005 contains six 48-bit station address registers, which permits one network connection to provide up to 6 different server functions. Each of these station address registers is comprised of six 8-bit registers which must be loaded through the buffer window register. Only those station address registers that will be enabled for address matching need to be loaded. To load a station address register, first turn the receiver off. Select the desired station number (0-5) by writing the buffer code bits in configuration register #1. Next do 6 sequential **byte** writes to the buffer window register as follows: Write the least significant byte of the 6 byte station address; its low order bit, bit 0, will be the first bit received. Next write the remaining 5 bytes in ascending order. To read a station address register, select the desired station number by writing the buffer code bits in configuration register #1. Do 6 sequential reads to the buffer window; the first byte read will be the least significant byte. If the 8005 is configured to match 2 byte instead of 6 byte addresses, only the first 2 station address bytes are significant, although all 6 will read and write properly. #### Transmit End Area Pointer The 8 bit value in this register defines, with 256 location granularity, the end of the transmit packet buffer area by specifying the highest value permitted in the most significant byte of the transmit pointer register and, when loading a packet to be transmitted, the DMA address register. It also indirectly defines the receive start area **Preliminary** 8005 address, since the PBC automatically calculates the high order byte of this address by adding 1 to the transmit end area pointer. To read or write this value, load the buffer code bits of configuration register #1 with the code for the transmit end area, and do a read or write to the buffer window register. ### Interrupt Vector Register This read/write register is accessed through the buffer window register when the buffer code in configuration register #1 is 9. It contains an 8 bit vector which is placed on data bits D0-D7 during an interrupt acknowledge cycle. If BUSMODE=0, an interrupt acknowledge cycle is defined by INT\*=0, IACK\*=0 and READ/WRITE\*=1. When BUSMODE=1, an interrupt acknowledge cycle is defined by INT=1, IACK\*=0, and IOR\*=0. # Other Buffer Window Register Uses Address PROM Access The 8005 supports access to up to 256 bytes of configuration data contained in a PROM or EEPROM. This can be used for any purpose, such as storing station addresses, register configurations, network connection data, etc. The address to the PROM is supplied by the DMA register through data bus bits D8-D15; the data lines from the PROM are connected to D0-D7. Chip select for the PROM is provided by output APEN\*. Before accessing this PROM, insure that transmit, receive and DMA sections of the 8005 are disabled. Next load the PROM starting address which you wish to access into the low byte of the DMA register. Set the buffer code bits in configuration register #1 to point to the address PROM. Each access to the buffer window register will chip enable the PROM, permitting reads or writes. Successive accesses will increment the DMA register to point to the next byte in the PROM. If a 16 bit wide bus is used, the address supplied to the PROM will also be read on D8-D15. #### **Buffer Memory Access** The normal state of the buffer code bits, once the 8005 has been initialized with station addresses and buffer areas have been allocated, is with buffer memory selected. Access to the local buffer memory is provided by the DMA register, which automatically increments after each byte or word transfer. To read from or write to the local buffer, set the buffer code to select the buffer memory, set the FIFO direction (Command Register bits 14 and 15), load a starting address into the DMA register and read from or write to the buffer window register. This is the simplest way to access the local buffer as it requires no system DMA activity. It also permits network layer software to read network control data at the beginning of a received packet to determine if it is necessary to move the packet into global memory for further processing or simply reuse the area occupied by the packet by updating the receive end area register. For fastest transfer speed, e.g., to move packet data, an external system DMA controller is supported via the DMA Request ouput, DMA Acknowledge input and Terminal Count input signals. #### Asynchronous Bus Control The 8005 supports asynchronous bus control via the READY/DTACK\* pin. By using READY/DTACK\* the cycle time minimums listed in the tables A thru J need not be observed. READY/DTACK\* takes care of these cycle times. This greatly simplifies the task of interfacing to the 8005 and also results in a higher overall data rate. To achieve the highest possible data rate, all data transfers should terminate within 50 ns of READY/DTACK\* being asserted. This permits a sustained syste 1 bus transfer rate of 1.66 MWords/sec (3.33 Mbytes/sec) in 16 bit mode or 2.5 Mbytes/sec in 8 bit mode. # **Example of Chained Receive Frames** | Bit # | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|-------|--------|--------|--------|---------|---|---| | Addr. ptr 1 | | | Upper | byte c | f next | packet | pointer | | | | Addr. ptr 2 | | | Lower | byte o | f next | packet | pointer | | | | Header status | 0 | 1 | 1 | , | < | X | Х | Х | Х | | Packet status | 1 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | | Data | | | | | " | | | | | | | | | | | " | | | | | | ddr. ptr 1 | | | Upper | byte c | f next | packet | pointer | | | | ddr. ptr 2 | | | Lower | byte o | f next | packet | pointer | | | | eader status | 0 | 1 | 1 | , | Κ . | Χ | Х | Х | X | | acket status | 1 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | | ata | | | | | " | | | | | | | | | | | " | | | | | | ddr. ptr 1 | | | Upper | byte c | f next | packet | pointer | | | | ddr. ptr 2 | | | Lower | byte o | f next | packet | pointer | | | | eader status | 0 | 1 | 1 | | K | Χ | Х | X | Х | | acket status | 1 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | | ıta | | | | | " | | | | | | | | | | | " | | | | _ | | ddr. ptr 1 | 0 | 0 | 0 | ( | ) | 0 | 0 | 0 | 0 | | ddr. ptr 2 | 0 | 0 | 0 | ( | ) | 0 | 0 | 0 | 0 | | leader status | 0 | 0 | 0 | ( | ) | 0 | 0 | 0 | 0 | | Packet status | 0 | 0 | ō | ( | ) | 0 | 0 | 0 | 0 | # Packet Header Bytes # Transmit Header Command Byte (Byte #3) 7 6 5 3 2 1 0 Chain Data Not Xmit 16 Coll. Babble Sucess Coll. Con-Fol-Used int. Int. Enable Enable Enable tinue lows # Transmit Packet Status Byte (Byte #4) 7 5 4 3 2 1 0 6 16 Colli-Bab-Done Reserved Coll. sion ble # Receive Header Status Byte (Byte #3) 7 6 5 3 2 1 0 Chain Data Not Not Not Not Not Con-Fol-Used Used Used Used Used tinue lows # Receive Packet Status Byte (Byte #4) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------|------|------|-------|-------|-------|------|--| | | | | | Short | | | | | | | Used | Used | Used | Frame | Error | Error | size | | Preliminary 8005 # 8005 Configuration and Pointer Registers #### Command (write only) (A3-0 = 000X) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | U | |-------|------|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|--------|--------|--------|--------| | FIFO | FIFO | Set | Set | Set | Set | Set | Set | Bufr | Tx | Rx | DMA | Bufr | Tx | Rx | DMA | | Write | Read | Τx | Rx | DMA | Tx | Rx | DMA | Wndow | Int | Int | Int | Wndow | Int | Int | Int | | | 1 | Off | Off | Off | On | On | On | Ack | Ack | Ack | Ack | Enable | Enable | Enable | Enable | # Status (read only) (A3-0 = 000X) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---------------|--------------|-------------|-------------|----------|----------|-----------|---------------|-----------|-----------|------------|---------------|-----------|-----------|------------| | FIFO<br>Dir | FIFO<br>Empty | FIFO<br>Full | Not<br>Used | Not<br>Used | Tx<br>On | Rx<br>On | DMA<br>On | Bufr<br>Wndow | Tx<br>Int | Rx<br>int | DMA<br>Int | Bufr<br>Wndow | Tx<br>Int | Rx<br>Int | DMA<br>Int | | 1 | | 1 | } | 1 | | ) | | Int | | 1 | 1 | Enable | Enable | Enable | Enable | ### Configuration Register #1 (A3-0 = 001X) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|-------|---------------------|----|---------------------|----|---|---------------------|-----------------------|-----------------------|-----------------------|-----------------------|--------------------|--------------------|--------------------|--------------------| | Addr<br>Match<br>Mode | Match | Sta.<br>5<br>Enable | 4 | Sta.<br>3<br>Enable | 2 | 1 | Sta.<br>0<br>Enable | DMA<br>Burst<br>Lngth | DMA<br>Burst<br>Lngth | DMA<br>Burst<br>Intvl | DMA<br>Burst<br>Intvi | Buffr<br>Code<br>3 | Buffr<br>Code<br>2 | Buffr<br>Code<br>1 | Buffr<br>Code<br>0 | # Configuration Register #2 (A3-0 = 010X) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------------|-------------|-----------------------|---------------|-------------------|--------------|---------------|---------------------|----------------------|--------------------------|--------------------------|------------------------|-------------|-----------------------|--------------| | Reset | Not<br>Used | Not<br>Used | Watch<br>Time<br>Dis. | Loop-<br>Back | Xmit<br>No<br>CRC | Recv.<br>CRC | Addr<br>Leng. | Xmit<br>No<br>Pream | Slot<br>Time<br>Sel. | Short<br>Frame<br>Enable | Drib.<br>Error<br>Enable | CRC<br>Error<br>Enable | Not<br>Used | Auto<br>Update<br>REA | Byte<br>Swap | #### Receive End Area Register (A3-0 = 011X) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|-----|----------|---------|-------|---|---| | х | Х | Х | Х | Х | Х | Х | Х | | | Rec | eive End | Area Po | inter | | | # Receive Pointer Register (A3-0 = 101X) 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 LOCAL BUFFER ADDRESS FOR NEXT RECEIVE BYTE ### Transmit Pointer Register (A3-0 = 110X) 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 LOCAL BUFFER ADDRESS FOR NEXT TRANSMIT BYTE # DMA Address Register (A3-0 = 111X) 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 LOCAL BUFFER ADDRESS FOR SYSTEM READS OR WRITES ### Buffer Window Register (A3-0 = 100X) 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 BUFFER CODE BITS DETERMINE SOURCE/DESTINATION FOR READS AND WRITES SEEQ Technology, Incorporated \_\_ ### Station Address Register Format 2 of 6 Station Address Registers Shown М STATION ADDRESS REGISTER 0 BYTE 0 S BUFFER CODE = 0000 STATION ADDRESS REGISTER 0 BYTE 1 BUFFER CODE = 0000 STATION ADDRESS REGISTER 0 BYTE 2 BUFFER CODE = 0000 STATION ADDRESS REGISTER 0 BYTE 3 BUFFER CODE = 0000 STATION ADDRESS REGISTER 0 BYTE 4 BUFFER CODE = 0000 STATION ADDRESS REGISTER 0 BYTE 5 BUFFER CODE = 0000 | STATION ADDRESS REGISTER 1<br>BUFFER CODE = 0001 | BYTE 0 S B | |--------------------------------------------------|------------| | STATION ADDRESS REGISTER 1<br>BUFFER CODE = 0001 | BYTE 1 | | STATION ADDRESS REGISTER 1<br>BUFFER CODE = 0001 | BYTE 2 | | STATION ADDRESS REGISTER 1<br>BUFFER CODE = 0001 | BYTE 3 | | STATION ADDRESS REGISTER 1<br>BUFFER CODE = 0001 | BYTE 4 | | STATION ADDRESS REGISTER 1 | BYTE 5 | # Absolute Maximum Stress Ratings Temperature: Storage . . . . . . . . . . . . - 65°C to +150°C Under Bias ..... - 10°C to +80°C All Inputs and Outputs with Respect to V<sub>SS</sub>..... + 6 V to -0.3 V # **Recommended Operating Conditions** BUFFER CODE = 0001 | V <sub>CC</sub> Supply Voltage | 5V ± 10% | |--------------------------------|-------------| | Ambient Temperature | 0°C to 70°C | # **DC Operating Characteristics** (Over the V<sub>CC</sub> and Temperature Ranges) | | | Li | mits | | | | | |------------------|----------------------------------------------------|------|---------------------|----------|-------------------------------------------------------------|--|--| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | | | hL . | Input/Output Leakage | | 10<br>-10 | μA<br>μA | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = 0.1V | | | | Icc | Active V <sub>CC</sub> Current | | 350 | mA | CS* = V <sub>IL</sub> , Outputs Open | | | | V <sub>IL</sub> | Input Low Voltage | -0.3 | 0.8 | V | | | | | V <sub>IH1</sub> | Input High Voltage<br>(except TXC*, RXC, CLK) | 2.0 | V <sub>CC</sub> + 1 | ٧ | | | | | V <sub>1H2</sub> | Input High Voltage<br>(TXC*, RXC, CLK) | 3.5 | V <sub>CC</sub> + 1 | V | | | | | V <sub>OL1</sub> | Output Low Voltage<br>(except AD <sub>0-7)</sub> | | 0.40 | V | I <sub>OL</sub> = 2.1 mA | | | | V <sub>OL2</sub> | Output Low Voltage<br>(AD <sub>0-7</sub> ) | | 0.40 | V | I <sub>OL</sub> = 200 μA | | | | V <sub>OH1</sub> | Output High Voltage<br>(except AD <sub>0-7</sub> ) | 2.4 | | V | $I_{OH} = -400 \mu A$ | | | | V <sub>OH2</sub> | Output High Voltage<br>(AD <sub>0-7</sub> ) | 2.4 | | V | Ι <sub>ΟΗ</sub> = -200 μΑ | | | Capacitance (Characterized — Not Tested) Ambient Temperature = 25°C, F = 1 MHz | | | Lir | Limits | | | |------------------|--------------------|------|--------|------|----------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | CiN | Input Capacitance | | 15 | ρF | V <sub>IN</sub> = 0 | | C <sub>OUT</sub> | Output Capacitance | | 15 | pF | V <sub>OUT</sub> = 0 | # Electrostatic Discharge Characteristics (Characterized — Not Test) | Symbol | Parameter | Value | Test Condition | |--------|------------------|----------|----------------| | VZAP | E.S.D. Tolerance | > 2000 V | Mil-STD 883 | | | | | Meth. 3015 | #### A.C. Test Conditions Output Load: ADO-AD7, RAS\*, CAS\*, W\*, G\*: $I(load) = \pm 200 \mu A$ , C(load) = 50 pF. All Other Outputs: 1 TTL Gate and C(load) = 100 pF. Input Rise and Fall Times (except TXC, RXC, CLK): 10 ns. maximum. Input Rise and Fall Times (TXC, RXC, CLK): 5 ns. maximum. Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs: 1 V and 2 V Outputs: 0.8 V and 2 V Table A. Bus Write Cycle - BUSMODE = 0 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------------| | 1 | TAVCSL | Address Setup Time | 50 | | ns | | 2 | TRWVCSL | R/W* Setup Time | 50 | | ns | | 3 | TCSLCSH | CS* Pulse Width | 100 | | ns | | 4 | TDVCSL | Data Setup Time | 70 | | ns | | 5 | TCSHDX | Data Hold Time | 0 | | ns | | 6 | TCSLDTL | DTACK* Assertion Delay <sup>4</sup> | | 50 | ns | | 7 | TCSHDTH | DTACK* Deassertion Delay | | 50 | ns | | 8 | TCSHDTZ | DTACK* Hi-Z Delay | | 50 | ns | | 9 | TCSHAX | Address Hold Time | 20 | | ns | | 10 | TCSHRWX | R/W* Hold Time | 20 | | ns | | 11 | TCSHCSL | CS* High Time | 200 | | ns | | 12 | TCSLCSL | Write Cycle Time: a. FIFO Data Write <sup>1</sup> b. Configuration Regs. <sup>1,2</sup> c. Pointer Regs. <sup>3</sup> | 600<br>600<br>1600 | | ns<br>ns<br>ns<br>ns | | 13 | TCSLAPL | APEN* Assert Time | | 50 | ns | | 14 | TCSHAPH | APEN* Deassert Time | | 50 | ns | | 15 | TCSLENL | EN* Assert Delay | | 50 | ns | | 16 | TCSHENH | EN* Deassert Delay | | 50 | ns | | 17 | TCSLDTV | CS* Active to DTACK* Valid | | 50 | ns | #### NOTES: - 1. Cycle time is for 16 bit writes. If BUSSIZE = 0 (8 bit writes), the cycle time is 400 ns. - 2. Configuration Registers are: Command/Status Register, Configuration Register #1, & 2, Interrupt Vector Register, and Station Address Registers. - 2. Configuration negisters are: Receive End Area Pointer, Receive Pointer Register, Transmit Pointer Register, Transmit End Area Register, and DMA Register. If BUSSIZE = 0, the cycle time is 1000 ns. - 4. DTACK\* assertion will be delayed for all subsequent reads or writes until reference 12 cycle time has elapsed. Figure A. Bus Write Cycle Timing Diagram — BUSMODE = 0 Table B. Bus Read Cycle — BUSMODE = 0 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|----------------------------------------------------------------------------------------------------------------|--------|--------------------|----------------------| | 1 | TAVCSL | Address Setup Time | 50 | | ns | | 2 | TRWVCSL | R/W* Setup Time | 50 | | ns | | 3 | TCSLDV | Read Data Delay from CS*: a. FIFO Data b. Configuration Regs. <sup>1</sup> c. Other Pointer Regs. <sup>2</sup> | | 100<br>700<br>1700 | ns<br>ns<br>ns<br>ns | | 4 | TCSLDTL | DTACK* Assertion Delay | ref. 3 | + 50 | ns | | 5 | TCSLCSH | CS* Pulse Width | 100 | | ns | | 6 | TCSHDTH | DTACK* Deassertion Delay | | 50 | ns | | 7 | TCSHDTZ | DTACK* Hi-Z Delay | | 50 | ns | | 8 | TCSHDZ | Data Hi-Z Delay | | 100 | ns | | 9 | TCSHDX | Data Hold Time | 20 | | ns | | 10 | TCSHRWX | R/W* Hold Time | 20 | | ns | | 11 | TCSHAX | Address Hold Time | 20 | | ns | | 12 | TCSHCSL | CS* High Time | 200 | | ns | | 13 | TCSLCSL | Read Cycle Time | 300 | | ns | | 14 | TCSLAPL | APEN* Assert Delay | | 50 | ns | | 15 | TCSHAPH | APEN* Deassert Delay | | 50 | ns | | 16 | TCSLENL | EN* Assert Delay | | 50 | ns | | 17 | TCSHENH | EN* Deassert Delay | | 50 | ns | | 18 | TCSLDTV | CS* Active to DTACK* Valid | | 50 | ns | #### NOTES <sup>1.</sup> Configuration Registers are: Command/Status Register, Configuration Register #1 & 2, Interrupt Vector Register, DMA Pointer Register, and Station Address Registers. If BUSSIZE = 0 (8 bit writes), the read data delay is 500 ns. <sup>2.</sup> Pointer Registers are: Receive End Area Pointer, Receive Pointer Register, Transmit Pointer Register, and Transmit End Area Register. If BUSSIZE = 0, the read data delay is 1100 ns. Figure B. Bus Read Cycle Timing Diagram — BUSMODE = 0 Table C. Interrupt Cycle - BUSMODE = 0 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|---------------------------------|------|------|-------| | 1 | TIAVQV | Data Delay from IACK* | | 500 | ns | | 2 | TIAVDTV | DTACK* Delay from IACK* | | 500 | ns | | 3 | TDTLIAH | IACK* Hold from DTACK* | 0 | | ns | | 4 | TIAHDX | Data Hold from IACK* Deassert | 20 | | ns | | 5 | TIAHDZ | Data Hi-Z from IACK* Deassert | | 100 | ns | | 6 | TIAHDTH | DTACK* Deassert from IACK* | | 50 | ns | | 7 | TIAHDTZ | DTACK* Hi-Z from IACK* Deassert | | 50 | ns | | 8 | TRHIAL | R/W* Setup Time | 20 | | ns | | 9 | TIAHRX | R/W* Hold Time from IACK* | 0 | | ns | | 10 | TIALENL | EN* Assert Delay | | 50 | ns | | 11 | TIAHENH | EN* Deassert Delay | | 50 | ns | | 12 | TIALDTV | IACK* Active to DTACK* Valid | | 50 | ns | Figure C. Interrupt Cycle Timing Diagram — BUSMODE = 0 Table D. DMA Read Cycle - BUSMODE = 0 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|----------|-------------------------------------|------|------|-------| | 1 | TRWHDAL | R/W* Setup Time | 50 | | ns | | 2 | TDALDAH | DACK* Pulse Width1 | 100 | | ns | | 3 | TDALDV | Data Delay Time <sup>2</sup> | | 100 | ns | | 4 | TDAHDX | Data Hold Time | | 20 | ns | | 5 | TDAHDZ | Data Hi-Z Delay | | 100 | ns | | 6 | TDAHDAL | DACK* High Time | 200 | | ns | | 7 | TDALDAL | DMA Read Cycle Time | 300 | | ns | | 8 | TTCLDAL | TERMCT* Setup Time | 0 | | ns | | 9 | TDAHRWX | R/W* Hold Time | 20 | | ns | | 10 | TDAHTCX | TERMCT* Hold Time | 100 | | ns | | 11 | TDALDRH | DREQ* Delay | | 100 | ns | | 12 | TDALDTL1 | DTACK* Assertion Delay <sup>2</sup> | | 50 | ns | | 13 | TDAHDTH | DTACK* Deassertion Delay | | 50 | ns | | 14 | TDTHDTZ | DTACK* Hi-Z Delay | | 50 | ns | | 15 | TDRLDAL | DREQ* Setup to DACK* | 0 | | ns | | 16 | TDALENL | EN* Assert Delay | | 50 | ns | | 17 | TDAHENH | EN* Deassert Delay | | 50 | ns | | 18 | TDALDTV | DACK* Active to DTACK* Valid | | 50 | ns | | 19 | TDALDTL2 | Read Recovery Time <sup>3,4</sup> | 450 | 750 | ns | #### NOTES - 1. DACK\* must be asserted until DTACK\* is asserted and for a minimum of 100 ns - This delay applies only if the 8005 is "ready" when DACK\* is asserted, i.e., the first read of a burst, or a read that occurs after the Ref. #19 TDALDTL2 period has elapsed. - 3. The BIU pre-fetches FIFO data. Thus, data is available immediately for the first read of any burst. Once the BIU detects a read operation, it begins fetching the next byte or word of data. This occurs during the Ref. #19 TDALDTL2 period, DTACK\* occurs within the Ref. #19 TDALDTL2 period, DTACK\* will stay deasserted until the FIFO data has been fetched. If the subsequent DACK\* does not occur until after the Ref. #19 TDALDTL2 period has elapsed, then the 8005 is "ready" and Ref. #12 TDALDTL1 applies. - 4. Subtract 200 ns if BUSSIZE = 0 (8 bit mode). All the timings in this table also apply when reading data with programmed I/O; CS\* replaces DACK\* and the DREQ\* and TERMCT\* signals do not apply. A0-A3 setup times are the same as R/W\*. Figure D. DMA Read Cycle Timing Diagram — BUSMODE = 0 Table E. DMA Write Cycle - BUSMODE = 0 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|-------------------------------------|------|------|-------| | 1 | TRWLDAL | R/W* Setup Time | 50 | | ns | | 2 | TDALDAH | DACK* Pulse Width <sup>1</sup> | 100 | | ns | | 3 | TDVDAH | Data Setup Time | 70 | | ns | | 4 | TDAHDX | Data Hold Time | 0 | | ns | | 5 | TTCLDAL | TERMCT* Setup Time | 0 | | ns | | 6 | TDAHDAL | DACK* High Time | 200 | | ns | | 7 | TDALDAL | DMA Write Cycle Time | 300 | | ns | | 8 | TDALTCH | TERMCT* Hold Time | 100 | | ns | | 9 | TDAHRWH | R/W* Hold Time | 20 | | ns | | 10 | TDALDRH | DREQ* Delay | | 100 | ns | | 11 | TDALDTL | DTACK* Assertion Delay <sup>2</sup> | | 50 | ns | | 12 | TDAHDTH | DTACK* Deassertion Delay | | 50 | ns | | 13 | TDTHDTZ | DTACK* Hi-Z Delay | | 50 | ns | | 14 | TDRLDAL | DREQ* Setup to DACK* | 0 | | ns | | 15 | TDALENL | EN* Assert Delay | | 50 | ns | | 16 | TDAHENH | EN* Deassert Delay | | 50 | ns | | 17 | TDALDTV | DACK* Active to DTACK* Valid | | 50 | ns | | 18 | TDAHDTL | Write Recovery Time <sup>3,4</sup> | 450 | 750 | ns | #### NOTES: - 1. DACK\* must be asserted until DTACK\* is asserted and for a minimum of 100 ns. 2. This delay applies only if the 8005 is "ready" when DACK\* is asserted, i.e., the first write of a burst, or a write that occurs after Ref. #18 TDAHDTL - 3. The trailing edge of DACK\* initiates an internal write sequence that lasts a minimum of 450 ns and a maximum of 750 ns in 16 bit mode. Should another DACK\* occur during this period, DTACK\* will remain deasserted until Ref. #18 TDAHDTL period has elapsed. If the subsequent DACK\* does not occur until after the internal write sequence has ended, then the 8005 is "ready" and Ref. #11 TDALDTL applies. - 4. Subtract 200 ns if BUSSIZE = 0 (8 bit mode). All the timings in this table also apply when writing data with programmed I/O; CS\* replaces DACK\* and the DREQ\*, TERMCT\* signals do not apply. A0-A3 setup times are the same as R/W\*. Figure E. DMA Write Cycle Timing Diagram — BUSMODE = 0 Table F. Bus Write Cycle - BUSMODE = 1 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|---------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------------| | 1 | TAVWL | Address Setup Time | 50 | | ns | | 2 | TCSLWL | CS* Setup Time | 50 | | ns | | 3 | TWLWH | IOW* Pulse Width | 100 | | ns | | 4 | TDVWH | Data Setup Time | 70 | | ns | | 5 | TWHDX | Data Hold Time | 0 | | ns | | 6 | TWLRYL | READY Deassert Delay | | 35 | ns | | 7 | TCSLRYV | IOW* Active to READY Valid | | 50 | ns | | 8 | TCSHRYZ | READY Delay to Hi-Z | | 50 | ns | | 9 | TWHAX | Address Hold Time | 20 | | ns | | 10 | TWHCSH | CS* Hold Time | 20 | | ns | | 11 | TWHWL | Write Recovery Time | 200 | | ns | | 12 | TWLCSL | Write Cycle Time a. FIFO Data Write <sup>1</sup> b. Configuration Regs. <sup>1,2</sup> c. Pointer Registers <sup>3</sup> | 600<br>600<br>1600 | | ns<br>ns<br>ns<br>ns | | 13 | TWLAPL | APEN* Assert Delay | | 50 | ns | | 14 | TWHAPH | APEN* Deassert Delay | | 50 | ns | | 15 | TCSLENL | EN* Assert Delay | | 50 | ns | | 16 | TCSHENH | EN* Deassert Delay | | 50 | ns | - 1. Cycle time is for 16 bit writes. If BUSSIZE = 0 (8 bit writes), the cycle time is 400 ns. - Configuration Registers are: Command/Status Register, Configuration Register #1, & 2, Interrupt Vector Register, and Station Address Registers. Pointer Registers are: Receive End Area Pointer, Receive Pointer Register, Transmit Pointer Register, Transmit End Area Register, and DMA Register. If BUSSIZE = 0, the cycle time is 1000 ns. - 4. READY\* assertion will be delayed for all subsequent reads or writes until reference 12 cycle time has elapsed. Figure F. Write Cycle Timing Diagram — BUSMODE = 1 Table G. Bus Read Cycle - BUSMODE = 1 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|----------|----------------------------------------------------------------------------------|------|--------------------|----------------------| | 1 | TAVRL | Address Setup Time | 50 | | ns | | 1a | TCSLRL . | CS* Setup Time | 50 | | ns | | 2 | TRHRL | Read Recovery Time | 200 | | ns | | 3 | TRLRYH | READY Assert Delay a. FIFO Data b. Configuration Regs. c. Pointer Registers 2 | | 100<br>700<br>1700 | ns<br>ns<br>ns<br>ns | | 4 | TRLRYL | READY Deassertion Delay | | 35 | ns | | 5 | TDVRYH | Data Setup to READY Assert | -50 | 0 | ns | | 6 | TCSHRYZ | READY Delay to Hi-Z | | 50 | ns | | 7 | TRHDX | Data Hold Time | 20 | | ns | | 8 | TRHDZ | Data Delay to Hi-Z | | 100 | ns | | 9 | TRHAX | Address Hold Time | 20 | | ns | | 10 | TRHCSH | CS* Hold Time | 20 | | ns | | 11 | TRLRH | IOR* Pulse Width | 100 | | ns | | 12 | TRLAPL | APEN* Assert Delay | | 50 | ns | | 13 | TRHAPH | APEN* Deassert Delay | | 50 | ns | | 14 | TCSLENL | EN* Assert Delay | | 50 | ns | | 15 | TCSHENH | EN* Deassert Delay | | 50 | ns | | 16 | TCSLRYV | CS* Active to READY Valid | | 50 | ns | # NOTES: Configuration Registers are: Command/Status Register, Configuration Register #1 & 2, Interrupt Vector Register, DMA Pointer Register, and Station Address Registers. If BUSSIZE = 0 (8 bit writes), the read data delay is 500 ns. <sup>2.</sup> Pointer Registers are: Receive End Area Pointer, Receive Pointer Register, Transmit Pointer Register, and Transmit End Area Register. If BUSSIZE = 0, the read data delay is 1100 ns. Figure G. Read Cycle Timing Diagram — BUSMODE = 1 # Table H. Interrupt Cycle - BUSMODE = 1 | Ref.# | Symbol | Description | Min. | Max. | Units | |-------|---------|-----------------------------|------|------|-------| | 1 | TRLDV | Data Delay from IOR* | | 500 | ns | | 2 | TRLRYL | READY Deassertion Delay | | 35 | ns | | 3 | TRLRYH | READY Assert Delay | | 500 | ns | | 4 | TIAHDZ | Data Delay to Hi-Z | | 100 | ns | | 5 | TIAHRYZ | READY Delay to Hi-Z | | 50 | ns | | 6 | TIAHDX | Data Hold from IOR* | 20 | | ns | | 7 | TELRL | IACK* Setup Time | 50 | | ns | | 8 | TIALENL | EN* Assert Delay | | 50 | ns | | 9 | TIAHENH | EN* Deassert Delay | | 50 | ns | | 10 | TIALRYV | IACK* Active to READY Valid | | 50 | ns | Figure H. Interrupt Cycle Timing Diagram — BUSMODE = 1 Table I. DMA Write Cycle - BUSMODE = 1 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|-------------------------------------|------|------|-------| | 1 | TDALWL | DACK* Setup Time | 50 | | ns | | 2 | TWLWH | IOW* Pulse Width <sup>1</sup> | 100 | | ns | | 3 | TDVWH | Data Setup Time | 70 | | ns | | 4 | TWHDX | Data Hold Time | 0 | | ns | | 5 | TWHWL | IOW* High Time | 200 | | ns | | 6 | TWLWL | Write Cycle Time | 300 | | ns | | 7 | TTCHTCL | TERMCT Pulse Width | 80 | | ns | | 8 | TTCLDRL | DREQ Delay from TERMCT | | 100 | ns | | 9 | TWLDRL | DREQ Delay from IOW* | | 100 | ns | | 10 | TDRHDAL | DACK* Delay | 0 | | ns | | 11 | TWLTCH | TERMCT* Assert Delay | 20 | | ns | | 12 | TTCHWH | IOW* Hold Time | 80 | | ns | | 13 | TWHDAH | DACK* Hold Time | 0 | | ns | | 14 | TDALENL | EN* Assert Delay | | 50 | ns | | 15 | TDAHENH | EN* Deassert Delay | | 50 | ns | | 16 | TDALRYL | READY Deassert Delay | | 35 | ns | | 17 | TWHRYH | Write Recovery Time <sup>2, 3</sup> | 450 | 750 | ns | | 18 | TDAHRYZ | READY Delay to Hi-Z | | 50 | ns | | 19 | TDALRYV | DACK* Active to READY Valid | | 50 | ns | #### NOTES: - 1. IOW\* must be asserted until READY is asserted and for a minimum of 100 ns. - 2. The trailing edge of IOW\* initiates an internal write sequence that lasts a minimum of 450 ns and a maximum of 750 ns in 16 bit mode. Should another IOW\* occur during this period, READY deasserts (Ref. #16 TDALRYL) and then asserts after the internal write sequence has finished (Ref. #17 TWHRYH). If the subsequent IOW\* does not occur until after the internal write sequence has ended, then Ref. #17 TWHRYH has no meaning since READY does not deassert under this condition. - 3. Subtract 200 ns when BUSSIZE = 0 (8 bit mode). All the timings in this table also apply when writing data with programmed I/O; CS\* replaces DACK\* and the DREQ\*, TERMCT signals do not apply. A0-A3 times are the same as CS\*. Figure I. DMA Write Cycle Timing Diagram — BUSMODE = 1 Table J. DMA Read Cycle - BUSMODE = 1 | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|-----------------------------------|------|------|-------| | 1 | TDALRL | DACK* Setup Time | 50 | | ns | | 2 | TRLRH | IOR* Pulse Width <sup>1</sup> | 100 | | ns | | 3 | TRLDV | Data Delay Time <sup>2</sup> | | 100 | ns | | 4 | TRHDX | Data Hold Time | 20 | | ns | | 5 | TRHRL | IOR* High Time | 200 | | ns | | 6 | TRLRL | Read Cycle Time | 300 | | ns | | 7 | TTCHTCL | TERMCT Pulse Width | 80 | | ns | | 8 | TTCLDRL | DREQ Delay from TERMCT | | 100 | ns | | 9 | TDALDRL | DREQ Delay from IOR* | | 100 | ns | | 10 | TDRHDAL | DACK* Delay | 0 | | ns | | 11 | TRLTCH | TERMCT Assert Delay | 20 | | ns | | 12 | TTCLRH | IOR* Hold Time | 80 | | ns | | 13 | TRHDAH | DACK* Hold Time | . 0 | | ns | | 14 | TRHDZ | Data Hi-Z Delay | | 50 | ns | | 15 | TDALENL | EN* Assert Delay | | 50 | ns | | 16 | TDALENL | EN* Deassert Delay | | 50 | ns | | 17 | TDALRYL | READY Deassert Delay | | 35 | ns | | 18 | TRLRYH | Read Recovery Time <sup>3,4</sup> | 450 | 750 | ns | | 19 | TDAHRYZ | READY Delay to Hi-Z | | 50 | ns | | 20 | TDALRYV | DACK* Active to READY Valid | | 50 | ns | #### NOTES - 1. IOR\* must be asserted until READY is asserted and for a minimum of 100 ns. - 2. This delay applies only if the 8005 is "ready" when IOR\* is asserted, i.e., the first read of a burst or a read that occurs after the Ref. #18 TRLRYH - 3. The BIU pre-fetches FIFO data. Thus, data is available immediately for the first read of any burst. Once the BIU detects a read operation, it begins fetching the next byte or word of data. This occurs during the Ref. #18 TRLRYH period. If a subsequent IOR\* occurs within the Ref. #18 TRLRYH period, READY will deassert (Ref. #17 TDALRYL) and then assert after the FIFO data has been fetched (Ref. #18 TRLRYH). If the subsequent IOR\* does not begin until Ref. #18 TRLRYH period has ended, then Ref. #18 has no meaning since READY does not deassert under this condition. - 4. Subtract 200 ns if BUSSIZE = 0 (8 bit mode). All the timings in this table also apply when reading data with programmed I/O: CS\* replaces DACK\* and the DREQ, TERMCT signals do not apply. A0-A3 times are the same as CS\*. Figure J. DMA Read Cycle Timing Diagram — BUSMODE = 1 Table K. Local Buffer Read or Write Cycle | Ref. # | Symbol | Description | Min. | Max. | Units | | |--------|---------|---------------------------------------------------------------|----------------------------|------|----------|--| | 1 | TRSLAX | Row Address Hold Time | 150 | | ns | | | 2 | TAVRSL | Row Address Setup Time | w Address Setup Time 5 | | | | | 3 | TRSHRSL | RAS* Pulse Width High | 200 | | ns | | | 4 | TCSLAX | Column Address Hold Time | 45 | | ns | | | 5 | TAVCSL | Column Address Setup Time | 5 | | ns | | | 6 | TCSHCSL | CAS* Pulse Width - High | 60 | | ns | | | 7 | TCSLCSH | CAS* Pulse Width - Low | 110 | | ns | | | 8 | TAZGL | Address Hi-Z to G* Low Time | 0 | | ns | | | 9 | TGLCH | G* Setup Time to G* Low | G* Setup Time to G* Low 60 | | ns | | | 10 | TDVCSH | Data Setup to CAS* | etup to CAS* 15 | | ns | | | 11 | TCSHDX | Data Hold from CAS Deassert | 0 | | ns | | | 12 | TCSHDZ | Data Hi-Z from CAS Deassert 40 | | ns | | | | 13 | TAVAV | Read or Write Cycle Time a. Single Cycle 600 b. Page Mode 200 | | | ns<br>ns | | | 14 | TDVWL | Data Setup Time | 10 | | ns | | | 15 | TWLDX | Data Hold Time | 60 | | ns | | | 16 | TWLWH | Write Pulse Width | 60 | | ns | | | 17 | TCSLWL | CAS* Setup to W* | 50 | | ns | | | 18 | TWLCSH | Write Setup Time | 50 | | ns | | | 19 | TCSLWH | Write Hold Time | 150 | | ns | | | 20 | TRSLRSL | RAS* Cycle Time | RAS* Cycle Time 600 | | | | Figure K1. Local Dram Buffer Page-Mode Read and Write Cycle Timing Diagram Figure K2. Local Dram Buffer Single Cycle Read and Write Cycle Timing Diagram Table L. Local Buffer Refresh Cycle | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|-----------------------------|------|------|-------| | 1 | TAVRSL | Address Setup Time to RAS* | 5 | | ns | | 2 | TRSLAX | Address Hold Time from RAS* | 150 | | ns | | 3 | TRSLRSH | RAS* Pulse Width | 200 | | ns | | 4 | TRSLRSL | RAS* Cycle Time | 400 | | ns | Figure L. Local Dram Buffer Refresh Cycle Timing Diagram Table M. Serial Interface Timing | Ref. # | Symbol | Description | Min. | Max. | Units | | |--------|-------------------------------------------------------|-------------------------------------------------|-----------|------|-------|--| | 1 | 1 TCKHCKH T <sub>XC</sub> /R <sub>XC</sub> Cycle Time | | 95 | 1010 | ns | | | 2 | TCKHCKL | T <sub>XC</sub> /R <sub>XC</sub> High Width | 45 | | ns | | | 3 | TCKLCKH | T <sub>XC</sub> /R <sub>XC</sub> Low Width | 45 | | ns | | | 4 | TCKLDV | T <sub>XD</sub> Delay from T <sub>XC</sub> | | 60 | ns | | | 5 | TDVCKH | R <sub>XD</sub> Setup to R <sub>XC</sub> | 30 | | ns | | | 6 | TCKHDX | R <sub>XD</sub> Hold Time from R <sub>XC</sub> | 20 | | ns | | | 7 | TCKLTEH | T <sub>XEN</sub> Delay from T <sub>XC</sub> | | 60 | ns | | | 8 | TCKLTEL | T <sub>XEN</sub> Hold Time from T <sub>XC</sub> | 20 | | ns | | | 9 | TCSHCKH | CSN Setup to R <sub>XC</sub> | 20 | | ns | | | 10 | TCKHCSL | CSN Hold Time from R <sub>XC</sub> | 20 | | ns | | | 11 | TCHCL | COLL Pulse Width | Ref. 1+10 | | ns | | Figure M. Serial Transmit & Receive Interface Timing Table N. Master Clock and Reset Timing | Ref. # | Symbol | Description | Min. | Max. | Units | |--------|---------|----------------------|------|------|-------| | 1 | TCKHCKL | CLK Pulse Width High | 10 | 20 | ns | | 2 | TCKLCKH | CLK Pulse Width Low | 20 | 30 | ns | | 3. | тскнскн | CLK Cycle Time | 49.9 | 50.1 | ns | | 4 | TRSLRSH | Reset Pulse Width | 10 | | μs | Figure N. Master Clock and Reset Timing # **Ordering Information** #### **PART NUMBER** **EEPLD** | | | | | 1<br>1<br>1 | |--|--|---|--|-----------------------| | | | | | 1<br>1<br>1<br>1<br>1 | | | | | | 1<br>1<br>1<br>1 | | | | | | 1<br>1<br>1<br>1 | | | | | | Ì | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | # *EEPLD* 20RA10Z October 1988 #### **Features** - CMOS EEPLD with Zero Standby Power: • 10 μA Typical, 150 μA Maximum - Operating Power Rises at Less Than 5 mA/MHz - Propagation Delay: 35, 40 or 45 ns - Asynchronous Architecture: - 10 Output Macro Cells with Individually Programmable Clocks. Preset and Reset Signals - Individually Programmable and Global **Output Enable** - Programmable Output Polarity - Registers Can Be Bypassed Individually - Preloadable Output Registers Facilitate Testing - Quickly and Easily Reprogrammable in All Package Types - 100 Reprogramming Cycles, Minimum - Silicon Security Bit for Design Secrecy - 100% Field Programming Yield - 10 Years Data Retention Guaranteed - Supported By: ABEL,\* CUPL,\* PALASM2,\* PLDesigner\* - Programmed on Standard PAL\* Device **Programmers** - Space Saving 0.3" Wide 24-Pin Ceramic/Plastic DIP - 28-Pin LCC and PLCC Packages in Development # **Block Diagram** - \*PAL, PALASM2 are registered trademarks of Monolithic Memories a wholly-owned subsidiary of Advanced Micro Devices. - \*ABEL is a trademark of DATA I/O Corporation. - \*PLDesigner is a trademark of Minc Inc. - \*CUPL is a trademark of Logical Devices, Inc. SEEQ Technology, Incorporated # *EEPLD* 20RA10Z # General Description The 20RA10Z is functionally equivalent to the bipolar PAL20RA10. SEEQ's 20RA10Z consumes significantly less power than its bipolar equivalent: Standby power consumption is typically less than 10 μA; active power rises at less than 5 mA per MHz of operating frequency. Bipolar devices can not be reprogrammed while UV erasable PLDs can be reprogrammed only in windowed, ceramic packages. Electrically erasable devices offer reprogrammability without constraints in all package types. Reprogrammability reduces development costs and eliminates the risks involved in preprogramming production quantities. Systems can be updated quickly by reconfiguring the EEPLDs. Reprogrammability helps SEEQ to extensively test the entire device and offer 100% field programming yield. The asynchronous 20RA10Z adds a new dimension to PAL device flexibility. Its unique architecture allows the designer to individually clock, set or reset each of the 10 output macro cells, and to enable/ disable each output buffer individually. # Functional Description The 20RA10Z has ten dedicated input lines and 10 programmable I/O macrocells. The Registered Asynchronous (RA) macrocell is shown on page 3. Pin 1 of the EEPLD serves as global register preload, pin 13 (DIP) or pin 16 (LCC/PLCC) serves as global output enable. The exclusive-OR in every macro cell allows choosing between active high and active low output polarity, and ensures highest possible utilization of the AND-OR array. Third party software packages allow users to enter PLD designs on personal computers or engineering workstations. Common input formats are: Boolean Algebra, Truth-Tables, State Diagrams, Wave Forms or schematics. The software automatically converts such specifications into fuse patterns. These files, once downloaded to PAL programmers, configure PLDs according to the user's specifications. # Pin Configurations (Top View) MD 400065/A ### **RA Macrocell Configuration** ### **Programmable Preset and Reset** In each macrocell, two product lines are dedicated to asynchronous preset and asynchronous reset. If the preset product term is HIGH, the Q output of the register becomes logic 1. If the reset product term is HIGH, the Q output of the register becomes a logic 0. The operation of the programmable preset and reset overrides the clock. # Programmable Clock The clock input to each flip-flop comes from the programmable array, allowing any flip-flop to be clocked independently if desired. ### Bypass Mode/Registered Mode If both the preset and reset product terms are HIGH, the flip-flop is bypassed (Bypass Mode) and the output becomes combinatorial. Otherwise, the output is from the register (Registered Mode). Each output can be configured to be combinatorial or registered. # **Programmable Polarity** The outputs can be programmed either active-LOW or active-HIGH. This is represented by the Exclusive-OR gate shown in the 20RA10Z logic diagram. When the output polarity bit is programmed, the lower input to the Exclusive-OR gate is HIGH, so the output is active-HIGH. Similarly when the output polarity bit is unprogrammed, the output is active-LOW. The programmable output polarity feature allows the user a higher degree of flexibility when writing equations. Remark: The output buffer inverts the sum of products signal. # **Output Macrocell Configurations** #### REGISTER OUTPUT/ACTIVE HIGH # COMBINATORIAL OUTPUT/ACTIVE LOW (REGISTER BYPASS MODE) COMBINATORIAL OUTPUT/ACTIVE HIGH (REGISTER BYPASS MODE) ### Output Buffer with Individually Programmable and Global Output Enable The device provides a product term dedicated to local output control. There is also a global output control pin. The output is enabled if both the global output control pin is LOW and the local output control product term is HIGH. If the global output control pin is HIGH, all outputs will be disabled. If the local output control product term is LOW, then that output will be disabled. ### Register Preload Register preload allows any arbitrary state to be loaded into the PAL device output registers. This allows complete logic verification, including states that are impossible or impractical to reach otherwise. To use the preload feature, first disable the outputs by bringing OE HIGH, and present the data at the output pins. A LOW level on the preload pin $(\overline{PL})$ will then load the data into the registers. (See Register Preload Waveform on page 10.) | OE Product Term | OE Pin | 1/0 | |-----------------|--------|-------------------------| | 1 | 0 | Indiv. output enabled | | 0 | Х | Indiv. output disabled* | | X | 1 | All outputs disabled* | <sup>\*</sup>Output pin(s) floating or used as input(s) Note: Floating outputs, as well as unused or floating inputs should be pulled HIGH or LOW. Otherwise noise, amplified through the feedback paths or input buffers, may constantly trigger the edge detection circuitry within the 20RA10Z and inhibit standby mode. ### Security Bit A security bit prevents copying of your proprietary design. When this bit is set, the verify data path in the PLD is disabled, making it impossible to copy your pattern. Since EEPLDs store patterns as electrical charges on floating polysilicon gates (and not in blown fuses, like other PLD technologies) it is not possible to determine the pattern by simply examining the die. A copy protected EEPLD can be reused after a block erase, which clears both the previously programmed pattern and the security bit at the same time. MD 400065/A ### **Absolute Maximum Ratings** | Supply voltage, V <sub>CC</sub> – 0.5 V to 7 V | |------------------------------------------------------------------------------------| | DC input voltage, $V_1 \dots -0.5 \text{ V to } V_{CC} + 0.5 \text{ V}$ | | DC output voltage $V_0 \dots -0.5 V$ to $V_{CC} + 0.5 V$ | | DC output source/sink | | current per output pin, $I_0 \ldots \pm 35 \text{mA}$ | | DC V <sub>CC</sub> or ground current, I <sub>CC</sub> or I <sub>GND</sub> ± 100 mA | | Input diode current, I <sub>IK</sub> : | | V <sub>I</sub> <0 | | $V_i > V_{CC} + 20 \text{ mA}$ | | Output diode current, I <sub>OK</sub> : | | V <sub>O</sub> <020 mA | | $V_O > V_{CC} + 20 \text{ mA}$ | | Storage temperature – 65°C to 150°C | | Static discharge voltage > 2001 V | | Latchup current > 100 mA | | Ambient temperature | | under bias - 55°C to + 125°C | Stresses above those listed under ABSOLUTE MAX-IMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **Operating Ranges** | . • | | |-----------------------------------------------|-----| | Commercial (Q) Devices | | | Temperature (T <sub>A</sub> ) | | | Operating Free Air 0°C to + 75 | °C | | Supply voltage, V <sub>CC</sub> 4.75 V to 5.2 | 5 V | | Industrial (E) Devices | | | Temperature (T <sub>A</sub> ) | | | Operating Free Air – 40°C to +85 | °C | | Supply voltage, V <sub>CC</sub> 4.5 V to 5. | 5 V | | | | Operating ranges define those limits between which the functionality of the device is guaranteed. ### DC Characteristics over operating conditions unless otherwise specified. | Symbol | Parameter | Tes | t Conditions | Min. | Max. | Unit | |-----------------|-----------------------------|---------------------------------------|-------------------------------------------------|------|------|------| | VIL | Low-level input voltage | Guaranteed i<br>Voltage for a | nput Logical LOW<br> Inputs[1] | 0 | 0.8 | V | | V <sub>IH</sub> | High-level input voltage | Guaranteed<br>Voltage for a | Input Logical HIGH | 2 | Vcc | ٧ | | l <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = Max. | V <sub>I</sub> = GND | -1 | | μΑ | | liн | High-level input current | V <sub>CC</sub> = Max. | V <sub>I</sub> = V <sub>CC</sub> | | 1 | μΑ | | | | V <sub>CC</sub> = Min. | I <sub>OL</sub> = 8 mA | | 0.5 | | | V <sub>OL</sub> | Low-level output voltage | V <sub>CC</sub> = 5V | $I_{OL} = 1\mu A$ | | 0.05 | V | | | | V <sub>CC</sub> = Min. | I <sub>OH</sub> = -4.0 mA | 3.80 | | | | Voh | High-level output voltage | V <sub>CC</sub> = 5V | I <sub>OH</sub> = -1μA | 4.95 | | ٧ | | lozL | | | V <sub>O</sub> = GND[4] | - 10 | | μΑ | | lozh | Off-state output current | V <sub>CC</sub> = Max. | $V_O = V_{CC}[4]$ | | 10 | μΑ | | | Standby supply current[2] | I <sub>O</sub> = 0 mA, V <sub>I</sub> | = GND or V <sub>CC</sub> | | 150 | μΑ | | lcc | Operating supply current[3] | f=1 MHz, lo | = 0 mA, V <sub>I</sub> = GND or V <sub>CC</sub> | | 25 | mA | Note: 1. These are absolute voltages with respect to the ground pin on the device and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. - 2. Disabled output pins = VCC or GND. - 3. Frequency of any input. See graph page 11 for ICC versus frequency. - 4. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOHZ). ## Capacitance | Parameter<br>Symbol | Parameter Description | Test Conditions | Тур. | Unit | |---------------------|-----------------------|--------------------------------------------------------------------------------------|------|------| | C <sub>IN</sub> | Input capacitance[1] | V <sub>IN</sub> = 2.0V at f = 1.0 MHz<br>V <sub>CC</sub> = 5V T <sub>A</sub> = 25°C | 7 | _ | | C <sub>OUT</sub> | Output capacitance[1] | V <sub>OUT</sub> = 2.0V at f = 1.0 MHz<br>V <sub>CC</sub> = 5V T <sub>A</sub> = 25°C | 8 | pF | Note: 1. Sampled but not 100% tested. ### Switching Characteristics over commercial operating range[1] | | -35 | | -4 | 0[5] | -4 | <b>5</b> [5] | | | | |-----------------|---------------------------------------------|-------------------------------|------|------|------|--------------|------|------|------| | Symbol | | Parameter[2] | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | tpD | Input or fee | back to output | | 35 | | 40 | | 45 | ns | | ts | Setup time | or input or feedback to clock | 15 | | 20 | | 20 | | ns | | t <sub>H</sub> | Hold time | | 10 | | 15 | | 15 | | ns | | tco | Clock to out | put or feedback[3] | | 35 | | 40 | | 45 | ns | | twp | Preload puls | se width | 25 | | 30 | | 30 | | ns | | tsup | Preload set | up time | 20 | | 25 | | 25 | | ns | | tHP | Preload hole | time | 20 | | 25 | | 25 | | ns | | t <sub>AP</sub> | Asynchronous Preset to Registered Output[3] | | | 40 | | 45 | | 45 | ns | | tapw | Asynchronous Preset pulse width | | 25 | | 25 | | 30 | | ns | | tapr | Asyncronou | s Preset recovery time | 15 | | 15 | | 15 | | ns | | tAR | Asynchronous Reset to Registered Output[3] | | | 40 | | 45 | | 45 | ns | | tARW | Asynchronous Reset pulse width | | 25 | | 25 | | 30 | | ns | | tARR | Asynchrono | us Reset recovery time | 15 | | 15 | | 15 | | ns | | twL | Width of | LOW | 15 | | 20 | | 20 | | ns | | twH | clock | HIGH | 15 | | 20 | | 20 | | ns | | ••• | Maximum | External feedback 1/(ts+tco) | 22.2 | | 16.6 | | 15.3 | | MHz | | fMAX | frequency | No feedback 1/(twL + twh) | 33.3 | | 25 | | 25 | | MHz | | tpzx | Common Enable to Output Buffer enabled | | | 20 | | 25 | | 30 | ns | | tpxz | Common Enable to Output Buffer disabled | | | 20 | | 25 | | 30 | ns | | tEA | Input to Out | out Buffer enabled[4] | | 35 | | 40 | | 45 | ns | | tER | Input to Out | out Buffer disabled[4] | | 35 | | 40 | | 45 | ns | ### **Data Retention and Endurance** | Symbol | Parameter | Value | Unit | Conditions | |--------|-----------------------------|-------|--------|----------------------------------------------------------| | tor | Pattern data retention time | >10 | years | Max. storage temperature<br>Mil-STD 883 Test Method 1008 | | N | Min. reprogramming cycles | 100 | cycles | Operating conditions | #### Notes: - 1. The 20RA10Z is designed for the full military operating range. Contact your nearest SEEQ representative for availability information and for specifications of military devices. - 2. Test conditions are specified in table on page 11. - 3. Minimum values of these parameters are guaranteed to be larger than the hold time tH. - 4. Equivalent functions to tPZX/tPXZ but using product term control. - 5. The 20RA10Z-40, 20RA10Z-45 are available and specified for commercial and industrial operating conditions. Remark: All specified input-to-output delays include the time it takes the input edge detection circuitry to activate the device (from standby mode into operating mode). ### Switching Waveforms INPUT TO OUTPUT DISABLE/ENABLE # **Switching Waveforms (continued)** # Switching Test Load | Specification | CL | R <sub>1</sub> | R <sub>2</sub> | Measured<br>Output Value | |-----------------------|------|----------------|----------------|------------------------------------------------------------| | t <sub>IL</sub> , tco | 50pF | 440Ω | 190Ω | 1.5V | | tpzx, tea | 50pF | 440Ω | 190Ω | Z→H: 2.0V<br>Z→L: 0.8V | | tpxz, ten | 5pF | 440Ω | 190Ω | H→Z: V <sub>OH</sub> – 0.5V<br>L→Z: V <sub>OL</sub> + 0.5V | # I<sub>CC</sub> Versus Frequency # **Key to Timing Diagrams** | WAVEFORM | INPUTS | OUTPUTS | |----------|---------------------------------|----------------------------------------| | | DON'T CARE:<br>CHANGE PERMITTED | CHANGING:<br>STATE UNKNOWN | | | NOT APPLICABLE | CENTER LINE IS<br>HIGH IMPEDANCE STATE | | | MUST BE STEADY | WILL BE STEADY | | | MAY CHANGE FROM<br>H TO L | WILL BE CHANGING<br>FROM H TO L | | | MAY CHANGE FROM<br>L TO H | WILL BE CHANGING<br>FROM L TO H | Notes: 1. VT = 1.5V 2. Input pulse amplitude 0V to 3.0V 3. Input rise and fall times 2 – 5 ns typical ### f<sub>MAX</sub> Parameters The parameter $f_{MAX}$ is the maximum clock rate at which the device is guaranteed to operate. Because flexibility inherent in programmable logic devices offers a choice of clocked flip-flop designs, $f_{M\Delta Y}$ is specified in this case for two types of synchronous designs. The first type of design is a state machine with feedback signals sent off-chip. This external feedback could go back to the device inputs, or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-tooutput time and the input setup time for the external signals ( $t_S + t_{CO}$ ). The reciprocal, $f_{MAX}$ , is the maximum frequency with external feedback or in conjunction with an equivalent speed device. This f<sub>MAX</sub> is designated "f<sub>MAX, External Feedback</sub>" The second type of design is a simple data path application. In this case, input data is presented to the flip-flop and clocked through; no feedback is employed. Under these conditions, the period is limited by the sum of the data setup time and the data hold time $(t_S + t_H)$ . However, a lower limit for the period of each f<sub>MAX</sub> type is the minimum clock period (t<sub>WH</sub>+t<sub>WL</sub>). Usually, this minimum clock period determines the period for the second f<sub>MAX</sub>, designated "fMAX, No feedback" fmax. No Feedback; 1/(ts + tH) or 1/(twH + twL) ### PLD Development Development software assists the user in implementing a design in one or several PLDs. The software converts the users input into a device dependent fuse map in JEDEC format. The software packages listed below support the 20RA10Z EEPLD. For more information about PLD development software contact SEEQ Technology or the software vendor directly: #### DATA I/O Corp. 10525 Willows Road, NE. P.O. Box 97046. Redmont, WA 98073-9746 (800) 247-5700 Software offered: ABEL, PLD Test #### Minc. Incorporated 1575 York Road, Colorado Springs, CO 80918 (719) 590-1155 Software offered: PLDesigner #### Logical Devices, Inc. 1021 N.W. 65th Place, Fort Lauderdale, FL 33309 (305) 974-0967 Software offered: CUPL ### PLD Programming The 20RA10Z can be programmed on standard logic programmers. Previously programmed devices can be reprogrammed easily, using exactly the same procedure as required for blank EEPLDs. If the user wants to erase a 20RA10Z, but not program it to a new pattern, an empty JEDEC file should be loaded into the device programmer. ### **PLD Programmer Vendors** #### Adams MacDonald 800 Airport Road, Monterey, CA 93940 (408) 373-3607 #### DATA I/O Corp. 10525 Willows Road NE, P.O. Box 97046, Redmont, WA 98073-9746 (800) 247-5700 PLD Programming equipment: System 29A or 29B Logic PakTM 303A - V04 Adaptor 303-011A for 24 pin DIP 303-011B for 28 pin PLCC Family Pinout Code for 20RA10Z: 9E/45 #### Digilec Inc. 22736 Vanowen, Canoga Park, CA 91307 (800) 367-8750; in CA: (818) 887-3755 #### Kontron Electronics Inc. 630 Clyde Ave., Mountain View, CA 94039 (415) 965-7020 #### Logical Devices Inc. 1201 N.W. 65th Place, Fort Lauderdale, FL 33309 (305) 974-0967 #### **PROMAC** see Adams MacDonald #### Stag Microsystems Inc. 1600 Wyatt Dr., Santa Clara, CA 95054 (408) 988-1118 #### Storey Systems 3201 N. Hwy 67, Suite E, Mesquite, TX 75150 (214) 270-4135 #### Structured Design 333 Cobalt Way, Suite 107, Sunnyvale, CA 94086 (408) 988-0725 #### Varix Corporation 1210 E. Campbell, Rd., Suite 100, Richardson, TX 75081 (214) 437-0777 For more information about PLD programmers contact SEEQ Technology or the programmer vendor directly. Logic Pak is a trademark of DATA I/O Corporation. ### **Ordering Information** # MILITARY (Military and Industrial Temperature Range) SEEQ's Management emphasis is on Quality in products and performance, converting the results of the Technology evolution and innovations to the greatest benefit of our customers with an ever increased degree of system reliability, quality, and functionality. SEEQ's comprehensive and interactive Quality program is designed to exceed military and customer expectations and requirements. SEEQ's Quality program complies with MIL-STD-883 para 1.2.1 and military standards including MIL-Q-9858, MIL-I-45208, MIL-M-38510 Appendix A, MIL-STD-45662 and FED-STD-209. Fundamental building blocks of the Quality program are described below. SEEQ's Military product flow (Chart 1) incorporates manufacturing processing, screening and controls. Controls as specified in Military procedures or customer specifications are an integral part of the processing flows in wafer fabrication, assembly product screening and test. (Table 1) #### **Quality Conformance Inspection** Quality conformance testing is performed per MIL-STD-883 para 1.2.1 and method 5005 #### **Group A Tests** Group A-lot acceptance tests (see Table 2) are performed on each SEEQ inspection lot after completion of all screening per MIL-STD-883 method 5004 (see Table 1). Electrical test is per applicable SEEQ specification. #### Group B—Tests (see Table 3) Group B testing is performed by package type, lead finish and seal date code. The Group B covers all product manufactured using the same package type and lead finish assembled with the same week of seal per MIL-STD-883 method 5005 alternate Group B test. #### Group C Stresses – (see Table 4) The product stressed, as part of Group C, is identical to that shipped or from the same process and product family. The seal date code of the product covered will be the same as or within the 51\* consecutive weeks following the Group C seal date code. Electrical test is per applicable SEEQ specification. #### Group D Stresses — (see Table 5) Each package type and lead finish stressed, as part of Group D, is identical to that shipped. The seal date code of package lead finish covered will be the same as or within the 51\* weeks following the Group D inspection lot code. ### SEEQ Screens & Tests (Table 1) | Military Screen | MIL-STD Method | Reqmt. | | | |-----------------------------------------------------------------------------|------------------------------------------|--------|--|--| | Internal Visual | 2010, Test<br>Condition B | 100% | | | | Temperature Cycling | 1010, Test<br>Condition C | 100% | | | | Constant Acceleration | 2001, Y <sub>1</sub><br>Orientation Only | 100% | | | | Seal<br>(A) Fine<br>(B) Gross | 1014<br>Condition A<br>Condition C | 100% | | | | Visual Inspection | | 100% | | | | initial (Pre-Burn-In-Test)<br>Electrical<br>Parameters | Per Applicable<br>SEEQ Specification | 100% | | | | Burn-In Stress | 1015, Dynamic @<br>125°C MIN | 100% | | | | (Post-Burn-In—Test)<br>Electrical Parameters<br>Tested within 96 Hrs. | Per Applicable<br>SEEQ Specification | 100% | | | | Percent Defective<br>Allowable (PDA)<br>Calculation | 5% | 100% | | | | Final<br>Electricals | Per Applicable<br>SEEQ Specification | 100% | | | | Qualification or Quality<br>Conformance Inspection<br>Test Sample Selection | | | | | | External Visual | 2009 | 100% | | | ### Group A Electrical Test per applicable SEEQ Specification (Table 2) | Subgroup | Description | Sample | |----------|---------------------------------------------------|-----------------------------------------------------------------------------------| | 1 | Static Test @ 25°C | 116/0 | | 2 | Static Test @ Max Rated Operating Temperature | 116/0 | | 3 | Static Test @ Min Rated Operating Temperature | 116/0 | | 7 | Functional Test @ 25°C | 116/0 | | 8A | Functional Test @ Max Rated Operating Temperature | 116/0 | | 8B | Functional Test @ Min Rated Operating Temperature | 116/0 | | 9. | Switching Test @ 25°C | 116/0 | | 10 | Switching Test @ Max Rated Operating Temperature | 116/0 | | 11 | Switching Test @ Min Rated Operating Temperature | 116/0 | | 4 | Dyanamic Test<br>Capacitance Testing | Performed on initial qualification and design changes that may affect capacitance | #### Group B Tests (Table 3) | Test | Test<br>Method | Test Conditions | Quality Level/<br>Accept Number | |----------------------------------------------------|----------------|------------------------------------------------------|---------------------------------| | Subgroup 2 Resistance to Solvents | 2015 | | 4 Devices (no failures) | | Subgroup 3<br>Solderability | 2003 | Soldering Temperature of<br>+245°C Plus or Minus 5°C | LTPD 10 = 1 | | Subgroup 5<br>Bond Strength<br>Ultrasonic or Wedge | 2011 | Test Condition C or D | LTPD 15 = 1 | Subgroups 1, 4, 6, 7 and 8 have been deleted, the remaining Subgroups have not been renumbered, per MIL-STD-883, Method 5005. #### Group C Stresses (Table 4) | Test | Test<br>Method | Test Conditions | Quality Level/<br>Accept Number | |--------------------------------------|----------------|-----------------------------------------------|---------------------------------| | Subgroup 1<br>Steady-State Life Test | 1005 | Condition D, Equivalent to 1000 hours @ 125°C | LTPD 5 = 1 | | End-Point Electrical | | Per SEEQ Specification | | ### Group D Stresses (Table 5) | Test | MIL-STD<br>Test<br>Method | Test Conditions | Minimum<br>Quality Level/<br>Accept Number | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------| | Subgroup 1<br>Physical Dimensions | 2016 | Per SEEQ Outline Drawing | LTPD 15 = 1 | | Subgroup 2<br>Lead Integrity<br>Hermeticity, Fine and Gross | 2004<br>1014 | | LTPD 15 = 1 | | Subgroup 3 Thermal Shock Temperature Cycling Moisture Resistance Hermeticity, Fine and Gross Visual Examination End-Point Electrical Parameters | 1011<br>1010<br>1004<br>1014<br>1004<br>1010 | -65°C Condition B, 15 Cycles Minimum<br>-65°C Condition C, 100 Cycles Minimum<br>90% Minimum Relative Humidity<br>Per SEEQ Specification<br>Per SEEQ Specification | LTPD 15 = 1 | | Subgroup 4 Mechanical Shock Vibration, Variable Frequency Constant Acceleration Hermeticity Fine Gross Visual Examination End-Point Electrical Parameters | 2002<br>2007<br>2001<br>1014<br>1014<br>2009 | Condition B Condition A Y1 Orientation Condition A Condition C Per SEEQ Specification Per SEEQ Specification | LTPD 15 = 1 | | Subgroup 5 Salt Atmosphere Hermeticity Fine Gross Visual Examination | 1009<br>1014<br>1014<br>1009 | Condition A Condition A Condition C Per SEEQ Specification | LTPD 15 = 1 | | Subgroup 6<br>Internal Wafer Vapor | 1018 | 5,000 ppm Maximum Water Content at T = +100°C | 3 Devices, 0 Failures or<br>5 Devices, 1 Failure | | Subgroup 7<br>Adhesion of Lead Finish | 2025 | Bend 90°, Inspect at 10x to 20x<br>Magnification | LTPD 15 = 1 | | Subgroup 8<br>Lid Torque | 2024 | As Applicable to Glass-Frit Packages | 5 Devices, 0 Failures | # M52B13/M52B13H # E52B13/E52B13H (Extended Temperature Range) # 16K Electrically Erasable PROM October, 1988 #### **Features** ■ Military and Extended Temperature Range E52B13/E52B13H: -40° to 85°C - M52B13/M52B13H: -55° to 110°C WRITE - -55° to 125°C READ - Input Latches - 5V ± 10% 2K X 8 EEPROM - 1 ms (52B13H) or 9 ms Byte TTL Erase/Byte Write - 10,000 Erase/Write Cycles per Byte Minimum - Chip Erase and Byte Erase - DiTrace™ - Fast Read Access Time 250 ns - Infinite Number of Read Cycles - JEDEC Approved Byte Wide Memory Pinout - Intel M2816/2816A E<sup>2</sup> Compatible ### Description SEEQ's M52B13 and M52B13H are 2048 x 8 bit, 5 volt electrically erasable programmable read only memories (EEPROMs) which are specified over the military and extended temperature range respectively. They have input latches on all addresses, data, and control (chip and output) enable lines. In addition, for applications requiring fast byte write time (1 msec), an M52B13H and E52B13H are also available. Data is latched and electrically written by a TTL (or a 21V pulse) on the Write Enable pin. Once written, which requires under 10 ms, there is no limit to the number of times data may be read. Both byte and chip erase modes are available. The erasure time in either mode is under 10 ms, and each byte may be erased and written a minimum of 10,000 times. The M52B13 is compatible to the Intel M2816/2816A and SEEQ's M5213. For system upgrades of these older generation EEPROMs, the M52B13 is specified over the military temperature range and has an access time of 250 ns. The M52B13 is available in a 24 pin cerdip package. ### **Block Diagram** # Pin Configuration ### Pin Names | A <sub>0</sub> -A <sub>10</sub> | ADDRESSES | |---------------------------------|------------------------------------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE OR ERASE) DATA OUTPUT (READ) | | | | These EEPROMs are ideal for applications that require a non-volatile memory with in-system write and erase capability. Dynamic reconfiguration (the alteration of operating software in real-time) is made possible by this device. Applications will be found in military avionics systems, programmable character generators, selfcalibrating instruments/machines, programmable industrial controllers, and an assortment of other systems. Designing the EEPROMs into eight and sixteen bit microprocessor systems is also simplified by utilizing the fast access time with zero wait states. The addition of the latches on all data, address and control inputs reduces the overhead on the system controller by eliminating the need for the controller to maintain these signals. This reduces IC count on the board and improves the system performance. ### **Device Operation** SEEQ's 52B13 and 52B13H have six modes of operation (see Table 1) and except for the chip erase mode they require only TTL inputs to operate these modes. To write into a particular location of the 52B13 or 52B13H, that byte must first be erased. A memory location is erased by presenting the 52B13 or 52B13H with Chip Enable at a TTL low while Output Enable is at TTL high, and TTL highs (logical 1's) are being presented to all the I/O lines. These levels are latched and the data written when write enable is brought to a TTL low level. The erase operation requires under 10 ms. A write operation is the same as an erase except true data is presented to the I/O lines. The 52B13H performs the same as the 52B13 except that the device byte erase/byte write time has been enhanced to 1 ms. The 52B13 is compatible to prior generation EEPROMs which required a high voltage signal for writing and erasing. In the 52B13 there is an internal dual level detec- tion circuit which allows either a TTL low or 21V signal to be applied to $\overline{WE}$ to execute an erase or write operation. The 52B13 specifies no restriction on the rising edge of $\overline{WE}$ . For certain applications, the user may wish to erase the entire memory. A chip erase is performed in the same manner as a byte erase except that Output Enable is between 14V and 22V. All 2K bytes are erased in under 10 ms. A characteristic of all EEPROMs is that the total number of write and erase cycles is not unlimited. The 52B13 and 52B13H have been designed for applications requiring up to 10,000 write and erase cycles per byte. The write and erase cycling characteristic is completely byte independent. Adjacent bytes are not affected during write/erase cycling. After the device is written, data is read by applying a TTL high to $\overline{WE}$ , enabling the chip, and enabling the outputs. Data is available, $t_{CE}$ time after Chip Enable is applied or $t_{AA}$ time from the addresses. System power may be reduced by placing the 52B13 or 52B13H into a standby mode. Raising Chip Enable to a TTL high will reduce the power consumption by over 60%. ### DiTrace® SEEQ's family of EEPROMs incorporate a DiTrace field. The DiTrace feature is a method for storing production flow information to the wafer level in an extra column of EEPROM cells. As each major manufacturing operation is performed the DiTrace field is automatically updated to reflect the results of that step. These features establish manufacturing operation traceability of the packaged device back to the wafer level. Contact SEEQ for additional information on these features. DiTrace is a registered trademark of SEEQ Technology, Inc. | Table 1 | Mada | Calaatian | /V/ _ | 5V + 10%) | |---------|------|-----------|-------|-----------| | | | | | | | Mode | CE<br>(18) | ŌĒ<br>(20) | WE<br>(21) | I/O<br>(9-11, 13-17) | |---------------------------|------------|------------|------------|----------------------| | Read <sup>[1]</sup> | VIL | VIL | ViH | Douт | | Standby <sup>[1]</sup> | ViH | Don't Care | ViH | High Z | | Byte Erase [2] | VIL | ViH | VIL | DIN = VIH | | Byte Write <sup>[2]</sup> | VIĻ | ViH | ViL | Din | | Chip Erase [2] | VIL | Voe | VIL. | DIN = VIH | | Write/Erase Inhibit | ViH | Don't Care | Don't Care | High Z | #### NOTES 1. WE may be from VIH to 6V in the read and standby mode. We may be at VIL (TTL WE Mode) or from 15 to 21V (High Voltage WE Mode) in the byte erase, byte write, or chip erase mode of the 52B13/52B13H. ### Power Up/Down Considerations SEEQ's "52B" $E^2$ family has internal circuitry to minimize false erase or write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing or erasing under any one of the following conditions: - 1. Vcc is less than 3 V.[1] - 2. A negative Write Enable transition has not occurred when V<sub>CC</sub> is between 3 V and 5 V. Under the above conditions, the outputs are in a high impedance state. ### Absolute Maximum Stress Ratings\* | lemperature | |---------------------------------------| | Storage −65°C to +150°C | | Under Bias −65°C to +135°C | | All inputs or Outputs with | | Respect to Ground +6V to -0.3V | | WE during Writing/Erasing | | with Respect to Ground +22.5 to -0.3V | | | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability ### **Recommended Operating Conditions** | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | |---------------------------------------------|---------------------------------------------| | Temperature Range:<br>M52B13/M52B13H (Case) | WRITE -55° to +110°C<br>READ -55° to +125°C | | E52B13/E52B13H (Ambient) | -40° to +85°C | NOTE: 1. Characterized. Not tested. ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | | |-----------------|-------------------|--------|-------------|---------------------------------|--| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | | ### D.C. Operating Characteristics During Read or Write/Erase (Over operating Vcc and temperature range.) | Symbol | Parameter | Min. | Nom. | Max. | Unit | Test Conditions | |--------|-----------------------------------|------|------|---------------------|------|-----------------------------------------------| | lin | Input Leakage Current | | | 10 | μА | VIN = VCC Max. | | lo | Output Leakage Current | | | 10 | μА | Vout = Vcc Max. | | IWE | Write Enable Leakage<br>Read Mode | | | 10 | μΑ | WE = VIH | | | TTL W/E Mode | | | 10 | μΑ | WE = VIL | | | High Voltage W/E Mode | | | 1.5 | mA | $\overline{WE} = 22V, \overline{CE} = V_{1L}$ | | | High Voltage W/E Inhibit Mode | | | 1.5 | mA | $\overline{WE} = 22V, \overline{CE} = V_{IH}$ | | | Chip Erase — TTL Mode | | | 10 | μΑ | WE = VIL | | | Chip Erase—High Voltage<br>Mode | | | 1.5 | mA | ₩Ē = 22V | | ICC1 | V <sub>CC</sub> Standby Current | | 15 | 35 | mA | CE = VIH | | ICC2 | V <sub>CC</sub> Active Current | | 50 | 90 | mA | CE = OE = VIL | | VIL | Input Low Voltage | -0.1 | | 0.8 | V | | | ViH | Input High Voltage | 2 | | V <sub>CC</sub> + 1 | V | | | VwE | WE Read Voltage | 2 | | Vcc + 1 | V | | | | WE Write/Erase Voltage TTL Mode | -0.1 | | 0.8 | ٧ | | | | High Voltage Mode | 14 | | 22 | V | | | Vol | Output Low Voltage | | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | Voн | Output High Voltage | 2.4 | | | V | IOH = -400 μA | | Voe | OE Chip Erase Voltage | 14 | | 22 | V | I <sub>OE</sub> = 10 μA | NOTE: <sup>1.</sup> Nominal values are for $T_A = 25^{\circ}C$ and $V_{CC} = 5.0 \text{ V}$ . ### A.C. Operating Characteristics During Read | | | Device<br>Number | | 2B13/<br>2B13H | | B13/<br>B13H | | Test | |---------------------|---------------------------------|------------------|------|----------------|------|--------------|-------|---------------------------| | Symbol | Parameter | Extension | Min. | Max. | Min. | Max. | Units | Conditions | | t <sub>AA</sub> | Address Access Time | -250 | | 250 | | 250 | ns | | | | | -300 | | 300 | | | ns | CE = OE = VIL | | | | -350 | | _ | | 350 | ns | | | tce | Chip Enable to Data Valid | -250 | | 250 | | 250 | ns | | | | | -300 | | 300 | | _ | ns | OE = ViL | | | | -350 | | _ | | 350 | ns | | | toe 1 | Output Enable to Data Valid | -250 | | 90 | | 90 | ns | | | | | -300 | | 90 | l — | _ | ns | CE = VIL | | | | -350 | - | - | | 110 | ns | | | t <sub>DF</sub> [2] | Output Enable to High Impedance | -250 | 0 | 70 | 0 | 70 | ns | | | | | -300 | 0 | 70 | _ | | ns | CE = VIL | | | | -350 | - | _ | 0 | 80 | ns | | | tон | Output Hold | All | 0 | | 0 | | ns | CE = OE = VIL | | CIN/COUT[3] | Input Capacitance | All | | 10 | | 10 | pF | V <sub>IN</sub> = 0 V for | | | Output Capacitance | All | | 10 | | 10 | pF | CIN, VOUT = 0 V | | | | | | | | | | for Cout, | | | • | | | | | | | T <sub>A</sub> = 25° C | ### Equivalent A.C. Test Conditions [6] Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V #### **READ TIMING** - 1. $\overline{\text{OE}}$ may be delayed to $t_{AA}$ $t_{OE}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{AA}$ -2. $t_{DF}$ is specified from $\overline{\text{OE}}$ oor $\overline{\text{CE}}$ , whichever occurs first. - 3. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. - 4. After tith hold time, from WE, the inputs CE, OE, Address and Data are latched and are "Don't Cares" until twe, Write Recovery Time, after the trailing edge of WE. - 5. The Write Recovery Time, t<sub>Wr,</sub> is the time after the trailing edge of WE that the latches are open and able to accept the next mode set-up conditions. Reference Table 1 (page 2) for mode control conditions. - 6. These are equivalent test conditions and actual test conditions are dependent on the tester. ### A.C. Operating Characteristics During Write/Erase (Over the operating Vcc and temperature range) | Symbol | Parameter | Min. | Max. | Units | |--------------------|-------------------------------------------------------------|------|------|-------| | t <sub>S</sub> | CE, OE or Address Setup to WE | 50 | | ns | | t <sub>DS</sub> | Data Setup to WE | 15 | | ns | | t <sub>H</sub> 4 | WE to CE, OE, Address or Data Change | 50 | | ns | | t <sub>WP</sub> | Write Enable (WE) Pulse Width<br>Byte Modes — M52B13/E52B13 | 9 | | | | | Byte Modes — M52B13H /E52B13H | 1 | | ms | | t <sub>WR</sub> 5 | WE to Mode change WE to Start of Next Byte Write Cycle | 50 | | ns | | Γ | WE to Start of Read Cycle | | 2 | μs | # 52B13/52B13H High Voltage Write Specifications Except for the functional differences noted here, the 52B13 and 52B13H operate to the same specifications, including the TTL W/E mode. | | | M52<br>E52 | | M521<br>E521 | | | |--------|----------------------------------------------|------------|------|--------------|------|-------| | Symbol | Function/Parameter | Min. | Max. | Min. | Max. | Units | | twp | Write Enable Pulse Width<br>Byte Write/Erase | 9 | 20 | 1 | 20 | ms | | | Chip Erase | 9 | 20 | 9 | 20 | ms | | VwE | WE Write/Erase Voltage<br>High Voltage Mode | 14 | 22 | 14 | 22 | v | #### BYTE ERASE OR BYTE WRITE TIMING Notes: See AC notes **Chip Erase Specifications** | Symbol | Parameter | Min. | Max. | Units | |------------------|---------------------|------|------|-------| | ts | ĈĒ, ĈĒ Setup to WĒ | 1 | | μs | | t <sub>OEH</sub> | OE Hold Time | 1 | | μs | | twp | WE Pulse Width | 10 | | ms | | t <sub>ER</sub> | Erase Recovery Time | | 10 | μs | ## Chip Erase Timing ## **Ordering Information** # 64K Electrically Erasable PROM #### Features - Full Military and Extended Temperature Range - M52B33/M52B33H: -55° to 125°C - E52B33/E52B33H: −40° to 85°C - 10,000 Write Cycles/Byte Over Temperature - Input Latches - 5 V ±10% V<sub>CC</sub> - 1 ms (52B33H) or 9 ms (52B33) TTL Byte Erase/Byte Write - Power Up/Down Protection - DITrace® - Fast Read Access Time—250 ns - Infinite Number of Read Cycles - JEDEC Approved Byte-Wide Memory Pinout ### Description SEEQ's M52B33 and E52B33 are 8192 x 8, 5V electrically erasable programmable read only memories (EEPROMs) which are specified over the military and extended temperature range respectively. They have input latches on all addresses, data, and control (chip and output) lines. In addition, for applications requiring fast byte write time (1 ms), an E52B33H and M52B33H are available. Data is latched and electrically written by a TTL pulse on the Write Enable pin. Once written, there is no limit to the number of times data may be read. The erasure time is under 10 ms, and each byte may be erased and written a minimum of 10,000 times. The E/M52B33 is available in a 28 pin cerdip or 32 pin leadless chip carrier. The pin configuration is to the JEDEC approved byte wide memory pinout for these two types of packages. These EEPROMs are ideal for applications that require a non-volatile memory with in-system write and erase capability. Dynamic configuration (the alteration of opening software in real-time) is made possible by this device. Applications will be found in military avionics systems, programmable character generators, selfcalibrating instrument/machines, programmable industrial controllers, and an assortment of other (continued on page 2) ### **Block Diagram** ### Pin Configurations #### Pin Names | A0-A4 | ADDRESSES - COLUMN (LOWER ORDER BITS) | |--------|-------------------------------------------------| | A5-A12 | ADDRESSES - ROW | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE OR ERASE), DATA OUTPUT (READ) | | CC | CHIP CLEAR | | N/C | NO CONNECT | **SEEQ** Technology, Incorporated systems. Designing the EEPROMs into eight and sixteen bit microprocessor systems is also simplified by utilizing the fast access time with zero wait states. The addition of the latches on all data, address and control inputs reduces the overhead on the system controller by eliminating the need for the controller to maintain these signals. This reduces IC count on the board and improves the system performance. ### **Device Operation** SEEQ E/M52B33 and E/M52B33H have six modes of operation (see Table 1) and require only TTL inputs to operate these modes. To write into a particular location, that byte must first be erased. A memory location is erased by having valid addresses. Chip Enable at a TTL low. Output Enable at TTL high, and TTL highs (logical 1's) presented to all the I/O lines. Write Enable is then brought to a TTL low level to latch all the inputs. The erase operation requires under 10 ms. A write operation is the same as an erase except true data is presented to the I/O lines. The 52B33H performs the same as the E/M52B33 except that the byte erase/byte write time has been enhanced to 1 ms. A characteristic of all EEPROMs is that the total number of write and erase cycles is not unlimited. The E/M52B33 is designed for applications requiring up to 10,000 write and erase cycles per byte over the temperature range. The write and erase cycling characteristics are completely byte independent. Adjacent bytes are not affected during write/erase cycling. After the device is written, data is read by applying a TTL high to $\overline{WE}$ , enabling the chip, and enabling the outputs. Data is available, $t_{CE}$ time after Chip Enable is applied or $t_{AA}$ time from the addresses. System power may be reduced by placing the device into a standby mode. Raising Chip Enable to a TTL high will reduce the power consumption by over 60%. #### DiTrace® SEEQ's family of EEPROMs incorporates a DiTrace field. The DiTrace feature is a method for storing production flow information in an extra row of EEPROM cells. As each major manufacturing operation is performed the DiTrace field is automatically updated to reflect the results of that step. These features establish manufacturing operation traceability of the packaged device back to the wafer level. Contact SEEQ for additional information on these features. ### Chip Clear Certain applications may require all bytes to be erased simultaneously. See A.C. Operating Characteristics for TTL chip erase timing specifications. ### Power Up/Down Considerations SEEQ's "52B" $E^2$ family has internal circuitry to minimize false erase or write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing or erasing under any one of the following conditions. - 1. Vcc is less than 3 V.[1] - 2. A negative Write Enable transition has not occurred when $V_{\rm CC}$ is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in a logical state other than that specified for a byte write in the Mode Selection table. #### Mode Selection (Table 1) | Func | tion CE<br>(Pin) (20) | CC<br>(1) | OE<br>(22) | WE<br>(27) | I/O<br>(11-13, 15-19) | |---------------------|-----------------------|------------|------------|------------|-----------------------------------| | Read | VIL | ViH | VIL | ·ViH | Dout | | Standby | ViH | Don't Care | Don't Care | Don't Care | High Z | | Byte Erase | VIL | ViH | ViH | ViL | D <sub>IN</sub> = V <sub>IH</sub> | | Byte Write | VIL | ViH | ViH | VIL | DiN | | Chip Clear | VIL | VIL | ViH | VIL | VIL OF VIH | | Write/Erase Inhibit | ViH | Don't Care | Don't Care | Don't Care | High Z | #### NOTE: 1. Characterized. Not tested. ### Absolute Maximum Stress Rating\* | Temperature | | |----------------------------|----------------| | Storage | 65°C to +150°C | | Under Bias | | | All inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | ### **Recommended Operating Conditions** | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | |---------------------------------------------|-------------------| | Temperature Range:<br>M52B33/M52B33H (Case) | -55° to + 125°C | | E52B33/E52B33H (Ambien | t) -40° to + 85°C | ### DC Operating Characteristics During Read or Erase/Write (Over the operating Vcc and temperature range) | Symbol | Parameter | Min. | Nom.[1] | Max. | Unit | Test Condition | |-------------------------------|-----------------------------------------------|------|---------|----------|----------|---------------------------------------| | liN | Input Leakage Current | | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max | | lo | Output Leakage Current | | | 10 | μΑ | Vout = Vcc Max | | lwe | Write Enable Leakage<br>Read Mode<br>W/E Mode | | | 10<br>10 | μA<br>μA | WE = VIH<br>WE = VIL | | Icc1 | Vcc Standby Current | | 15 | 50 | mA | CE = V <sub>IH</sub> | | I <sub>C</sub> C <sub>2</sub> | Vcc Active Current | | 50 | 120 | mA | CE = OE = VIL | | VIL | Input Low Voltage | -0.1 | | 0.8 | ٧ | | | ViH | Input High Voltage | 2 | | Vcc + 1 | V | | | VoL | Output Low Voltage | | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | Vон | Output High Voltage | 2.4 | | | ٧ | I <sub>OH</sub> = -400 μA | NOTE: See next page for notes. ### A.C. Operating Characteristics During Read (Over the operating V<sub>CC</sub> and temperature range) | | Parameter | Device<br>Number<br>Extension | | M52B33<br>M52B33H | | E52833<br>E52833H | | Test | |-------------------------------------------|---------------------------------|-------------------------------|------|-------------------|------|-------------------|----------|-------------------------------------------------------------| | Symbol | | | Min. | Max. | Min. | Max. | Unit | Conditions | | t <sub>AA</sub> | Address Access Time | -250<br>-300 | | 250<br>300 | | 250<br>300 | ns<br>ns | CE = OE = V <sub>IL</sub> | | tce | Chip Enable to Data Valid | -250<br>-300 | | 250<br>300 | | 250<br>300 | ns<br>ns | ŌĒ = V <sub>IL</sub> | | toe <sup>[2]</sup> | Output Enable to Data Valid | -250<br>-300 | | 90<br>90 | | 90<br>90 | ns<br>ns | CE = V <sub>IL</sub> | | t <sub>DF</sub> <sup>[3]</sup> | Output Enable to High Impedance | -250<br>-300 | 0 | 70<br>70 | 0 | 70<br>70 | ns<br>ns | CE = VIL | | tон | Output Hold | All | 0 | | 0 | | ns | CE = OE = VIL | | C <sub>IN</sub> /<br>C <sub>OUT</sub> [4] | Input/Output Capacitance | All | | 10 | | 10 | pF | VIN = 0 V for<br>CIN, VOUT = 0 V<br>for COUT,<br>TA = 25° C | ### **Read Cycle Timing** #### NOTES: - Nominal values are for T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5.0 V. OE may be delayed to t<sub>AA</sub> t<sub>OE</sub> after the falling edge of $\overline{\text{CE}}$ without impact on t<sub>AA</sub>. t<sub>DF</sub> is specified from $\overline{\text{OE}}$ or $\overline{\text{CE}}$ , whichever occurs first. - 5. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. - 5. After t<sub>H</sub>, hold time, from WE, the inputs CE, OE, CC. Address and Data are latched and are "Don't Cares" until t<sub>WR</sub>, Write Recovery Time, after the trailing edge of WE. - 6. The Write Recovery Time, twn, is the time after the trailing edge of WE that the latches are open and able to accept the next mode set-up conditions. Reference Table 1 (page 2) for mode control conditions. - 7. These are equivalent test conditions and actual test conditions are dependent on the tester. ### A.C. Operating Characteristics During Write/Erase (Over the operating Vcc and temperature range) | | | Lir | nits | ] | |-------------------------------|--------------------------------------------------------------------------------|------|------|----------| | Symbol | Parameter | Min. | Max. | Units | | ts | CE, OE or Address Setup to WE | 50 | | ns | | tos | Data Setup to WE | 15 | | ns | | t <sub>H</sub> <sup>[5]</sup> | WE to CE, OE, Address or Data Change | 50 | | ns | | twp | Write Enable, (WE) Pulse Width Byte Modes — M52B33/E52B33 Byte Modes — M52B33H | 9 | | ms<br>ms | | twR <sup>[6]</sup> | WE to Mode Change WE to Next Byte Write/Erase Cycle | 50 | | ns | | | WE to Start of a Read Cycle | 1 | | μS | ### Equivalent A.C. Test Conditions[7] Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ### Byte Erase or Byte Write Cycle Timing NOTES: See previous page for notes. SEEQ Technology, Incorporated # A.C. Operating Characteristics During Chip/Erase (Over the operating V<sub>CC</sub> and temperature range) | Symbol | Parameter | Min. | Max. | Units | |-------------------------------|---------------------------------------------------------------------------------------------|------|------|-------| | ts | CC, CE OE Setup to WE | 50 | | ns | | t <sub>H</sub> <sup>[4]</sup> | WE to CE, OE, CC change | 50 | | ns | | twp | Write Enable (WE) Pulse Width<br>Chip Erase — M52B33/M52B33H<br>Chip Erase — E52B33/E52B33H | 10 | | ms | | twn <sup>[5]</sup> | WE to Mode change<br>WE to Start of Next Byte Write Cycle | 50 | | ns | | 1 | WE to Start of Read Cycle | | 1 | μs | ### TTL Chip Erase Timing NOTE: Address, Data are don't care during Chip Erase. ## **Ordering Information** SECQ Technology, Incorporated # **E/M2816A** Timer E<sup>2</sup> # 16K Electrically Erasable PROMs October 1988 #### Features - High Endurance Write Cycles - 2816A: 10,000 Cycles/Byte Minimum - On-Chip Timer - Automatic Erase and Write Time Out - All Inputs Latched by Write or Chip Enable - 5 V ± 10% Power Supply - Power Up/Down Protection Circuitry - 250 ns max. Access Time - Low Power Operation - 110 mA max. Active Current - 40 mA max. Standby Current - JEDEC Approved Byte-Wide Pinout - Military and Extended Temperature Range - −55°C to +125°C: M2816A (Military) - -40°C to +85°C: E2816A (Extended) ### Description SEEQ's E/M2816A are 5V only, 2K x 8 electrically erasable programmable read only memories (EEPROM). EEPROMs are ideal for applications which require non-volatility and in-system data modification. The endurance, the minimum number of times that a byte may be written, is 10 thousand for the E/M2816A. The E/M2816A's high endurance was accomplished using SEEQ's proprietary oxyntride EEPROM process and its innovative Q Cell<sup>TM</sup> design. The E/M2816A is ideal for systems that require frequent updates. There is an internal timer that automatically times out the write time. A separate erase cycle is not required and the minimum write enable (WE) pulse width needs to be only 150 ns. The on-chip timer, along with the inputs being latched by a write or chip enable signal edge, frees the microcomputer system (continued on next page) #### **Block Diagram** ### Pin Configuration #### Pin Names | A <sub>0</sub> -A <sub>10</sub> | ADDRESSES | |---------------------------------|------------------------------------------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE OR<br>ERASE)<br>DATA OUTPUT (READ) | **SEEQ**MD400017/B for other tasks during the write time. The E/M2816's write time is 10 ms. Once a byte is written, it can be read in 250 ns. The inputs are TTL for both the byte write and read mode. ### **Device Operation** There are five operational modes (see Table 1) and, except for the chip erase $mode^{\{1\}}$ , only TTL inputs are required. To write into a particular location, a TTL low is applied to the write enable $(\overline{WE})$ pin of a selected $(\overline{CE}|$ low) device. This, combined with output enable $(\overline{OE})$ being high, initiates a write cycle. During a byte write cycle, addresses are latched on the last falling edge of $\overline{CE}$ or $\overline{WE}$ and data is latched on the first rising edge of $\overline{CE}$ or $\overline{WE}$ . An internal timer times out the required byte write time. An automatic byte erase is performed internally in the byte write mode. ### Mode Selection (Table 1) | MODE | CE | ŌĒ | WE | 1/0 | |------------------|-----|-----------------|-----------------|----------------------------| | Read | VIL | VIL | V <sub>IH</sub> | Dout | | Standby | ViH | Х | Х | High Z | | Byte Write | VIL | V <sub>IH</sub> | VIL | DiN | | Write<br>Inhibit | X | V <sub>IL</sub> | X<br>Vih | High Z/Dout<br>High Z/Dout | X: Any TTL level. ### Power Up/Down Considerations The E/M2816A has internal circuitry to minimize a false write during system $V_{CC}$ power up or down. This circuitry prevents writing under any one of the following conditions. - 1. V<sub>CC</sub> is less than 3 V. [2] - 2. A negative Write Enable (WE) transition has not occurred when V<sub>CC</sub> is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in a logical state other than that specified for a byte write in the Mode Selection table. ### Absolute Maximum Stress Ratings\* | remperature | | |----------------------------|-----------------| | Storage | -65°C to +150°C | | Under Bias | -65°C to +135°C | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Recommended Operating Conditions** | | M2816A | E2816A | | |--------------------------------|-----------------------|-------------------------|--| | Temperature Range | (Case) −55°C to 125°C | (Ambient) -40°C to 85°C | | | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | 5 V ± 10% | | ### **Endurance and Data Retention** | Condition | Symbol | Parameter | Value | Units | |-----------------|-------------------|-----------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | #### NOTES: 1. Chip Erase is an optional mode. 2. Characterized. Not tested. # **DC Operating Characteristics** (Over the operating V<sub>CC</sub> and temperature range) | | | L | imits | | | |--------|--------------------------------|------|-------|-------|-------------------------------------------------------------------------------------------------| | Symbol | Parameter Min. Ma | | Max. | Units | Test Condition | | Icc · | Active V <sub>CC</sub> Current | | 125 | mA | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = 5.5 V | | ISB | Standby Vcc Current | | 40 | mA | $\overline{CE} = V_{IH}, \ \overline{OE} = V_{IL}; \ AII \ I/O's$<br>Open; Other Inputs = 5.5 V | | ILI | Input Leakage Current | | 10 | μА | V <sub>IN</sub> = 5.5 V | | ILO | Output Leakage Current | | 10 | μА | V <sub>OUT</sub> = 5.5 V | | ViL | Input Low Voltage | -0.1 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | 6 | V | | | VoL | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Voн | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -400 μA | # AC Characteristics **Read Operation** (Over the operating V<sub>CC</sub> and temperature range) | | | E/M28 | 16A-250 | E/M281 | 16A-350 | | |--------------------------------|---------------------------------|-------|---------|--------|---------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | t <sub>RC</sub> | Read Cycle Time | 250 | | 350 | | ns | | toe | Chip Enable Access Time | | 250 | | 350 | ns | | t <sub>AA</sub> | Address Access Time | | 250 | | 350 | ns | | t <sub>OE</sub> | Output Enable Access Time | | 90 | | 100 | ns | | t <sub>LZ</sub> | CE to Output in Low Z | 10 | | 10 | | ns | | t <sub>HZ</sub> | CEto Output in High Z | | 100 | | 100 | ns | | t <sub>OLZ</sub> | OE to Output in Low Z | 50 | | 50 | | ns | | tonz | OE to Output in High Z | | 100 | | 100 | ns | | tон <sup>[1]</sup> | Output Hold from Address Change | 20 | | 20 | | ns | | t <sub>PU</sub> <sup>[1]</sup> | CE to Power-up Time | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[1]</sup> | CE to Power Down Time | | 50 | | 50 | ns | # Capacitance [2] TA=25°C, f=1 MHz | Symbol | Parameter | Max | Conditions | |--------|------------------------|-------|-----------------| | CIN | Input Capacitance | 6 pF | $V_{IN} = 0 V$ | | Соит | Data (I/O) Capacitance | 10 pF | $V_{I/O} = 0 V$ | # E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|---------|---------------------------------| | V <sub>ZAP</sub> [1] | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | # Equivalent A.C. Test Conditions Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ## NOTES: 1. Characterized. Not tested. 2. This parameter measured only for the initial qualification and after process or design changes which may affect capacitance. # Read Cycle Timing # **AC Characteristics** $\label{eq:Write Operation} \textbf{ (Over the operating V}_{CC} \text{ and temperature range)}$ | Symbol | | E/M281 | 6A-250 | E/M2816A-350 | | 1 | |---------------------|--------------------------|--------|--------|--------------|------|-------| | | Parameter | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | ms | | t <sub>AS</sub> | Address Set Up Time | 10 | | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | 70 | | ns | | t <sub>CS</sub> | Write Set Up Time | 0 | | 0 | | ns | | t <sub>CH</sub> | Write Hold Time | 0 | | 0 | | ns | | t <sub>CW</sub> | CE to End of Write Input | 150 | | 150 | | ns | | t <sub>OES</sub> | OE Set Up Time | 10 | | 10 | | ns | | toeh | OE Hold Time | 10 | | 10 | | ns | | t <sub>WP</sub> [1] | WE Write Pulse Width | 150 | | 150 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | ns | | t <sub>DV</sub> [2] | Data Valid Time | | 1 | | 1 | μs | | t <sub>DS</sub> | Data Set Up Time | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | ns | # Notes: - 1. $\overline{\text{WE}}$ is noise protected. Less than a 20 ns write pulse will not activate a write cycle. - 2. Data must be valid within 1 $\mu$ s maximum after the initiation of a write cycle. TTL Byte Write Cycle # CE CONTROLLED WRITE CYCLE # **Ordering Information** # seeq # E/M2817A Timer E<sup>2</sup> # 16K Electrically Erasable PROMs February 1987 ## Features - Military and Temperature Range - -55°C to +125°C: M2817A (Military) - −40°C to +85°C: E2817A (Extended) - Read/Busy Pin - High Endurance, 10,000 Byte Write Cycles Minimum - On-Chip Timer - Automatic Byte Erase Before Byte Write - 5 V ± 10% Power Supply - Power Up/Down Protection Circuitry - 250 ns max. Access Time - Low Power Operation - 110 mA Active Current - 40 mA Standby Current - JEDEC Approved Byte-Wide Pinout # Description SEEQ's M2817A is a 5 V only, 2K x 8 electrically erasable programmable read only memory (EEPROM). It is packaged in a 28 pin package and has a ready/busy pin. This EEPROM is ideal for applications which require non-volatility and insystem data modification. The endurance, the minimum number of times which a byte may be written, is 10 thousand cycles. The M2817A has an internal timer that automatically times out the write time. The on-chip timer, along with the input latches, frees the microcomputer system for other tasks during the write time. The 2817A's write cycle time is 10 ms over the military temperature # Pin Configuration range. An automatic byte erase is performed before a byte operation is started. Once a byte has been written, the ready/busy pin signals the microprocessor that it is available for another write or a read cycle. All inputs are TTL for both the byte write and read mode. Data retention is specified for ten years. # **Device Operation** There are five operational modes (see Table 1) and, except for the chip erase mode,[1] only TTL inputs are required. To write into a particular location, a TTL low is applied to the write enable (WE) pin of a selected (CE low) device. This, combined with output enable (OE) being high, initiates a write cycle. During a byte write cycle, addresses are latched on either the falling edge of CE or WE, whichever one occurred last. Data is latched on the rising edge of CE or WE, whichever one occured first. The byte is automatically erased before data is written. While the write operation is in progress, the RDY/BUSY output is at a TTL low. An internal timer times out the required byte write time and at the end of this time, the device signals the RDY/BUSY pin to a TTL high. The RDY/ BUSY pin is an open drain output and a typical 3K $\Omega$ pull-up resistor to V<sub>CC</sub> is required. The pull-up resistor value is dependent on the number of OR-tied 2817A RDY/BUSY pins. # Mode Selection (Table 1) | Mode/Pin | CE | ŌĒ | WE | 1/0 | RDY/BUSY | |------------------|-----|-----------------|----------|----------------------------|------------------| | Read | VIL | VIL | ViH | Dout | High Z | | Standby | ViH | Х | Х | High Z | High Z | | Byte Write | VIL | ViH | ViL | Din | VoL | | Write<br>Inhibit | X | V <sub>IL</sub> | X<br>ViH | High Z/Dout<br>High Z/Dout | High Z<br>High Z | X: Any TTL Level. # Power Up/Down Considerations The M2817A has internal circuitry to minimize a false write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing under any one of the following conditions. - 1. V<sub>CC</sub> is less than 3 V. [2] - 2. A negative Write Enable ( $\overline{WE}$ ) transition has not occurred with $V_{CC}$ is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in TTL logical states other than that specified for a byte write in the Mode Selection table. # Absolute Maximum Stress Ratings\* | Temperature | | |----------------------------|-----------------| | Storage | -65°C to +150°C | | Under Bias | -10°C to +135°C | | All Inputs or Outputs with | | | Respect to Ground | +6V to −0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | M2817A-300<br>M2817A-250 | E 2817A-300<br>E 2817A-250 | |------------------------------|--------------------------|----------------------------| | V <sub>CC</sub> Power Supply | 5 V ± 10% | 5 V ± 10% | | Temperature Range | (Case) -55°C to +125°C | (Ambient) -40°C to +85°C | # **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | NOTES: 1. Chip Erase is an optional mode. 2. Characterized. Not tested. Technology, Incorporated # **D.C. Operating Characteristics** (Over the operating Vcc and temperature range) | | | L | mits | | | |--------|-----------------------------------------------|------|---------|-------|-------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | Icc | Active Vcc Current (Includes Write Operation) | | 110 | mA | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = 5.5 V | | IsB | Standby Vcc Current | | 40 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O<br>Open; Other Inputs = 5.5 V | | ILI | Input Leakage Current | | 10 | μΑ | V <sub>IN</sub> = 5.5 V | | llo | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> = 5.5 V | | VIL | Input Low Voltage | -0.1 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | Vcc + 1 | V | | | VoL | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Vон | Output High Voltage | 2.4 | | V | IOH = -400 μA | # A.C. Characteristics **Read Operation** (Over the operating V<sub>CC</sub> and temperature range) | | | Limits | | | | | | |-----------------|---------------------------------------------------------------------------------------------|----------------|------|--------|--------------|-------|---------------------------| | | | E/M2817A-250 E | | E/M281 | E/M2817A-300 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | Test Conditions | | t <sub>RC</sub> | Read Cycle Time | 250 | | 300 | | ns | CE = OE = VIL | | tce | Chip Enable Access Time | | 250 | | 300 | ns | OE = VIL | | tAA | Address Access Time | | 250 | | 300 | ns | CE = OE = VIL | | toe | Output Enable Access Time | | 90 | | 100 | ns | CE = VIL | | t <sub>DF</sub> | Output Enable High to Output<br>Not being Driven | 0 | 60 | 0 | 60 | ns | CE = V <sub>IL</sub> | | tон | Output Hold from Address Change, Chip<br>Enable, or Output Enable whichever occurs<br>first | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | # Capacitance[1] TA=25°C, f=1 MHz | Symbol | Parameter | Max | Conditions | |--------|------------------------|-------|-------------------------| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = 0 V | | Соит | Data (I/O) Capacitance | 10 pF | $V_{1/0} = 0 \text{ V}$ | # A.C. Test Conditions Output Load: 1 TTL gate and $C_I = 100 pF$ Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V # E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|---------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | # **AC Characteristics** Write Operation (Over the operating Vccand temperature range) | | | | } | | | | |---------------------|------------------------------------------|-------|---------|--------------|------|-------| | | | E/M28 | 17A-250 | E/M2817A-300 | | 1 | | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | | tas | Address to Write Set Up Time | 10 | | 10 | | ns | | tcs | CE to Write Set Up Time | 10 | | 10 | | ns | | t <sub>WP</sub> [3] | WE Write Pulse Width | 150 | | 150 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | 50 | | ns | | t <sub>DS</sub> | Data Set Up Time | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | ns | | tcн | CE Hold Time | 0 | | 0 | | ns | | toes | OE Set Up Time | 10 | | 10 | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | 10 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | ns | | t <sub>DV</sub> [4] | Data Valid Time | | 1 | | 1 | μs | | t <sub>DB</sub> | Time to Device Busy | | 200 | | 200 | ns | | twR | Write Recovery Time<br>Before Read Cycle | | 10 | | 10 | μs | | twc | Byte Write Time | | 10 | | 10 | ms | ## NOTES: - 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. - 2. Characterized. Not tested. 3. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle. - 4. Data must be valid within 1 ms maximum after the initiation of a write cycle. Technology, Incorporated # Write Cycle Timing # **Ordering Information** # M2864/M2864H E2864/E2864H Timer E<sup>2</sup> # 64K Electrically Erasable ROMs October 1987 ## **Features** - **■** 64K EEPROM - Military Temperature M2864 - Extended Temperature E2864 - Ready/Busy Pin - High Endurance Write Cycles - 10,000 Cycles/Byte Minimum - On-Chip Timer - Automatic Byte Erase Before Byte Write - 2 ms Byte Write (M2864H) - 5 V±10% Power Supply - Power Up/Down Protection Circuitry - 250 ns max. Access Time ## Description SEEQ's M2864 is a 5 V only, 8K x 8 NMOS electrically erasable programmable read only memory (EEPROM). It is packaged in a 28 pin package and has a ready/busy pin. This EEPROM is ideal for applications which require non-volatility and in-system data modification. The endurance, the number of times which a byte may be written, is a minimum of 10 thousand cycles. The EEPROM has an internal timer that automatically times out the write time. The on-chip timer, along with the input latches, frees the microcomputer system for other tasks during the write time. The standard byte write cycle time is 10 ms. For systems requiring faster byte write, an M2864H is specified at 2 ms. An automatic byte erase is performed before a byte operation is started. Once a byte has been written, the ready/busy pin signals the microprocessor that it is available for another write or a read cycle. All inputs are TTL for both the byte write and read mode. Data retention is specified for ten years. These two timer EEPROMs are ideal for systems with limited board area. For systems where cost is important, SEEQ has a latch only "52B" family at 16K and 64K bit densities. All "52B" family inputs, except for write enable, are latched by the falling edge of the write enable signal. # Pin Configuration SEEQ Technology, Incorporated # M2864/M2864H E2864/E2864H # **Device Operation** There are five operational modes (see Table 1) and, except for the chip erase mode, only TTL inputs are required. To write into a particular location, a 150 ns. TTL pulse is applied to the write enable (WE) pin of a selected (CE low) device. This, combined with output enable (OE) being high, initiates a 10 ms write cycle. During a byte write cycle, addresses are latched on either the falling edge of CE or WE. whichever one occurred last. Data is latched on the rising edge of CE or WE, whichever one occurred first. The byte is automatically erased before data is written. While the write operation is in progress, the RDY/BUSY output is at a TTL low. An internal timer times out the required byte write time and at the end of this time, the device signals the RDY/BUSY pin to a TTL high. The RDY/BUSY pin is an open drain output and a typical 3K $\Omega$ pull-up resistor to $V_{CC}$ is required. The pull-up resistor value is dependent on the number of OR-tied RDY/BUSY pins. If RDY/BUSY is not used it can be left unconnected. # Mode Selection (Table 1) | Mode/Pin | CE<br>(20) | OE<br>(22) | WE<br>(27) | I/O<br>(11-13,15-19) | RDY/<br>BUSY<br>(1)* | |------------------|-----------------|----------------------|----------------------|----------------------------------------------------|----------------------| | Read | VIL | VIL | ViH | Dout | High Z | | Standby | V <sub>IH</sub> | Х | Х | High Z | High Z | | Byte Write | VIL | V <sub>IH</sub> | VIL | DiN | Vol | | Write<br>Inhibit | X | V <sub>IL</sub><br>X | X<br>V <sub>IH</sub> | High Z/D <sub>OUT</sub><br>High Z/D <sub>OUT</sub> | High Z<br>High Z | \*Pin 1 has an open drain output and requires an external 3K resistor to $V_{CC}$ . The resistor value is dependent on the number of OR-tied RDY/BUSY pins. # Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature is optional and the timing specifications are available from SEEQ. # Power Up/Down Considerations The M2864 has internal circuitry to minimize a false write during system $V_{\rm CC}$ power up or down. This circuitry prevents writing under any one of the following conditions. 1. V<sub>CC</sub> is less than 3 V. [1] Temperature 2. A negative Write Enable ( $\overline{WE}$ ) transition has not occurred when $V_{CC}$ is between 3 V and 5 V. Writing will also be prevented if $\overline{CE}$ or $\overline{OE}$ are in TTL logical states other than that specified for a byte write in the Mode Selection table. # Absolute Maximum Stress Ratings\* | Storage<br>Under Bias | | |----------------------------------------------|--| | All Inputs or Outputs with Respect to Ground | | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | M2864<br>M2864H | E2864<br>E2864H | |--------------------------------|------------------------|--------------------------| | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | 5 V ± 10% | | Temperature Range | (Case) -55°C to +125°C | (Ambient) -40°C to +85°C | # **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | NOTE: 1 - Characterized. Not tested. # M2864/M2864H E2864/E2864H # DC Operating Characteristics (Over the operating Vcc and temperature range) | | | Li | Limits | | | |--------|-----------------------------------------------|------|---------|-------|----------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | lcc | Active Vcc Current (Includes Write Operation) | | 120 | mA | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = V <sub>CC</sub> Max. | | ISB | Standby Vcc Current | | 50 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = V <sub>CC</sub> Max. | | lu | Input Leakage Current | | 10 | μА | V <sub>IN</sub> = V <sub>CC</sub> Max. | | lLO | Output Leakage Current | | 10 | μΑ | Vout = Vcc Max. | | VIL | Input Low Voltage | -0.1 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | Vcc + 1 | V | | | VoL | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Vон | Output High Voltage | 2.4 | | ٧ | I <sub>OH</sub> = -400 μA | # AC Characteristics Read Operation (Over the operating VCC and temperature range) | | | | | Lir | nits | 1 | | | | |--------|---------------------------------------------------------------------------------------------|------|--------------------|------|--------------------|------|-------|-------|----------------------------| | | | 1 | 64H-250<br>364-250 | | 84H-300<br>864-300 | M286 | 4-350 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test Conditions | | trc | Read Cycle Time | 250 | | 300 | | 350 | | ns | CE = OE = VIL | | tce | Chip Enable Access Time | | 250 | | 300 | | 350 | ns | OE = VIL | | taa | Address Access Time | | 250 | | 300 | | 350 | ns | CE = OE = VIL | | toe | Output Enable Access Time | | 90 | | 100 | | 100 | ns | CE = VIL | | tDF | Output Enable High to Output Not being Driven | 0 | 60 | 0 | 60 | 0 | 80 | ns | CE = VIL | | tон | Output Hold from Address Change, Chip<br>Enable, or Output Enable whichever occurs<br>first | 0 | | 0 | | 0 | | ns | CE or OE = V <sub>IL</sub> | SEEQ Technology, Incorporated # M2864/M2864H E2864/E2864H # Capacitance TA[1] = 25°C; f = 1 MHz | Symbol | Parameter | Max. | Conditions | |--------|-------------------|-------|------------------------| | CIN | Input Capacitance | 6 pF | VIN = 0 V | | Соит | Data (I/O) Cap, | 10 pF | V <sub>I/O</sub> = 0 V | # **AC Test Conditions** Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V # E.S.D. Characteristics[4] | Symbol | Parameter | Value | Test Conditions | |--------|---------------------|---------|---------------------------------| | VZAP | E.S.D.<br>Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | AC Characteristics Write Operation (Over operating temperature and V<sub>CC</sub> range) | | | Limits | | | | | | | |---------------------|-----------------------------------------------|-----------------------------|------|-----------------------------|------|-----------------------------|------|-------| | | | E/M2864H-250<br>E/M2864-250 | | E/M2864H-300<br>E/M2864-300 | | E/M2864H-350<br>E/M2864-350 | | ] | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time/Byte<br>Standard Family Only | | 10 | | 10 | | 10 | ms | | | "H" Family Only | | 2 | | 2 | | _ | ms | | tas | Address to WE Set Up Time | 10 | | 10 | | 10 | | ns | | tcs | CE to Write Set Up Time | 0 | | 0 | | 0 | | ns | | tw <sub>P</sub> [2] | WE Write Pulse Width | 150 | | 150 | | 150 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | 50 | | 70 | | ns | | t <sub>DS</sub> | Data Set Up Time | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 20 | | 20 | | 20 | | ns | | t <sub>CH</sub> | CE Hold Time | 0 | | 0 | | 0 | | ns | | toes | ŌĒ Set Up Time | 10 | | 10 | | 10 | | ns | | toen | OE Hold Time | 10 | | 10 | | 10 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | 50 | | 50 | | ns | | t <sub>DV</sub> [3] | Data Valid Time | | 1 | | 1 | | 1 | μS | | t <sub>DB</sub> | Time to Device Busy | | 200 | | 200 | | 200 | ns | | twR | Write Recovery Time<br>Before Read Cycle | | 10 | | 10 | | 10 | μS | - 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. - 2. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle. - 3. Data must be valid within 1 $\mu$ s maximum after the initiation of a write cycle. - 4. Characterized. Not tested. # **Ordering Information** # seeq # **E/M28C64** Timer E<sup>2</sup> # 64K Electrically Erasable PROM PRELIMINARY DATA SHEET October, 1988 ## Features - Military and Extended Temperature Range - −55°C to +125°C Operation (Military) - -40°C to +85°C Operation (Extended) - CMOS Technology - Low Power - 60 mA Active - 250 μA Standby - Page Write Mode - 64 Byte Page - 160 us Average Byte Write Time - Byte Write Mode - Write Cycle Completion Indication - DATA Polling - On Chip Timer - · Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte Minimum - 10 Year Data Retention - Power Up/Down Protection Circuitry - 200 ns Maximum Access Time - JEDEC Approved Byte Wide Pinout # Description SEEQ's E/M28C64 is a CMOS 5V only, 8K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS Process and is available in both a 28 pin Cerdip package as well as a Leadless Chip Carrier (LCC). The E/M28C64 is ideal for applications which require low power consumption, nonvolatility and in system reprogrammability. The endurance, the number of times a byte can be written. is specified at 10,000 cycles per byte and is typically 1,000,000 cycles per byte. The extraordinary high endurance was accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative O Cell<sup>™</sup> design. System reliability, in all applications, is higher because of the low failure rate of the Q Cell. The E/M28C64 has an internal timer which The E/M28C64 has an internal timer which automatically times out the write time, the onchip timer, along with input latches free the micro # Pin Configuration | | | _ | | |-------------------|----|----|---------------------| | NC 📮 | 1 | 28 | ⊋ Vcc | | A <sub>12</sub> 📮 | 2 | 27 | ⊋ WE | | A7 🗔 | 3 | 26 | ⊇ NC | | A6 🗍 | 4 | 25 | A8 | | A5 🔾 | 5 | 24 | A <sub>9</sub> | | A4 📮 | 6 | 23 | A <sub>11</sub> | | A3 📮 | 7 | 22 | <b>D</b> <u>o</u> E | | A <sub>2</sub> | 8 | 21 | A <sub>10</sub> | | A1 📮 | 9 | 20 | CE | | Ao 🖫 | 10 | 19 | 1/07 | | I/O <sub>0</sub> | 11 | 18 | 1/06 | | 1/01 | 12 | 17 | 1/05 | | 1/02 | 13 | 16 | 1/04 | | GND 📮 | 14 | 15 | <b>5</b> 1/0₃ | | 7 | | | | | | | | | DUAL-IN-LINE TOP VIEW # Pin Names | A <sub>0-5</sub> | ADDRESSES-COLUMN | |---------------------------------|------------------------------------------| | A <sub>6</sub> -A <sub>12</sub> | ADDRESSES-ROW | | ĈĖ | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | | NC | NO CONNECTION | Q Cell is a trademark of SEEQ Technology, Inc. SEEQ Technology, Incorporated PRELIMINARY DATA SHEET processor for other tasks while the part is busy writing. The E/M28C64's write cycle time is 10 ms. An automatic erase is performed before a write. The DATA polling feature of the E/M28C64 can be used to determine the end of a write cycle. Once the write cycle has been completed, data can be read in a maximum of 200 ns. Data retention is specified for 10 years. # **Device Operation** # **Operational Modes** There are five operational modes (see Table 1) and, except for the chip erase mode, only TTL inputs are required. A Write can only be initiated under the conditions shown. Any other conditions for $\overline{CE}$ , $\overline{OE}$ , and $\overline{WE}$ will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of aforementioned three input lines. # **Mode Selection** | MODE | CE | ŌĒ | WE | 1/0 | |------------------|------------------|-----------------|----------------------|------------------------------------------------| | Read | VIL | VIL | VIH | Dout | | Standby | ViH | Х | Х | HI Z | | Write | VIL | ViH | ViL | Din | | Write<br>Inhibit | X<br>X | V <sub>IL</sub> | X<br>V <sub>IH</sub> | HI Z/D <sub>OUT</sub><br>HI Z/D <sub>OUT</sub> | | Chip Erase | V <sub>I</sub> L | VH | VIL | Х | X: Any TTL level V<sub>H</sub>: High Voltage # Reads A read is accomplished by presenting the address of the desired byte to the address inputs. Once the address is stable, $\overline{CE}$ is brought to a TTL low in order to enable the chip. The $\overline{WE}$ pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing Output Enable $(\overline{OE})$ to a TTL low. During read, the address, $\overline{CE}$ , $\overline{OE}$ , and I/O latches are transparent. # Writes To write into a particular location, the address must be valid and a TTL low applied to the Write Enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This combined with Output Enable ( $\overline{OE}$ ) being high, initiates a write cycle. During write cycle, all inputs except data are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred last. Write enable needs to be at a TTL low only for the specified $t_{WP}$ time. Data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred first. An automatic erase is perfomed before data is written. # Write Cycle Control Pins For system design simplification, the E/M28C64 is designed such that either the $\overline{CE}$ or $\overline{WE}$ pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either $\overline{CE}$ or $\overline{WE}$ signal to latch addresses and the earliest low-to-high transition to latch the data. Address and $\overline{DE}$ setup and hold are with respect to the later of $\overline{CE}$ or $\overline{WE}$ ; data setup and hold is with respect to the earlier of $\overline{WE}$ or $\overline{CE}$ . To simplify the following discussion, the $\overline{WE}$ pin is used as the write cycle control pin throughout the rest of this data sheet. Timing diagrams of both write cycles are included in the AC Characteristics. # Write Mode One to 64 bytes of data can be randomly loaded into the page. The part latches row addresses, A6-A12, during the first byte write. These addresses are latched on the falling edge of the WE signal and are ignored after that until the end of the write cycle. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses, A0-A5, which are used to select different locations of the page, are latched every time a new write initiated. These addresses and the $\overline{OE}$ state (high) are latched on the falling edge of $\overline{WE}$ signal. For proper write initiation and latching, the $\overline{WE}$ pin has to stay low for a minimum of $t_{WP}$ ns. Data is latched on the rising edge of $\overline{WE}$ , allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the E/M28C64 latches data and starts the internal page load timer. The timer is reset on the falling edge of the $\overline{WE}$ signal if another write is initiated before the timer has timed out. The timer stays reset while the $\overline{WE}$ pin is kept low. If no additional write cycles have been initiated within $t_{BLC}$ after the last $\overline{WE}$ low to high transition, the part terminates the page load cycle and starts the internal write. During this time which takes a maximum of 10 ms, the device ignores any additional write attempts. The part can be read to determine the end of write cycle ( $\overline{DATA}$ polling). # **Extended Page Load** In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time (t<sub>BLC</sub>). Since some applications may not be able to sustain transfers at this minimum rate, the E/M28C64 permits an extended page load cycle. To do this, the write cycle must be "stretched" by maintaining WE low, assuming a write enable-controlled cycle, and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will not start the page load timer. When WE returns high, the input data is latched and the page load cycle timer begins. In CE controlled write the same is true, with CE holding the timer reset instead of WE. # **DATA** Polling The E/M28C64 has a maximum write cycle time of 10 ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual endpoint of a write cycle. If a read is performed to any address while the E/M28C64 is still writing, the device will present the ones-complement of the last byte written. When the E/M28C64 has completed its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. A DATA polling read can occur immediately after a byte is loaded into a page, prior to the initiation of the internal write cycle. DATA polling attempted during the middle of a page load cycle will present a ones-complement of the most recent data byte loaded into the page. Timing for a DATA polling read is the same as a normal read. # Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. # Power Up/Down Considerations There is internal circuitry to minimize a false write during power up or power down. This circuitry prevents writing under any one of the following conditions: - 1. V<sub>CC</sub> is less than V<sub>Wi</sub>V - 2. A high to low Write Enable (WE) transition has not occurred when the V<sub>CC</sub> supply is between V<sub>WI</sub>V and V<sub>CC</sub> with CE low and OE high. Writing will also be inhibited when $\overline{WE}$ , $\overline{CE}$ , or $\overline{OE}$ are in TTL logical states other than that specified for a write in the Mode Selection table. # Absolute Maximum Stress Range\* | Temperature Storage | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D.C. Voltage applied to all Inputs or Outputs with respect to ground+6.0 V to -0.5 V Undershoot pulse of less than 10 ns (measured at 50% point) applied to all inputs or outputs with respect to ground1.0 V Overshoot pulse of less than 10 ns (measured at 50% point) applied to all inputs or outputs with respect to ground+7.0 V | \*COMMENT: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | M28C64 | E28C64 | |------------------------------|------------------------|--------------------------| | Temperature Range | (Case) -55°C to +125°C | (Ambient) -40°C to +85°C | | V <sub>CC</sub> Power Supply | 5 V ± 10% | 5 V ± 10% | # **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | # DC Characteristics (Over operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | Li | mits | | | |---------------------|--------------------------------------------------|------|------|-------|---------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | Icc | Active Vcc Current | | 60 | mA | $\overline{CE} = \overline{OE} = V_{IL}$ ; All I/O Open;<br>Other Inputs = $V_{CC}$ Max.;<br>Max read or write cycle time | | I <sub>SB1</sub> | Standby Vcc Current<br>(TTL Inputs) | | 2 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = ANY TTL LEVEL | | I <sub>SB2</sub> | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 250 | μΑ | CE = V <sub>CC</sub> −0.3<br>Other inputs = V <sub>IL</sub> to V <sub>IH</sub><br>All I/O Open | | <sub> L</sub> [2] | Input Leakage Current | | 1 | μΑ | VIN = VCC Max. | | loL | Output Leakage Current | | 10 | μΑ | Vout = Vcc Max. | | VIL | Input Low Voltage | -0.3 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | 6 | V | | | VoL | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | Vон | Output High Voltage | 2.4 | | V | Ιοн= -400 μΑ | | V <sub>WI</sub> [1] | Write Inhibit Voltage | 3.8 | | V | | ## Notes: - 1. Characterized. Not tested. - 2. Inputs only. Does not include I/O. # AC Characteristics Write Operation (Over the operating temperature and Vcc range, unless otherwise specified) | | | | - | | Lir | nits | | | | | |------------------|--------------------------------------------------------|-------|---------|-------|---------|-------|---------|-------|---------|-------| | 1 | | E/M28 | C64-200 | E/M28 | C64-250 | E/M28 | C64-300 | E/M28 | C64-350 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | | 10 | ms | | tas | Address Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | tan | Address Hold Time (see note 1) | 150 | | 150 | | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | tсн | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | toen | OE High Hold Time | 10 | | 10 | | 10 | | 10 | | ns | | twp | WE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | tos | Data Set-up Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>BLC</sub> | Byte Load Timer Cycle<br>(Page Mode Only) (see note 3) | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | us | | t <sub>L</sub> p | Last Byte Loaded to DATA Polling | | 200 | | 200 | | 200 | | 200 | ns | # Write Timing # **WE CONTROLLED WRITE CYCLE** # **CE CONTROLLED WRITE CYCLE** - 1. Address hold time is with respect to the falling edge of the control signal WE or CE. - 2. WE and CE are noise protected. Less than a 20 nsec write pulse will not activate a write cycle. - 3. tBLC min. is the minimum time before the next byte can be loaded. tBLC max. is the minimum time the byte load timer waits before initiating internal write cycle. # **AC Test Conditions** Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: <10 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V # E.S.D. Characteristics | Symbol | Parameter | | Test Conditions | |----------------------|---------------------|---------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D.<br>Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | # Capacitance[1] TA = 25°C, f = 1 MHz | Symbol | Parameter | Max. | Conditions | | | |--------|------------------------|-------|-----------------------|--|--| | Cin | Input Capacitance | 6 pF | VIN = OV | | | | Соит | Data (I/O) Capacitance | 12 pF | V <sub>1/O</sub> = OV | | | # AC Characteristics Read Operation (Over operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | Limits | | | | | | | | | | | |-----------------|----------------------------------------------------------------------------------------------|--------------|------|--------------|------|--------------|------|--------------|------|-------|---------------------------|--| | | · | E/M28C64-200 | | E/M28C64-250 | | E/M28C64-300 | | E/M28C64-350 | | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | | t <sub>RC</sub> | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | CE = OE = V <sub>IL</sub> | | | t <sub>CE</sub> | Chip Enable Access Time | | 200 | | 250 | | 300 | | 350 | ns | OE = V <sub>IL</sub> | | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | CE = OE = V <sub>IL</sub> | | | toE | Output Enable Access Time | | 80 | | 90 | | 90 | | 90 | ns | CE = V <sub>IL</sub> | | | t <sub>DF</sub> | Output or Chip Enable High to output not being driven | 0 | 60 | 0 | 60 | 0 | 80 | 0. | 80 | ns | CE = V <sub>IL</sub> | | | tон | Output Hold from Address Change,<br>Chip Enable, or Output Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | | # Read/Data Polling Cycle Time ## Notes: 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. 2. Characterized. Not tested. # Page Write Timing # **Ordering Information** # E/M28C65 Timer E<sup>2</sup> # 64K Electrically Erasable PROM PRELIMINARY DATA SHEET October, 1988 ## Features - Military and Extended Temperature Range - −55°C to +125°C Operation (Military) - -40°C to +85°C Operation (Extended) - **CMOS Technology** - Low Power - 60 mA Active - 250 μA Standby - Page Write Mode - 64 Byte Page - 160 us Average Byte Write Time - Byte Write Mode - Write Cycle Completion Indication - DATA Polling - RDY/BUSY Pin - On Chip Timer - Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte Minimum - 10 Year Data Retention - Power Up/Down Protection Circuitry - 200 ns Maximum Access Time - JEDEC Approved Byte Wide Pinout # Description SEEQ's E/M28C65 is a CMOS 5V only, 8K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS Process and is available in both a 28 pin Cerdip package as well as a Plastic Leadless Chip Carrier (LCC). The E/M28C65 is ideal for applications which require low power consumption, non-volatility and in system reprogrammability. The endurance, the number of times a byte can be written, is specified at 10,000 cycles per byte and is typically 1,000,000 cycles per byte. The extraordinary high endurance was accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>™</sup> design. System reliability, in all applications, is higher because of the low failure rate of the Q Cell. The E/M28C65 has an internal timer which automatically times out the write time. The on-chip timer, along with input latches free the microprocessor # Pin Configuration LEADLESS CHIP CARRIER BOTTOM VIEW DUAL-IN-LINE TOP VIEW Q Cell is a trademark of SEEQ Technology, Inc. # Pin Names | ADDRESSES — COLUMN | |--------------------| | ADDRESSES ROW | | CHIP ENABLE | | OUTPUT ENABLE | | WRITE ENABLE | | DATA INPUT (WRITE) | | DATA OUTPUT (READ) | | DEVICE READY/BUSY | | NO CONNECTION | | | SEEQ Technology, Incorporated MD400026/B for other tasks while the part is busy writing. The E/M28C65's write cycle time is 10 ms. An automatic erase is performed before a write. The DATA polling feature of the E/M28C65 can be used to determine the end of a write cycle. Once the write has been completed, data can be read in a maximum of 200 ns. Data retention is specified for 10 years. # **Device Operation** # **Operational Modes** There are five operational modes (see Table 1) and, except for the chip erase mode, only TTL inputs are required. A Write can only be initiated underthe conditions shown. Any other conditions for $\overrightarrow{CE}$ , $\overrightarrow{OE}$ , and $\overrightarrow{WE}$ will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of aforementioned three input lines. # **Mode Selection** | MODE | CE | ŌĒ | WE | 1/0 | RDY/BUSY[1] | |------------------|-----|-----------------|----------------------|------------------------|--------------| | Read | VIL | VIL | VIH | Dout | HI Z | | Standby | ViH | Х | Х | HI Z | HI Z | | Write | VIL | ViH | VIL | DiN | Vol | | Write<br>Inhibit | X | V <sub>IL</sub> | X<br>V <sub>IH</sub> | HI Z/Dout<br>HI Z/Dout | HI Z<br>HI Z | | Chip Erase | VIL | VH | VIL | Х | HIZ | X: Any TTL level V<sub>H</sub>: High Voltage # Reads A read is accomplished by presenting the address of the desired byte to the address inputs. Once the address is stable, $\overline{CE}$ is brought to a TTL low in order to enable the chip. The $\overline{WE}$ pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing Output Enable $(\overline{OE})$ to a TTL low. During read, the address, $\overline{CE}$ , $\overline{OE}$ , and I/O latches are transparent. # Writes To write into a particular location, the address must be valid and a TTL low applied to the Write Enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This combined with Output Enable ( $\overline{OE}$ ) being high, initiates a write cycle. During write cycle, all inputs except data are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred last. Write enable needs to be at a TTL low only for the specified $t_{WP}$ time. Data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred first. An automatic erase is perfomed before data is written. # Write Cycle Control Pins For system design simplification, the E/M28C65 is designed such that either the $\overline{CE}$ or $\overline{WE}$ pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either $\overline{CE}$ or $\overline{WE}$ signal to latch addresses and the earliest low-to-high transition to latch the data. Address and $\overline{OE}$ setup and hold are with respect to the later of $\overline{CE}$ or $\overline{WE}$ ; data setup and hold is with respect to the earlier of $\overline{WE}$ or $\overline{CE}$ . To simplify the following discussion, the $\overline{WE}$ pin is used as the write cycle control pin throughout the rest of this data sheet. Timing diagrams of both write cycles are included in the AC Characteristics. NOTES: RDY/BUSY Pin 1 (Pin 2 on LCC) has an open drain output and requires an external 3K resistor to V<sub>CC</sub>. The value of the resistor is dependent on the number of OR-tied RDY/BUSY pins. # ILITARY # Write Mode One to 64 bytes of data can be randomly loaded into the page. The part latches row addresses, A6-A12, during the first byte write. These addresses are latched on the falling edge of the WE signal and are ignored after that until the end of the write cycle. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses, A0-A5, which are used to select different locations of the page, are latched every time a new write initiated. These addresses and the $\overline{OE}$ state (high) are latched on the falling edge of $\overline{WE}$ signal. For proper write initiation and latching, the $\overline{WE}$ pin has to stay low for a minimum of $t_{WP}$ ns. Data is latched on the rising edge of $\overline{WE}$ , allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the E/M28C65 latches data and starts the internal page load timer. The timer is reset on the falling edge of the $\overline{WE}$ signal if another write is initiated before the timer has timed out. The timer stays reset while the $\overline{WE}$ pin is kept low. If no additional write cycles have been initiated within $t_{BLC}$ after the last $\overline{WE}$ low to high transition, the part terminates the page load cycle and starts the internal write. During this time which takes a maximum of 10 ms, the device ignores any additional write attempts. The part can be read to determine the end of write cycle ( $\overline{DATA}$ polling). # Extended Page Load In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time ( $t_{BLC}$ ). Since some applications may not be able to sustain transfers at this minimum rate, the E/M28C65 permits an extended page load cycle. To do this, the write cycle must be "stretched" by maintaining WE low, assuming a write enable-controlled cycle, and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will not start the page load timer. When WE returns high, the input data is latched and the page load cycle timer begins. In CE controlled write the same is true, with CE holding the timer reset instead of WE. # DATA Polling The E/M28C65 has a maximum write cycle time of 10 ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual endpoint of a write cycle. If a read is performed to any address while the E/M28C65 is **still writing**, the device will present the ones-complement of the last byte written. When the E/M28C65 has **completed** its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. A DATA polling read can occur immediately after a byte is loaded into a page, prior to the initiation of the internal write cycle. DATA polling attempted during the middle of a page load cycle will present a ones-complement of the most recent data byte loaded into the page. Timing for a DATA polling read is the same as a normal read. # READY/BUSY Pin E/M28C65 provides write cycle status on this pin. RDY/BUSY output goes to a TTL low immediately after the falling edge of WE. RDY/BUSY will remain low during the byte load or page load cycle and continues to remain at a TTL low while the write cycle is in progress. An internal timer times out the required write cycle time and at the end of this time, the device signals RDY/BUSY pin to a TTL high. This pin can be polled for write cycle status or used to initate a rising edge triggered interrupt indicating write cycle completion. The RDY/BUSY pin is an open drain output and a typical 3 K pull-up resistor to V<sub>CC</sub> is required. The pull-up value is dependent on the number of OR-tied RDY/BUSY pins. If RDY/BUSY is not used, it can be left unconnected. # Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. # Power Up/Down Considerations There is internal circuitry to minimize a false write during power up or power down. This circuitry prevents writing under any one of the following conditions: - 1. V<sub>CC</sub> is less than V<sub>Wi</sub>V - A high to low Write Enable (WE) transition has not occurred when the V<sub>CC</sub> supply is between V<sub>WI</sub>V and V<sub>CC</sub> with CE low and OE high. Writing will also be inhibited when $\overline{WE}$ , $\overline{CE}$ , or $\overline{OE}$ are in TTL logical states other than that specified for a write in the Mode Selection table. SEEQ Technology, Incorporated # Absolute Maximum Stress Range\* Temperature | remperature | |-------------------------------------------------------------------| | Storage −65°C to +150°C | | Under Bias65°C to +135°C | | D.C. Voltage applied to all Inputs or Outputs | | with respect to ground $\dots +6.0 \text{ V}$ to $-0.5 \text{ V}$ | | Undershoot pulse of less than 10 ns (measured at | | 50% point) applied to all inputs or outputs | | with respect to ground | | Overshoot pulse of less than 10 ns (measured at | | 50% point) applied to all inputs or outputs | | with respect to ground +7.0 V | \*COMMENT: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | M28C64 | E28C64 | |------------------------------|------------------------|--------------------------| | Temperature Range | (Case) -55°C to +125°C | (Ambient) -40°C to +85°C | | V <sub>CC</sub> Power Supply | 5 V ± 10% | 5 V ± 10% | # **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | >10 | Years | MIL-STD 883 Test<br>Method 1008 | # DC Characteristics (Over operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | Limits | | | | |---------------------|--------------------------------------------------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Condition | | Icc | Active V <sub>CC</sub> Current | · | 60 | mA | $\overline{CE} = \overline{OE} = V_{IL}$ ; All I/O Open;<br>Other Inputs = $V_{CC}$ Max.;<br>Max read or write cycle time | | I <sub>SB1</sub> | Standby V <sub>CC</sub> Current<br>(TTL Inputs) | | . 2 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = ANY TTL LEVEL | | I <sub>SB2</sub> | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 250 | μΑ | CE = V <sub>CC</sub> −0.3<br>Other inputs = V <sub>IL</sub> to V <sub>IH</sub><br>All I/O Open | | <sub> L</sub> [2] | Input Leakage Current | | 1 | μА | V <sub>IN</sub> = V <sub>CC</sub> Max. | | loL | Output Leakage Current | | 10 | μΑ | Vout = Vcc Max. | | VIL | Input Low Voltage | -0.3 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | 6 | V | | | Vol | Output Low Voltage | | 0.45 | J.V | I <sub>OL</sub> = 2.1 mA | | Voн | Output High Voltage | 2.4 | | V | Ι <sub>ΟΗ</sub> = -400 μΑ | | V <sub>WI</sub> [1] | Write Inhibit Voltage | 3.8 | | V | | ## Notes: 1. Characterized. Not tested. 2. Inputs only. Does not include I/O. # ILITARY # **AC Test Conditions** Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: <10 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 0.8 V and 2 V # Capacitance[1] TA = 25 C, f = 1 MHz | Symbol | Parameter | Max. | Conditions | |--------|------------------------|-------|----------------| | Cin | Input Capacitance | 6 pF | VIN = OV | | Соит | Data (I/O) Capacitance | 12 pF | $V_{I/O} = OV$ | # E.S.D. Characteristics Outputs 0.8 V and 2 V | Symbol | Parameter | Value | Test Conditions | |----------------------|---------------------|---------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D.<br>Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | # AC Characteristics Read Operation (Over operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | | | | | Limits | | | | | | |-----------------|----------------------------------------------------------------------------------------------|--------|---------|-------|---------|--------|---------|--------|---------|-------|---------------------------| | | | E/M280 | C65-200 | E/M28 | C65-250 | E/M286 | C65-300 | E/M280 | C65-350 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | t <sub>RC</sub> | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | CE = OE = VIL | | t <sub>CE</sub> | Chip Enable Access Time | | 200 | | 250 | | 300 | | 350 | ns | OE = V <sub>IL</sub> | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | CE = OE = VIL | | toE | Output Enable Access Time | | 80 | | 90 | | 90 | | 90 | ns | CE = VIL | | t <sub>DF</sub> | Output or Chip Enable High to output not being driven | 0 | 60 | 0 | 60 | 0 | 80 | 0 | 80 | ns | CE = V <sub>IL</sub> | | tон | Output Hold from Address Change,<br>Chip Enable, or Output Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | # Read/Data Polling Cycle Time ## Notes: 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. 2. Characterized. Not tested. SEEQ Technology, Incorporated # **AC Characteristics** Write Operation (Over the operating Vccand temperature range) | | | Limits | | | | | | | | | |-----------------|----------------------------------------------------|--------------|------|--------------|------|--------------|------|--------------|------|-------| | | | E/M28C65-200 | | E/M28C65-250 | | E/M28C65-300 | | E/M28C65-350 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | | 10 | ms | | t <sub>AS</sub> | Address Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>AH</sub> | Address Hold Time (see note 1) | 150 | | 150 | | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>CH</sub> | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 10 | | 10 | | 10 | | 10 | | ns | | toen | OE High Hold Time | 10 | | 10 | | 10 | | 10 | | ns | | twp | WE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | tos | Data Set-up Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tBLC | Byte Load Timer Cycle<br>(Page Mode Only) (note 3) | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | us | | t <sub>LP</sub> | Last Byte Loaded<br>to DATA Polling | | 200 | | 200 | | 200 | | 200 | ns | | t <sub>DB</sub> | Time to Device Busy | | 100 | | 100 | | 100 | | 100 | ns | # Write Timing # WE CONTROLLED WRITE CYCLE # **CE CONTROLLED WRITE CYCLE** ## **NOTES** - 1. Address hold time is with respect to the falling edge of the control signal $\overline{\text{WE}}$ or $\overline{\text{CE}}$ . - 2. WE and CE are noise protected. Less than a 20 nsec write pulse will not activate a write cycle. - 3. t<sub>BLC</sub> min, is the minimum time before the next byte can be loaded, t<sub>BLC</sub> max, is the minimum time the byte load timer waits before initiating the internal write cycle. # Page Write Timing # Ordering Information # *E/M28C256*Timer E<sup>2</sup> rasable PROM # 256K Electrically Erasable PROM PRELIMINARY DATA SHEET November, 1988 # Features - Military and Extended Temperature Range - -55°C to +125°C Operation (Military) - -40°C to +85°C Operation (Extended) - **CMOS Technology** - Low Power - 60 mA Active - 250 μA Standby - Page Write Mode - 64 Byte Page - 160 us Average Byte Write Time - Byte Write Mode - Write Cycle Completion Indication - DATA Polling - On Chip Timer - Automatic Erase Before Write - High Endurance - 10,000 Cycles/Byte - 10 Year Data Retention - Power Up/Down Protection Circuitry - 200 ns Maximum Access Time - JEDEC Approved Byte Wide Pinout # Description SEEQ's 28C256 is a CMOS 5V only, 32K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM). It is manufactured using SEEQ's advanced 1.25 micron CMOS Process and is available in both a 28 pin Cerdip package as well as a Leadless Chip Carrier (LCC). The 28C256 is ideal for applications which require low power consumption, nonvolatility and in system reprogrammability. The endurance, the number of times a byte can be written, is specified at 10,000 cycles per byte and is typically 1,000,000 cycles per byte. The extraordinary high endurance was accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>TM</sup> design. System reliability, in all applications, is higher because of the low failure rate of the Q Cell. The 28C256 has an internal timer which automatically times out the write time. The onchip timer, along with input latches free the micro- # Pin Configuration # Pin Names | A <sub>0-5</sub> | ADDRESSES - COLUMN | | |------------------|------------------------------------------|--| | A6-14 | ADDRESSES - ROW | | | CE | CHIP ENABLE | | | ŌĒ | OUTPUT ENABLE | | | WE | WRITE ENABLE | | | 1/0 | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | | Q Cell is a trademark of SEEQ Technology, Inc. SEEQ Technology, Incorporated MD400021/D processor for other tasks while the part is busy writing. The 28C256's write cycle time is 10 ms maximum. An automatic erase is performed before a write. The DATA polling feature of the 28C256 can be used to determine the end of a write cycle. Once the write cycle has been completed, data can be read in a maximum of 200 ns. Data retention is greater than 10 years. # **Device Operation** # **Operational Modes** There are five operational modes (see Table 1) and, except for the chip erase mode, only TTL inputs are required. A Write can only be initiated under the conditions shown. Any other conditions for $\overline{CE}$ , $\overline{OE}$ , and $\overline{WE}$ will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of the aforementioned three input lines. Table 1 # **Mode Selection** | MODE | ČE | ŌĒ | WE | 1/0 | |------------------|--------|----------------------|----------------------|------------------------| | Read | ViL | VIL | ViH | Dout | | Standby | ViH | Х | Х | HI Z | | Write | VıL | ViH | VIL | Din | | Write<br>Inhibit | X<br>X | X<br>V <sub>IL</sub> | V <sub>IH</sub><br>X | HI Z/Dout<br>HI Z/Dout | | Chip Erase | ViL | VH | VIL | х | X: any TTL level V<sub>H</sub>: High Voltage ## Peade A read is typically accomplished by presenting the address of the desired byte to the address inputs. Once the address is stable, $\overline{CE}$ is brought to a TTL low in order to enable the chip. The $\overline{WE}$ pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing Output Enable ( $\overline{OE}$ ) to a TTL low. During read, the addresses, $\overline{CE}$ , $\overline{OE}$ , and input data latches are transparent. # Writes To write into a particular location, the address must be valid and a TTL low applied to the Write Enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$ low) device. This combined with Output Enable ( $\overline{OE}$ ) being high initiates a write cycle. During a byte write cycle, all inputs except data are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred last. Write enable needs to be at a TTL low only for the specified $t_{WP}$ time. Data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurred first. An automatic erase is performed before data is written. The 28C256 can write both bytes and blocks of up to 64 bytes. The write mode is discussed below. # Write Cycle Control Pins For system design simplification, the 28C256 is designed such that either the $\overline{CE}$ or $\overline{WE}$ pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either $\overline{CE}$ or $\overline{WE}$ signal to latch addresses and the earliest low-to-high transition to latch the data. Address and $\overline{OE}$ set up and hold are with respect to the later of $\overline{CE}$ or $\overline{WE}$ ; data set up and hold is with respect to the earlier of $\overline{WE}$ or $\overline{CE}$ . To simplify the following discussion, the $\overline{WE}$ pin is used as the write cycle control pin throughout the rest of this data sheet. Timing diagrams of both write cycles are included in the AC Characteristics. # Write Mode One to 64 bytes of data can be randomly loaded into the device. The part latches row addresses, A6-A14, during the first byte write. These addresses are latched on the falling edge of the WE signal and are ignored after that until the end of two. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses, A0-A5, which are used to select different locations of the page, are latched every time a new write is initiated. These addresses and the $\overline{OE}$ state (high) are latched on the falling edge of $\overline{WE}$ signal. For proper write initiation and latching, the $\overline{WE}$ pin has to stay low for a minimum of $t_{WP}$ ns. Data is latched on the rising edge of $\overline{WE}$ , allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the 28C256 latches data and starts the internal page load timer. The timer is reset on the falling edge of the $\overline{WE}$ signal if another write is initiated before the timer has timed out. The timer stays reset while the $\overline{WE}$ pin is kept low. If no additional write cycles have been initiated in ( $t_{BLC}$ ) after the last $\overline{WE}$ low to high transition, the part terminates the page load cycle and starts the internal write. During this time which takes a maximum of 10 ms, the device ignores any additional write attempts. The part can now be read to determine the end of write cycle ( $\overline{DATA}$ Polling). # Extended Page Load In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time (t<sub>BLC</sub>). Since some applications may not be able to sustain transfers at this minimum rate, the 28C256 permits an extended page load cycle. To do this, the write cycle must be "stretched" by maintaining WE low, assuming a write enable-controlled cycle, and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will inhibit the page load timer. When WE returns high, the input data is latched and the page load cycle timer begins. In CE controlled write the same is true, with CE holding the timer reset instead of WE. # DATA Polling The 28C256 has a maximum write cycle time of 10 ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual endpoint of a write cycle. If a read is performed to any address while the 28C256 is still writing, the device will present the ones-complement of the last byte written. When the 28C256 has completed its write cycle, a read from the last address written will result in valid data. Thus, software can simply read from the part until the last data byte written is read correctly. A DATA polling read should not be done until a minimum of t<sub>LP</sub> microseconds after the last byte is written. Timing for a DATA polling read is the same as a normal read once the top specification has been met. # Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. # Power Up/Down Considerations There is internal circuitry to minimize a false write during power up or power down. This circuitry prevents writing under any one of the following conditions: - 1. V<sub>cc</sub> is less than V<sub>w</sub> V - A high to low Write Enable (WE) transition has not occurred when the V<sub>CC</sub> supply is between V<sub>WI</sub> V and V<sub>CC</sub> with CE low and OE high. Writing will also be inhibited when $\overline{WE}$ , $\overline{CE}$ , or $\overline{OE}$ are in TTL logical states other than that specified for a byte write in the Mode Selection table. # E/M28C256 PRELIMINARY DATA SHEET # Absolute Maximum Stress Range\* | Temperature −65°C to +150°C Under Bias −65°C to +135°C | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D.C. Voltage applied to all Inputs or Outputs with respect to ground +6.0 V to -0.5 V Undershoot pulse of less than 10 ns (measured at 50% point) applied to all inputs or outputs | | with respect to ground -1.0 V<br>Overshoot pulse of less than 10 ns (measured at | | 50% point) applied to all inputs or outputs with respect to ground +7.0 V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | M28C256 | E28C256 | |------------------------------|------------------------|-------------------------| | Temperature Range | (Case) −55°C to +125°C | (Ambient) -40°C to 85°C | | V <sub>CC</sub> Power Supply | 5 V ± 10% | 5 V ± 10% | # **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | # DC Characteristics Read Operation (Over operating temperature and VccRange, unless otherwise specified) | | Parameter | Lin | Limits | | | |---------------------|--------------------------------------------------|------|--------|-------|---------------------------------------------------------------------------------------------------------------| | Symbol | | Min. | Max. | Units | Test Condition | | lcc | Active V <sub>CC</sub> Current | | 60 | mA | CE=OE=V <sub>IL</sub> ; All I/O open;<br>Other Inputs = V <sub>CC</sub> Max.<br>Min. read or write cycle time | | I <sub>SB1</sub> | Standby V <sub>CC</sub> Current<br>(TTL Inputs) | | 2 | mA | CE=V <sub>IH</sub> , OE=V <sub>IL</sub> ; All I/O open;<br>Other Inputs = V <sub>IL</sub> to V <sub>IH</sub> | | ISB2 | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 250 | μΑ | CE=V <sub>CC</sub> -0.3<br>Other Inputs = V <sub>IL</sub> to V <sub>IH</sub><br>All I/O Open | | l <sub>IL</sub> [2] | Input Leakage Current | | 1 | μА | V <sub>IN</sub> =V <sub>CC</sub> Max. | | loL <sup>[3]</sup> | Output Leakage Current | | 10 | μА | Vout=Vcc Max. | | VIL | Input Low Voltage | -0.3 | 0.8 | V | | | ViH | Input High Voltage | 2.0 | 6 | V | | | Vol | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> =2.1 mA | | Voн | Output High Voltage | 2.4 | | V | lo <sub>H</sub> = -400 μA | | Vwi <sup>[1]</sup> | Write Inhibit Voltage | 3.8 | | V | | # NOTES: - 1. Characterized. Not tested. - 2. Inputs only. Does not include I/O. 3. For I/O only. SEEQ Technology, Incorporated #### **AC Test Conditions** Output Load: 1 TTL gate and C<sub>L</sub> = 100 pF Input Rise and Fall Times: <10 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V # Capacitance[1] TA = 25°C, f = 1 MHz | Symbol | Parameter | Max. | Conditions | | |--------|------------------------|-------|-----------------------|--| | CIN | Input Capacitance | 6 pF | V <sub>IN</sub> = OV | | | Соит | Data (I/O) Capacitance | 12 pF | V <sub>I/O</sub> = OV | | ## E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|-------|----------------------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | | M <sub>IL</sub> -STD 883<br>Test Method 3015 | # AC Characteristics Read Operation (Over operating temperature amd V<sub>CC</sub> range, unless otherwise specified) | | Limits | | | | | | | | | | | |-----------------|--------------------------------------------------------------------------------------------|---------------|------|---------------|------|---------------|------|-----------------|------|-------|------------------------------------------| | | | E/M28C256-200 | | E/M28C256-250 | | E/M28C256-300 | | 0 E/M28C256-350 | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | t <sub>RC</sub> | Read Cycle Time | 200 | | 250 | | 300 | | 350 | | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | | t <sub>CE</sub> | Chip Enable Access Time | | 200 | | 250 | | 300 | | 350 | ns | OE = V <sub>IL</sub> | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 300 | | 350 | ns | $\overline{CE} = \overline{OE} = V_{1L}$ | | toE | Output Enable Access Time | | 80 | | 90 | | 90 | | 90 | ns | CE = V <sub>IL</sub> | | t <sub>DF</sub> | Output or Chip Enable High to output in HI-Z | 0 | 60 | 0 | 60 | 0 | 80 | 0 | 80 | ns | CE = V <sub>IL</sub> | | toH | Ouput Hold from Address Change,<br>Chip Enable, or Ouput Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | # Read/DATA Polling Cycle #### Notes: 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. 2. Characterized. Not tested. #### AC Characteristics Write Operation (Over the operating temperature and V<sub>CC</sub> range, unless otherwise specified) | | | Limits | | | | | | | | | |------------------|----------------------------------------------------|--------|---------|--------|---------|--------|---------|--------|---------|-------| | | | E/M280 | 256-200 | E/M28C | 256-250 | E/M280 | 256-300 | E/M28C | 256-350 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | | 10 | ms | | tas | Address Set-up Time | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>AH</sub> | Address Hold Time (see note 1) | 150 | - | 150 | I | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | tcH | Write Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 20 | | 20 | | 20 | | 20 | | ns | | toeh | OE High Hold Time | 20 | | 20 | | 20 | | 20 | | ns | | twp | WE Pulse Width (note 2) | 150 | | 150 | | 150 | | 150 | | ns | | t <sub>DS</sub> | Data Set-up Time | 50 | | 50 | | 50 | | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>BLC</sub> | Byte Load Timer Cycle<br>(Page Mode Only) (note 3) | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | μs | | tup | Last Byte Loaded<br>to DATA Polling | | 650 | | 650 | | 650 | | 650 | μs | ### Write Timing # WE CONTROLLED WRITE CYCLE #### CE CONTROLLED WRITE CYCLE #### Notes: - 1. Address hold time is with respect to the falling edge of the control signal WE or CE. - 2. WE and CE are noise protected. Less than a 20 neec write pulse will not activate a write cycle. - 3. t<sub>BLC</sub> min. is the minimum time before the next byte can be loaded. t<sub>BLC</sub> max. is the minimum time the byte load timer waits before initiating internal write cycle. # **Ordering Information** # E/M36C16 E/M36C32 # High Speed CMOS Electrically Erasable PROM PRELIMINARY DATA SHEET #### **Features** - Military and Extended Temperature Range - -55°C to +125°C Operation (Military) - 40°C to +85°C Operation (Extended) - High Speed: - 45 ns Maximum Access Time - **■** CMOS Technology - Low Power: - 400 mW - 10 Year Data Retention - High Output Drive - Sink 16 mA at 0.45 V - Source 4mA at 2.4V - 5V + 10% Power Supply - Power Up/Down Protection Circuitry - Fast Byte Write - 5 ms/Byte - Automatic Byte Clear Before Write - **■** JEDEC Approved PROM Pinout - Direct Replacement for Bipolar PROMs - Slim 300 mil Packaging Available ### Description SEEQ's 36C16/32 are high speed 2K x 8/4K x 8 Electrically Erasable Programmable Read Only Memories, manufactured using SEEQ's advanced 1.25 micron CMOS Process. The 36C16/32 are intended as bipolar PROM replacements in high speed applications. The 45ns maximum read access time meets the requirements of many of today's high performance processors. The endurance, the number of times the part can be erased/written, is specified to be greater than 100 cycles. The 36C16/32 are built using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>™</sup> design. Data retention is specified to be greater than 10 years. The 36C16/32 are available in 24 pin Slim 300 mil CERAMIC DIP, and 28 pin LCC. Full featured EEPROM versions are also available (38C16/32) in 24/28 pin DIP and 32 pin surface mount packages. ## **Block Diagram** #### Pin Names | A <sub>0</sub> .A <sub>3</sub> | ADDRESSES - COLUMN | |------------------------------------------------|--------------------| | A <sub>4</sub> -A <sub>11</sub> <sup>[3]</sup> | ADDRESSES - ROW | | <del>CS</del> ₁ | | | CS <sub>2</sub> | CHIP SELECT INPUTS | | CS <sub>3</sub> | | | 1/00-7 | DATA INPUT (WRITE) | | | DATA OUTPUT (READ) | Q Cell is a trademark of SEEQ Technology, Inc. # Pin Configuration **LEADLESS CHIP CARRIER BOTTOM VIEW** **DUAL-IN-LINE TOP VIEW** 36C16/36C32 (24 pins) 24 VCC 23 A8 22 A9 21 A10 20 CS1 19 CS2/A11[1] 18 CS<sub>2</sub> 17 V/O<sub>7</sub> 16 V/O<sub>6</sub> 15 V/O<sub>5</sub> 14 V/O<sub>4</sub> 13 V/O<sub>3</sub> GND - NOTES: 1. Pin 19 is A<sub>11</sub> on the 36C32. 2. CS<sub>3</sub> is on the 36C16 only. 3. A<sub>4</sub>-A<sub>10</sub> on the 36C16. 4. Pin 23 is CS<sub>3</sub> on 36C16 and is A<sub>11</sub> on 36C32. INDEX MD400028/B Technology, Incorporated - # **Device Operation Operational Modes** | MODE PIN | ĈŜ₁ | CS <sub>2</sub> | CS <sub>3</sub> <sup>[2]</sup> | 1/0 | |----------|-------------------------------|-----------------|--------------------------------|------| | Read | VIL | V <sub>IH</sub> | V <sub>IH</sub> | Dout | | | ViH | Х | Х | | | Standby | Х | V <sub>IL</sub> | Х | HIZ | | | Х | Х | VIL | | | Write | V <sub>H</sub> <sup>[1]</sup> | V <sub>IL</sub> | X | Din | X: Any TTL level #### Read A read is started by presenting the addresses of the desired byte to the address inputs. Once the address is stable, the chip select inputs should be brought to the proper levels in order to enable the outputs (see Table above). ### Write To write into a particular location, addresses and data must be valid, $CS_2$ must be TTL low and a $V_{\scriptscriptstyle H}^{(1)}$ pulse has to be applied to CS, for 5ms. An automatic internal byte clear is done prior to the byte write. The byte clear feature is transparent to the user. #### NOTES: - 1. V<sub>H</sub> High Voltage. - 2. CS<sub>3</sub> applies only to the 36C16. This pin becomes A<sub>11</sub> in the 36C32 # E/M36C16 E/M36C32 PRELIMINARY DATA SHEET # **Absolute Maximum Rating** Temperature *Under Bias* . . . . . . . . . . . − 65°C to + 135°C All Inputs and Outputs with Respect to Ground . . . . . . . -3.V to +7V D.C. $\overline{CS_1}$ with Respect to Ground . . . . . -0.5 V to +14 V D.C. COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | E36C16<br>E36C32 | M36C16<br>M36C32 | |------------------------------------|-------------------------|-----------------------| | V <sub>CC</sub> Supply Voltage | 5V±10% | 5V±10% | | Temperature Range (Read Operation) | (Ambient) -40°C to+85°C | (Case) -55°C to 125°C | ## DC Operating Characteristics (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Lir | Limits | | | |------------------------|-----------------------------------------------|------|--------|------|-----------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | lcc | V <sub>CC</sub> Active Current | | 80 | mA | $CS_2 = CS_3 = V_{IH}$ ; $\overline{CS}_1 = V_{IL}$ ;<br>Address inputs = 20 MHz<br>I/O = 0mA | | lin | Input Leakage Current | | 1 | μΑ | 0.1V>=V <sub>IN</sub> <=V <sub>CC</sub> Max. | | Гоит | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> =V <sub>CC</sub> Max. | | VIL | Input Low Voltage | -0.5 | 0.8 | V | | | ViH | Input High Voltage | 2 | 6.5 | V | V <sub>CC</sub> Min | | Vн | Input High Voltage During<br>Write/Chip Erase | 10.8 | 13.2 | V | For CS <sub>1</sub> Input Only | | VoL | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> =16 mA, V <sub>CC</sub> = V <sub>CC</sub> Min. | | Voн | Output High Voltage | 2.4 | | V | I <sub>OH</sub> =-4 mA, V <sub>CC</sub> = V <sub>CC</sub> Min. | | l <sub>OS</sub> [1][2] | Output Short Circuit Current | -20 | | mA | V <sub>CC</sub> =V <sub>CC</sub> Max,<br>V <sub>OUT</sub> =0 | | V <sub>CI</sub> [2] | Input Undershoot Voltage | -3 | | V | V <sub>IN</sub> undershoot pulse width < 10ns | 1. Only one input at a time for less than one second. 2. Characterized. Not Tested. # E/M36C16 E/M36C32 #### PRELIMINARY DATA SHEET # **AC Test Conditions** Output Load: 10 TTL gates and total $C_L = 30 pF$ Input Rise and Fall Times: <5ns Input Pulse Levels: 0V to 3V Timing Measurement Reference Level: Inputs 1.5V Outputs 1.5V #### INPUT PULSES ### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|---------|---------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 | # Capacitance [1] TA=25°C, f=1 MHz | Symbol | Parameter | Max. | Conditions | |--------|------------------------|-------|----------------------| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = OV | | Cout | Data (I/O) Capacitance | 12 pF | $V_{I/O} = OV$ | ## AC Characteristics Read Operation (Over operating temperature and VCC Range, unless otherwise specified) | | | Limits | | | | | | | |-----------------|-----------------------------------------------------------------------------|----------------------------|------|----------------------------|------|----------------------------|------|-------| | | | E/M36C16-45<br>E/M36C32-45 | | E/M36C16-55<br>E/M36C32-55 | | E/M36C16-70<br>E/M36C32-70 | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>RC</sub> | Read Cycle Time | 45 | | 55 | | 70 | | ns | | t <sub>CE</sub> | Chip Select Access<br>Time | | 30 | | 35 | | 45 | ns | | t <sub>AA</sub> | Address Access Time | | 45 | | 55 | | 70 | ns | | t <sub>DF</sub> | Output Enable to<br>Output not being Driven | | 25 | | 30 | | 35 | ns | | tон | Output Hold from<br>Address Change or Chip<br>Select whichever occurs first | 0 | | 0 | | 0 | : | ns | # Read Cycle Timing - 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. 2. Characterized. Not Tested. - 3. Transition is measured at steady state level 0.5V or steady state low level + 0.5V on the output from the 1.5V level on the input. # E/M36C16 E/M36C32 PRELIMINARY DATA SHEET # AC Characteristics Write Operation (All Speeds) (Over $V_{CC}$ Range, $T_A$ = 25° ± 5°C, unless otherwise specified) | | | | E/M36C16<br>E/M36C32 | | | |-----------------|---------------------|------|----------------------|-------|--| | Symbol | Parameter | Min. | Max. | Units | | | twp | Write Pulse Width | 5 | 50 | ms | | | tas | Address Set-up Time | 0 | | μs | | | t <sub>AH</sub> | Address Hold Time | 0.5 | | μs | | | tcs | CS₂Set-up Time | 0 | | μs | | | tch | CS₂Hold Time | 0 | | μs | | | t <sub>DS</sub> | Data Set-up Time | 0 | | μs | | | t <sub>DH</sub> | Data Hold Time | 0 | | μs | | | twn | Write Recovery | | 10 | μs | | # Write Cycle Timing NOTE: 1. CS<sub>3</sub> is A<sub>11</sub> on 36C32. SEEQ Technology, Incorporated MD400028/B The "Preliminary Data Sheet" designation on a SEEQ data sheet indicates that the product is not fully characterized. The specifications are subject to change, are based on design goals or preliminary part evaluation, and are not guaranteed. SEEQ Technology or an authorized sales representative should be consulted for current information before using this product. No responsibility is assumed by SEEQ for its use, nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. SEEQ reserves the right to make changes in specifications at any time and without notice. # E/M38C16 E/M38C32 # High Speed CMOS Electrically Erasable PROM PRELIMINARY DATA SHEET October, 1988 #### Features - Military and Extended Temperature Range - -55°C to +125°C Operation (Military) - -40°C to +85°C Operation (Extended) - High Speed: - 45 ns Maximum Access Time - **CMOS Technology** - Low Power: - 400 mW - High Endurance: - 10,000 Cycles/Byte Minimum - 10 Year Data Retention - On-Chip Timer and Latches - Automatic Byte Erase Before Write - Fast Byte Write: 5 ms/Byte - High Speed Address/Data Latching - 50 ms Chip Erase - 5V+10% Power Supply - Power Up/Down Protection Circuitry - DATA Polling of Data Bit 7 - **■** JEDEC Approved PROM Pinout - 38C16: 2816A Pin Compatible - 38C32: 28C64 Pin Compatible #### Pin Names | A <sub>0</sub> -A <sub>3</sub> | ADDRESSES — COLUMN | |------------------------------------------------|--------------------| | A <sub>4</sub> -A <sub>11</sub> <sup>[1]</sup> | ROW ADDRESSES | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/00-7 | DATA INPUT (WRITE) | | | DATA OUTPUT (READ) | ## **Block Diagram** Q Cell is a trademark of SEEQ Technology, Inc. SeeQ Technology, Incorporated #### Description SEEQ's 38C16/32 are high speed 2K x 8/4K x 8 Electrically Erasable Programmable Read Only Memories (EEPROM), manufactured using SEEQ's advanced 1.25 micron CMOS process. The 38C16/32 are ideal for high speed applications which require non-volatility and in-system reprogrammability. The endurance, the number of times a byte may be written, is specified to be greater than 10,000 cycles per byte minimum. The high endurance is accomplished using SEEQ's proprietary oxynitride EEPROM process and its innovative Q Cell<sup>TM</sup> design. System reliability in applications where writes are frequent is increased because of the low endurance-failure rate of the Q Cell. The 45ns maximum access time meets the requirements ## Pin Configuration #### LEADLESS CHIP CARRIER BOTTOM VIEW of many of today's high performance processors. The 38C16/32 have an internal timer which automatically times out the write time. The on-chip timer, along with the input latches, frees the microprocessor for other tasks during the write time. DATA Polling can be used to determine the end of a write cycle. All inputs are TTL compatible for both write and read modes. Data retention is specified to be greater than 10 years. The 38C16 is available in 24 pin CERAMIC DIP; the 38C32 in 28 pin CERAMIC DIP; 32 pin LCC packaged versions are also available. 24 pin versions of both 38C16 and 38C32 intended for bipolar PROM replacement are also available (36C16/36C32). All parts are available in commercial as well as military temperature ranges. # **Device Operation Operational Modes** | MODE PIN | CE | ŌĒ | WE | 1/0 | |---------------------------|----------------------|----------------------|------------------------------------------------------------|----------------------------------------------------------------------| | Read | VIL | VIL | ViH | Dout | | Standby | V <sub>IH</sub> | Х | Х | HI Z | | Write | VIL | ViH | VIL | Din | | Write<br>Inhibit | X<br>ViH<br>X<br>ViL | X<br>X<br>VIL<br>VIL | V <sub>IH</sub><br>X<br>V <sub>IH</sub><br>V <sub>IL</sub> | HI Z/D <sub>OUT</sub> HI Z HI Z/D <sub>OUT</sub> No Operation (HI Z) | | Chip Erase <sup>[1]</sup> | ViH | V <sub>H</sub> [2] | ViH | HI Z | X: Any TTL level #### Read A read is started by presenting the addresses of the desired byte to the address inputs. Once the address is stable, CE is brought to a TTL low in order to enable the chip. The WE pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing output enable (OE) to a TTL low. During read, the address, CE, OE, and I/O latches are transparent. #### NOTES: - 1. Chip erase is an optional mode. - 2. V<sub>H</sub> High Voltage. #### Write To write into a particular location, addresses must be valid and a TTL low is applied to the write enable (WE) pin of a selected (CE low) device. This initiates a write cycle. During a write cycle, all inputs except for data are latched on the falling edge of WE (or CE, whichever one occurred last). Write enable needs to be at a TTL low only for the specified twe time. Data is latched on the rising edge of $\overline{WE}$ (or $\overline{CE}$ , which ever one occurred first). An automatic byte erase is performed before data is written. ## DATA Polling The EEPROM has a specified two write cycle time of 5ms. The typical device has a write cycle time faster than the $t_{wc}$ . DATA polling is a method to indicate the completion of a timed write cycle. During the internal write cycle, the complement of the data bit 7 is presented at output 7 when a read is performed. Once the write cycle is finished, the true data is presented at the outputs. A software routine can be used to "poll", i.e. read the output, for true or complemented data bit 7. The polling cycle specifications are the same as for a read cycle. During data polling, the addresses are don't care. # Chip Erase Certain applications may require all bytes to be erased simultaneously. This feature, which requires high voltage, is optional and timing specifications are available from SEEQ. # Power Up/Down Considerations Protection against false write during V<sub>cc</sub> power up/down is provided through on chip circuitry. Writing is prevented under any one of the following conditions: - 1. $V_{CC}$ is less than $V_{W_i}$ V. - 1. A high to low Write Enable (WE) transition has not occurred when the V<sub>cc</sub> supply is between $V_{w_i}$ V and $V_{cc}$ with $\overline{CE}$ low and $\overline{OE}$ high. Writing will also be inhibited when WE. CE. or OE are in TTL logical states other than those specified for a byte write in the Mode Selection table. # Temperature Under Bias . . . . . . . . . . . . . . . . − 65°C to + 135°C All Inputs and Outputs with Respect to Ground $\dots -3V$ to +7V D.C. COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | M38C16<br>M38C32 | E38C16<br>E38C32 | |--------------------------------|-------------------------|-----------------------| | V <sub>CC</sub> Supply Voltage | 5 V ± 10% | 5 V ± 10% | | Temperature Range | (Ambient) -40°C to 85°C | (Case) −55°C to 125°C | ### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |-----------------|-------------------|--------|-------------|---------------------------------| | N | Minimum Endurance | 10,000 | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 | | T <sub>DR</sub> | Data Retention | > 10 | Years | MIL-STD 883 Test<br>Method 1008 | ### DC Operating Characteristics (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Limits | | ] | | |---------------------|---------------------------------|--------|------|------|-----------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | Icc | V <sub>CC</sub> Active Current | | 80 | mA | CE = OE = V <sub>IL</sub> ;<br>Address Inputs = 20MHz<br>I/O = 0mA | | I <sub>SB</sub> | Standby V <sub>CC</sub> Current | | 40 | mA | CE = V <sub>IH</sub> ; All I/O open; All other inputs TTL don't care; | | I <sub>IN</sub> | Input Leakage Current | | 1 | μΑ | $0.1V > = V_{IN} < = V_{CC} Max.$ | | lout | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> = V <sub>CC</sub> Max. | | V <sub>IL</sub> | Input Low Voltage | -0.5 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2 | 6.5 | V | V <sub>CC</sub> Min. | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 mA, V <sub>CC</sub> = V <sub>CC</sub> Min. | | V <sub>OH</sub> | Output High Voltage | 2.4 | | V | I <sub>OH</sub> = -400 μA, V <sub>CC</sub> Min. | | V <sub>WI</sub> [1] | Write Inhibit Voltage | 3.8 | | V | | | V <sub>Ci</sub> [1] | Input Undershoot Voltage | - 3.0 | | V | V <sub>IN</sub> undershoot pulse width < 10ns | #### NOTE: 1. Characterized, Not Tested. # E/M38C16 E/M38C32 PRELIMINARY DATA SHEET #### **AC Test Conditions** Output Load: 1 TTL gate and total $C_L = 30 pF$ Input Rise and Fall Times: <5ns Input Pulse Levels: 0V to 3V Timing Measurement Reference Level: Inputs 1.5V Outputs 1.5V INPUT PULSES ### E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|---------|-----------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015.3 | # Capacitance[1] TA=25°C, f=1 MHz | Symbol | Parameter | Max. | Conditions | |--------|------------------------|-------|----------------------| | Cin | Input Capacitance | 6 pF | V <sub>IN</sub> = OV | | Соит | Data (I/O) Capacitance | 12 pF | $V_{I/O} = OV$ | ### **AC Characteristics Read Operation** (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | | | Lir | nits | | | | | |-----------------|------------------------------------------------------------------------------------------------|----------------------------|------|----------------------------|------|----------------------------|------|-------|--------------------------| | | | E/M38C16-45<br>E/M38C32-45 | | E/M38C16-55<br>E/M38C32-55 | | E/M38C16-70<br>E/M38C32-70 | | | Test | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | Conditions | | t <sub>RC</sub> | Read Cycle Time | 45 | | 55 | | 70 | | ns | CE=OE=VIL | | t <sub>CE</sub> | Chip Enable Access<br>Time | | 30 | | 35 | | 45 | ns | ŌE=V <sub>IL</sub> | | t <sub>AA</sub> | Address Access Time | | 45 | | 55 | | 70 | ns | CE=OE=VIL | | toe | Output Enable Access<br>Time | | 25 | | 30 | | 40 | ns | CE=V <sub>IL</sub> | | t <sub>DF</sub> | Output or Chip Enable to<br>Output not being Driven | | 25 | | 30 | | 35 | ns | CE=V <sub>IL</sub> | | tон | Output Hold from<br>Address Change, Chip<br>Enable Or Output Enable<br>Which ever occurs first | 0 | | 0 | | 0 | | ns | ĈĒ or ÕĒ=V <sub>IL</sub> | - 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. - Characterized. Not Tested. Transition is measured at steady state level ~ 0.5V or steady state low level + 0.5V on the output from the 1.5V level on the input. MD400030/B # E/M38C16 E/M38C32 # AC Characteristics Write Operation (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | | E/M38C16-45<br>E/M38C32-45 | | E/M38C16-55<br>E/M38C32-55 | | E/M38C16-70<br>E/M38C32-70 | | |-----------------|--------------------------------------|------|----------------------------|------|----------------------------|------|----------------------------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 5 | | 5 | | 5 | ms | | tas | Address Set-up Time | 0 | | 0 | | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 25 | | 30 | | 40 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | ns | | t <sub>CH</sub> | Write Hold Time | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width | 25 | | 30 | | 40 | | ns | | toes | OE High Set-up Time | 5 | | 5 | | 5 | | ns | | toeh | OE High Hold Time | 0 | | 0 | | 0 | | ns | | twp | WE Pulse Width | 25 | | 30 | | 40 | | ns | | t <sub>DS</sub> | Data Set-up Time | 25 | | 30 | | 40 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>DP</sub> | Time to DATA Polling from Byte Latch | | 45 | | 55 | | 70 | ns | # Write Cycle Timing #### WE CONTROLLED WRITE CYCLE # **CE CONTROLLED WRITE CYCLE** 1. Address hold time is with respect to the falling edge of the control signal WE or CE. # **Ordering Information** The "Preliminary Data Sheet" designation on a SEEQ data sheet indicates that the product is not fully characterized. The specifications are subject to change, are based on design goals or preliminary part evaluation, and are not guaranteed. SEEQ Technology or an authorized sales representative should be consulted for current information before using this product. No responsibility is assumed by SEEQ for its use, nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. SEEQ reserves the right to make changes in specifications at any time and without notice. # MODULE M28C010 Timer E<sup>2</sup> 1024K Electrically Erasable PROM PRELIMINARY DATA SHEET October 1988 #### **Features** - **CMOS Technology** - Military Temperature Range - **■** Low Power Operation - 70 mA Active Current - 2 mA Standby Current - On-Chip Timer - Automatic Erase Before Write - 64 Byte Page Mode...Fast Effective Write Time - 80 μsec Average Byte Write Time - Write Cycle Completion Indication - Data Polling - 5V±10% Power Supply - Power Up/Power Down Protection Circuitry - JEDEC Approved Byte Wide Pinout ## Description SEEQ's MM28C010 is a CMOS 5V only, 128K×8 Electrically Erasable Programmable Read Only Memory (EEPROM). The MM28C010 consists of 4 28C256 (32K×8) CMOS EEPROMs and a 2 to 4 line decoder in LCC packages, mounted on and interconnected on a ceramic substrate. The MM28C010 is available in a 32 pin module package and is ideal for applications which require low power consumption, non-volatility and in-system reprogrammability. #### Pin Names | A16-A0 | ADDRESSES | |--------|------------------------------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | 1/0 | DATA INPUT (WRITE)/DATA<br>OUTPUT (READ) | # **Block Diagram** # Pin Configuration The MM28C010 has an internal timer which automatically times out the write time. The on-chip timer, along with the input latches, frees the microprocessor for other tasks during the write time. The MM28C010's write cycle time is 10msec maximum. An automatic erase is performed before a write. The Data Polling feature of the MM28C010 can be used to determine the end of a write cycle. Data retention is greater than 10 years. # **Device Operation** # **Operational Modes** There are four operational modes (see Table 1); only TTL inputs are required. Write can only be initiated under the conditions shown. Any other conditions for CE, OE, and WE will inhibit writing and the I/O lines will either be in a high impedance state or have data, depending on the state of the forementioned three input lines. Table 1 **Mode Selection** | Mode Pin | CE | ŌĒ | WE | 1/0 | |------------------|---------------------------|---------------|---------------|--------------------------------------------------------------| | READ | VIL | VIL | ViH | DOUT | | STANDBY | VIH | Х | Х | HI-Z | | WRITE | VIL | VIH | VIL | DiN | | WRITE<br>INHIBIT | X<br>V <sub>IH</sub><br>X | X<br>X<br>VIL | VIH<br>X<br>X | HI-Z or D <sub>OUT</sub><br>HI-Z<br>HI-Z or D <sub>OUT</sub> | X: any CMOS/TTL level #### Reads A read is typically accomplished by presenting the addresses of the desired byte to the address inputs. Once the address is stable, CE is brought to a TTL low in order to enable the chip. The WE pin must be at a TTL high during the entire read cycle. The output drivers are made active by bringing output enable (OE) to a TTL low. During read, the addresses, CE, OE, and input data latches are transparent. #### Writes To write into a particular location, addressess must be valid and a TTL low is applied to the write enable $(\overline{WE})$ pin of a selected $(\overline{CE}$ low) device. This combined with the output enable (OE) being high, initiates a write cycle. During a byte write cycle, all inputs except data are latched on the falling edge of WE (or CE, whichever one occurred last). Write enable needs to be at a TTL low only for the specified two time. Data is latched on the rising edge of WE (or CE, whichever occurred first). An automatic erase is performed before data is written. The MM28C010 can write both bytes and blocks of up to 64 bytes. The write mode is discussed below. # Write Cycle Control Pins For system design simplification, the MM28C010 is designed such that either the CE or WE pin can be used to initiate a write cycle. The device uses the latest high-to-low transition of either CE or WE signal to latch the data. Address and OE set up and hold are with respect to the later of CE or WE; data set up and hold is with respect to the earlier of $\overline{WE}$ or CE. To simplify the following discussion, the $\overline{WE}$ pin is used as the control pin throughout the rest of this document. Timing diagrams of both write cycles are included in the AC characteristics. #### Write Mode One to 64 bytes of data can be loaded randomly into the MM28C010. Address lines A15 and A16 must be held valid during the entire page load cycle. The part latches row addresses. A6-A14 during the first byte write. These addresses are latched on the falling edge of WE signal (assuming WE control write cycle) and are ignored after that until the end of the write cycle. This will eliminate any false write into another page if different row addresses are applied and the page boundary is crossed. The column addresses. A0-A5 which are used to write into different locations of the page, are latched every time a new write is initiated. These addresses along with OE state (high) are latched on the falling edge of WE signal. For proper write initiation and latching, the WE pin has to stay low for a minimum of twp ns. Data is latched on the rising edge of WE, allowing easy microprocessor interface. Upon a low to high $\overline{WE}$ transition, the MM28C010 latches data and starts the internal page loader timer. The timer is reset on the falling edge of WE signal if a write is initiated before the timer has timed out. The timer stays reset while the WE pin is kept low. If no more write cycles have been initiated in $(t_{BLC})$ after the last $\overline{WE}$ low to high transition, the part terminates page load cycle and starts the internal write. During this time, which takes a maximum of 10ms, the device ignores any additional load attempts. The part can be now read to determine the end of write cycle (DATA Polling). A 160us maximum effective byte write time can be achieved if the page is fully utilized. # **Extended Page Load** In order to take advantage of the page mode's faster average byte write time, data must be loaded at the page load cycle time (t<sub>BLC</sub>). Since some applications may not be able to sustain transfers at this minimum rate, the MM28C010 permits an extended page load cycle. To do this, the write cycle must be 'stretched' by maintaining WE low, assuming a write enable controlled cycle and leaving all other control inputs (CE, OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will inhibit the page load timer. When WE returns high, the input data is latched and the page load cycle timer begins. In CE controlled write the same is true, with CE holding the timer reset instead of WE. # Data Polling The MM28C010 has a maximum write cycle time of 10ms. Typically though, a write will be completed in less than the specified maximum cycle time. DATA polling is a method of minimizing write times by determining the actual end point of a write cycle. If a read is performed to any address while the MM28C010 is still writing, the device will present the Ones-complement of the last data byte written. When the MM28C010 has completed its write cvcle, a read from the last address written will result in valid data. Thus software can simply read from the part until the last data byte written is read correctly. A DATA polling read should not be done until a minimum of t<sub>IP</sub> microseconds after the last byte is written. Timing for a DATA polling read is the same as a normal read once the tip specifications have been met. # Power Up/Down Considerations There is internal circuitry to minimize a false write during V<sub>CC</sub> power up or down. This circuitry prevents writing under any one of the following conditions: 1. $V_{CC}$ is less than $V_{WI}$ V. 2. A high to low Write Enable (WE) transition has not occurred when the V<sub>CC</sub> supply is between $V_{WI}$ V and $V_{CC}$ with $\overline{CE}$ low and $\overline{OE}$ high. Writing will also be inhibited when WE, CE, or OE are in TTL logical states other than that specified for a byte write in the Mode Selection table. # Absolute Maximum Stress Range\* Temperature Storage . . . . . . . . . . . - 65°C to + 150°C Under Bias..... - 65°C to + 135°C All Input or Output Voltages with Respect to $V_{SS}$ .....+6 V to -0.5 V \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | MM28C010 | |------------------------------|---------------------------------| | Temperature Range | -55°C to +125°C<br>(case temp.) | | V <sub>CC</sub> Power Supply | 5V±10% | #### **Endurance and Data Retention** | Symbol | Parameter | Value | Units | Condition | |--------|----------------------------------|-----------------|-------------|---------------------------------| | N<br>K | Minimum Endurance <sup>[4]</sup> | 10,000<br>1,000 | Cycles/Byte | MIL-STD 833 Test<br>Method 1033 | | TDR | Data Retention | >10 | Years | MIL-STD 833 Test<br>Method 1008 | # DC Charateristics Read Operation (Over operating temperature and V<sub>CC</sub> Range, unless otherwise specified) | | | Lir | nits | | | | | |---------------------|--------------------------------------------------|--------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------|--|--| | Symbol | Parameter | Parameter Min. Max. Unit | | Units | Test Condition | | | | lcc | Active V <sub>CC</sub> Current | | 70 | mA | CE = OE = V <sub>IL</sub> ; All I/O = 0 ma;<br>Addr = 5MHz | | | | ISB, | Standby V <sub>CC</sub> Current<br>(TTL Inputs) | | 10 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub> ; All I/O = 0 ma; | | | | ISB <sub>2</sub> | Standby V <sub>CC</sub> Current<br>(CMOS Inputs) | | 2 | mA | CE = V <sub>CC</sub> - 0.2;<br>A15, A16 = V <sub>CC</sub> - 0.2<br>Other Inputs = V <sub>IH</sub><br>All I/O = 0 ma | | | | l <sub> L</sub> [2] | Input Leakage Current | | 5 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> Max. | | | | IOL[3] | Output Leakage Current | | 25 | μΑ | V <sub>OUT</sub> = V <sub>CC</sub> Max. | | | | V <sub>IL</sub> | Input Low Voltage | -0.3 | 0.8 | ٧ | | | | | VIH | Input High Voltage | 2.0 | 6 | V | | | | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | V | IOL = 2.1 mA | | | | VoH | Output High Voltage | 2.4 | | ٧ | $IOH = -400 \mu A$ | | | | V <sub>W</sub> [1] | Write Inhibit Voltage | 3.8 | | V | | | | #### NOTES: - 1. Characterized. Not tested. - 2. Inputs only. Does not include I/O. - 3. For I/O only. - 4. Endurance can be specified as an option to be 1000 or 10000 cycles/byte minimum. #### **AC Test Conditions** Output Load: 1 TTL gate and $C_L = 100 \ pF$ Input Rise and Fall Times: $< 10 \ ns$ Input Pulse Levels: 0.45 V to 2.4 V # Capacitance[1] T<sub>A</sub> = 25°C, t = 1 MHz | Symbol | Parameter | Max. | Conditions | |--------|------------------------|-------|-----------------------| | CIN | Input Capacitance | 30 pF | V <sub>IN</sub> = OV | | COUT | Data (I/0) Capacitance | 40 pF | V <sub>I/0</sub> = OV | Timing Measurement Reference Level: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V # E.S.D. Characteristics | Symbol | Parameter | Value | Test Conditions | |----------------------|------------------|-------|-----------------------------------------------| | V <sub>ZAP</sub> [2] | E.S.D. Tolerance | | M <sub>IL</sub> = STD 883<br>Test Method 3015 | # **AC Characteristics Read Operation** (Over operating temperature and $V_{\text{CC}}$ range, unless otherwise specified) | | | T | | Lin | | | | | | |--------|----------------------------------------------------------------------------------------------|-------|-----------------------------|------|--------------|------|------|-------|----------------------| | : | | MM280 | MM28C010-250 MM28C010-300 M | | MM28C010-350 | | | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | Test<br>Conditions | | tRC | Read Cycle Time | 250 | | 300 | | 350 | | ns | CE = OE = VIL | | tCE | Chip Enable Access Time | | 250 | | 300 | | 350 | ns | OE = VIL | | taa | Address Access Time | | 250 | | 300 | | 350 | ns | CE = OE = VIL | | tOE | Output Enable Access Time | | 150 | | 150 | | 150 | ns | CE = VIL | | tor | Output or Chip Enable High to Output in Hi-Z | 0 | 60 | 0 | 80 | 0 | 80 | ns | CE = V <sub>IL</sub> | | tон | Output Hold from Address Change,<br>Chip Enable, or Output Enable,<br>whichever occurs first | 0 | | 0 | | 0 | | ns | CE = OE = VIL | # Read/DATA Polling Cycle - 1. This parameter is measured only for the initial qualification and after process or design changes which may affect capacitance. - 2. Characterized. Not tested. # **AC Characteristics Write Operation** (Over the operating temperature and $V_{\text{CC}}$ range, unless otherwise specified) | | | | Limits | | | | | | |--------|-----------------------------------------------------|-------|---------------------|------|----------------|------|---------|-------| | | | MM28C | MM28C010-250 MM28C0 | | C010-300 MM280 | | 010-350 | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | twc | Write Cycle Time | | 10 | | 10 | | 10 | ms | | tas | Address Set-up Time | 20 | | 20 | | 20 | | ns | | tan | Address Hold Time (see note 1) | 150 | | 150 | | 150 | | ns | | tcs | Write Set-up Time | 0 | | 0 | | 0 | | ns | | tсн | Write Hold Time | 0 | | 0 | | 0 | | ns | | tcw | CE Pulse Width (see note 2) | 150 | | 150 | | 150 | | ns | | toes | OE High Set-up Time | 20 | | 20 | | 20 | | ns | | tOEH | OE High Hold Time | 20 | | 20 | | 20 | | ns | | twp | WE Pulse Width (see note 2) | 150 | | 150 | | 150 | | ns | | tos | Data Set-up Time | 50 | | 50 | | 50 | | ns | | tDH | Data Hold Time | 0 | | 0 | | 0 | | ns | | tBLC | Byte Load Timer Cycle (Page Mode Only) (see note 3) | 0.2 | 200 | 0.2 | 200 | 0.2 | 200 | μs | | tLP | Last Byte Loaded to DATA Polling | | 1 | | 1 | | 1 | ms | # Write Timing #### NOTES: - 1. Address hold time is with respect to the falling edge of the control signal WE or CE. - 2. WE and CE are noise protected. Less than a 20 nsec write pulse will not activate a write cycle. - 3. t<sub>BLC</sub> min. is the minimum time before the next byte can be loaded. t<sub>BLC</sub> max. is the minimum time the byte load timer waits before initiating internal write cycle. # Page Write Timing # **Ordering Information** M2764/M27128 *E2764/E2712*8 # 2764/27128 EPROM #### Features - Military and Extended Temperature Range - -55° to +125°C: M2764 - -55° to +125°C: M27128 - -40° to +85°C: E2764/E27128 - 200 ns Access Times at -55° to 125°C - Programmed Using Intelligent Algorithm - 21 V V<sub>PP</sub> Programming Voltage - JEDEC Approved Bytewide Pin Configuration - 2764 8K x 8 Organization - 27128 16K x 8 Organization - **■** Low Power Dissipation - 120 mA Active Current - 40 mA Standby Current - Silicon Signature® ### Description SEEQ's 2764 and 27128 are ultraviolet light erasable EPROMs which are organized 8K x 8 and 16K x 8 respectively. They are specified over the military and extended temperature range and have access times as fast as 200 ns over the V<sub>CC</sub> tolerance range. The access time is achieved without sacrificing power since the maximum active and standby currents are 120 mA and 40 mA respectively. The 200 ns allows higher system efficiency by eliminating the need for wait states in today's 8 - or 16-bit microprocessors. ### Pin Configurations DUAL-IN-LINE TOP VIEW PIN 26 IS A NO CONNECT ON THE DIP 2764 Pin Names AR CE ŌE 00 - 07 PGM ADDRESSES - COLUMN (LSB) ADDRESSES - ROW CHIP ENABLE OUTPUTS PROGRAM **OUTPUT ENABLE** # **Block Diagram** | PINS | ČE<br>(20) | OE<br>(22) | PGM<br>(27) | V <sub>PP</sub> (1) | V <sub>CC</sub><br>(28) | Outputs<br>(11-13, 15-19) | |----------------------------------|------------|------------|-------------|---------------------|-------------------------|---------------------------| | Read | VIL | VIL | VIH | Vcc | Vcc | Dout | | Output Disable | X | ViH | Vcc | Vcc | Vcc | High Z | | Standby | VIH | Х | X | Vcc | Vcc | High Z | | Program | VIL | ViH | VIL | VPP | Vcc | DIN | | Program Verify | VIL | VIL | ViH | VPP | Vcc | Dout | | Program Inhibit | ViH | Х | Х | VPP | Vcc | High Z | | Silicon Signature <sup>*M*</sup> | VIL | VIL | ViH | Vcc | Vcc | Encoded<br>Data | #### X can be either VIL or VIH <sup>\*</sup> For Silicon Signature: $A_0$ is toggled, $A_9=12V$ , and all other addresses are at TTL low. Silicon Signature is a registered trademark of SEEQ Technology. # M2764/M27128 E2764/E27128 Initially, and after erasure, all bits are in the "1" state. Data is programmed by applying 21 V to V<sub>PP</sub> and a TTL "0" to pin 27 (program pin). They may be programmed with an intelligent algorithm that is now available on commercial programmers. This faster time improves manufacturing throughput time by hours over conventional 50 ms algorithms. Commercial programmers (e.g. Data I/O, Pro-log, Digelec, Kontron, and Stag) have implemented this fast algorithm for SEEQ's EPROMs. If desired, the 27128 and the 2764 may be programmed using the conventional 50 ms programming specification of older generation EPROMs. Incorporated on the 27128 and 2764 is Silicon Signature . Silicon Signature contains encoded data which identifies SEEQ as the EPROM manufacturer, and programming information. This data is encoded in ROM to prevent erasure by ultraviolet light. #### **Absolute Maximum Ratings** | Temperature | | |-----------------------------------------|-------------------| | Storage | -65° C to +150° C | | Under Bias | -65° C to +135° C | | All Inputs or Outputs with | | | Respect to Ground | +6V to -0.3V | | V <sub>PP</sub> During Programming with | | | Respect to Ground | +22V to -0.3V | | Voltage on A9 with | | | Respect to Ground | . +15.5V to -0.3V | | | | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Recommended Operating Conditions** | | M2764<br>M27128 | E2764<br>E27128 | |------------------------------------|----------------------|------------------------| | Vcc Supply Voltage[1] | 5 V ± 10% | 5 V ± 10% | | Temperature Range (Read Mode) | (Case) -55° to 125°C | (Ambient) -40° to 85°C | | V <sub>PP</sub> During Programming | 21 ± 0.5 V | 21 ± 0.5 V | #### DC Operating Characteristics During Read or Programming | | | L | imits | | | |---------------------|-----------------------------------|------|-------|------|---------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | | liN | Input Leakage Current | | 10 | μА | VIN = VCC Max. | | lo | Output Leakage Current | | 10 | μΑ | Vout = Vcc Max. | | PP 2 | V <sub>PP</sub> Current Read Mode | | 5 | mA | VPP = VCC Max. | | | Prog. Mode (25° C | ) | 30 | mA | V <sub>PP</sub> = 21.5V | | Icc1 <sup> 2</sup> | V <sub>CC</sub> Standby Current | | 40 | mA | CE = ViH | | ICC2 <sup>[2]</sup> | V <sub>CC</sub> Active Current | | 120 | mA | CE = OE = VIL | | VIL | Input Low Voltage | -0.1 | 0.8 | ٧ | | | VIH | Input High Voltage | 2 | Vcc+1 | V | | | VoL | Output Low Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | Voн | Output High Voltage | 2.4 | | ٧ | I <sub>OH</sub> = -400 μA | #### NOTES: - 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - 2. VPP may be connected directly to VCC except during programming. The supply current is the sum of ICC and IPP. # M2764/M27128 E2764/E27128 # **AC Operating Characteristics During Read** | | | Limits (nsec) | | | | | | | | - | |---------------------|-------------------------------------------------------------------------------------------|---------------------------|------|---------------------------|------|---------------------------|------|------|------|----------------------| | | | E/M2764-20<br>E/M27128-20 | | E/M2764-25<br>E/M27128-25 | | E/M2764-35<br>E/M27128-35 | | 1 | | Test | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Conditions | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 350 | | 450 | CE = OE = VIL | | t <sub>CE</sub> | Chip Enable to Data Valid | | 200 | | 250 | | 350 | | 450 | OE = V <sub>IL</sub> | | toE <sup>[2]</sup> | Output Enable to Data Valid | | 75 | | 100 | | 125 | | 150 | CE = VIL | | t <sub>DF</sub> [3] | Output Enable to Output Float | 0 | 60 | 0 | 85 | 0 | 105 | 0 | 130 | CE = VIL | | tон | Output Hold from Chip Enable,<br>Addresses, or Output Enable,<br>whichever occurred first | 0 | | 0 | | 0 | | 0 | | CE = OE = VIL | # Capacitance<sup>[1]</sup> | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |--------|--------------------|------|------|------|-----------------------| | Cin | Input Capacitance | 4 | 6 | pF | $V_{IN} = 0V$ | | Соит | Output Capacitance | 8 | 12 | pF | V <sub>OUT</sub> = 0V | # Equivalent A.C. Test Conditions[4] Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V #### A.C. Waveforms #### NOTES: 1. THIS PARAMETER IS SAMPLED AND IS NOT 100% TESTED. 2. $\overline{\text{OE}}$ MAY BE DELAYED TO $\underline{\text{t}_{\text{AA}}}$ - $\underline{\text{t}_{\text{DE}}}$ AFTER THE FALLING EDGE OF $\overline{\text{CE}}$ WITHOUT IMPACT ON $\underline{\text{t}_{\text{AA}}}$ . $\underline{\text{t}_{\text{OF}}}$ IS SPECIFIED FROM $\overline{\text{OE}}$ OR $\overline{\text{CE}}$ , WHICHEVER OCCURS FIRST. 4. THESE ARE EQUIVALENT TEST CONDITIONS AND ACTUAL TEST CONDITIONS ARE DEPENDENT ON THE TESTER. #### Erasure Characteristics The 2764 and 27128 are erased using ultraviolet light which has a wavelenght of 2537 Angstroms. The integrated dose, i.e., intensity x exposure time, for erasure is a minimum of 15 watt-second/cm2. The EPROM should be placed within one inch of the lamp tube during erasure. Table 1 shows the typical EPROM erasure time for various light intensities. Table 1. Typical EPROM Erasure Time | Light Intensity<br>(Micro-Watts/cm²) | Erasure Time<br>(Minutes) | |--------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 30 | | 5,000 | 55 | #### Silicon Signature Incorporated in SEEQ's EPROMs is a row of mask programmed read only memory (ROM) cells which is outside of the normal memory cell array. The ROM contains the EPROM's Silicon Signature. Silicon Signature contains data which identifies SEEQ as the manufacturer and gives the product code. Silicon Signature allows programmers to match the programming specification against the product which is to be programmed. If there is verification, then the programmer proceeds programming. Silicon Signature is activated by raising address A to 12V $\pm$ 0.5V, bringing chip enable and output enable to a TTL low, having V<sub>CC</sub> at 5V, and having all addresses except Ao at a TTL low. The Silicon Signature data is then accessed by toggling (using TTL) the column address A<sub>0</sub>. There are 2 bytes of data available. The data (see Table 2) appears on outputs O<sub>0</sub> to O<sub>6</sub>, with O7 used as an odd parity bit. This mode is functional at $25^{\circ} \pm 5^{\circ}$ C ambient temperature. Table 2. Silicon Signature Bytes | | A <sub>0</sub> | Data (Hex) | |-----------------------|-----------------|------------| | SEEQ Code (Byte 0) | V <sub>IL</sub> | 94 | | Product Code (Byte 1) | | | | 2764 | V <sub>IH</sub> | 40 | | 27128 | V <sub>IH</sub> | C1 | #### **Programming** The EPROMs may be programmed using an intelligent algorithm or with a conventional 50 msec programming pulse. The intelligent algorithm improves the total programming time by approximately 10 times over the conventional 50 msec algorithm. The intelligent algorithm requires $V_{CC}$ = 6V and $V_{PP}$ = 21V during byte programming. The initial program pulse width is one millisecond, followed by a sequence of one millisecond pulses. A byte is verified after each pulse. A single program pulse, with a time duration equal to 4 times the number of one millisecond pulses applied, is additionally given to the address after it is verified as being correctly programmed. A maximum of 15 one millisecond pulses per byte should be applied to each address. When the intelligent algorithm cycle has been completed, all bytes must be read at $V_{CC} = V_{PP} = 5V$ . ### Intelligent Algorithm - 1. ALL TIMES SHOWN IN ( ) ARE MINIMUM AND IN $\mu \text{SEC}$ UNLESS OTHERWISE SPECIFIED. - 2. THE INPUT TIMING REFERENCE LEVEL IS .8V FOR A V<sub>IL</sub> AND 2V FOR A V<sub>IH</sub>. 3. toe and toep are characteristics of the Device but must be accommodated by the Programmer. | | | | Limits | | | | | |---------------------|-------------------------------------|------|--------|------|------|--|--| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | | tas | Address Setup Time | 2 | | | μS | | | | toes | OE Setup Time | 2 | | | μS | | | | tos | Data Setup Time | 2 | | | μS | | | | tah | Address Hold Time | 0 | | | μS | | | | ton | Data Hold Time | 2 | | | μS | | | | tDFP | Output Enable to Output Float Delay | 0 | | 130 | ns | | | | tvps | V <sub>PP</sub> Setup Time | 2 | | | μS | | | | tvcs | Vcc Setup Time | 2 | | - | μS | | | | t <sub>PW</sub> [2] | PGM Initial Program Pulse Width | 0.95 | 1.0 | 1.05 | ms | | | | topw[3, 4] | PGM Overprogram Pulse Width | 3.8 | | 63 | ms | | | | tces | CE Setup Time | 2 | | | μs | | | | toE | Data Valid from OE | | | 150 | ns | | | #### NOTES: - V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - 2. Initial Program Pulse width tolerance is 1 msec $\pm$ 5%. - 3. The length of the overprogram pulse will vary from 3.8 msec to 63 msec as a function of the iteration counter value X. - 4. For 50 ms programming, V<sub>CC</sub> = 5 V $\pm$ 5%, T<sub>PW</sub> = 50 ms $\pm$ 10%, and T<sub>OPW</sub> is not applicable. # **Ordering Information** # M27C256/E27C256 256K CMOS EPROM September 1988 #### Features - 256K (32K x 8) CMOS EPROM - Military and Extended Temperature Range - -55° to +125°C: M27C256 - -40° to +85°C: E27C256 - Ultra Low Power - 150 μA Max. V<sub>CC</sub> Standby Current - 50 mA Max. Active Current - Programmed Using Intelligent Algorithm - 12.5 V Vpp - 200 ns Access Times - 5 V ±10% V<sub>CC</sub> - JEDEC Approved Bytewide Pin Configuration - Silicon Signature® #### **Block Diagram** #### **Mode Selection** | PINS | CE | ŌĒ | V <sub>PP</sub> | Vcc | Outputs | |--------------------|------|------|-----------------|------|-----------------| | MODE | (20) | (22) | (1) | (28) | (11-13, 15-19) | | Read | VIL | VIL | Vcc | Vcc | Dout | | Output Disable | Х | ViH | Vçc | Vcc | High Z | | Standby | ViH | X | Vcc | Vcc | High Z | | Program | VIL | ViH | Vpp | Vcc | DiN | | Program Verify | ViH | VIL | Vpp | Vcc | Dout | | Program Inhibit | Vін | VIH | VPP | Vcc | High Z | | Silicon Signature* | VIL | ViL | Vcc | Vcc | Encoded<br>Data | X can be either VII or VIH. # Description SEEQ's 27C256 is the industry's first 256K CMOS EPROM. It has a 32Kx8 organization and has very low power dissipation. Its active current is less than one half the active power of n-channel EPROMs. In addition the standby current is orders of magnitude lower than those same EPROMs. Consequently, system memory sizes can be substantially increased at a very small increase in power. Low active and standby power is important in applications which require portability, low cooling cost, high memory bit density, and long term reliability. The 27C256 is specified over both the extended and military temperature ranges at 5 V±10% V<sub>CC</sub>. The access time is specified at 200 ns, making the 27C256 compatible with most of today's microprocessors. Its inputs and outputs are completely TTL compatible. #### Pin Configuration LEADLESS CHIP CARRIER **DUAL IN-LINE** | DOAL III | | BOTTOM VIEW | |--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------| | Vpp 1<br>A12 2<br>A7 3<br>A6 4<br>A5 5<br>A4 6<br>A3 7<br>A2 8<br>A1 9<br>A0 10<br>O0 11<br>O1 12<br>O2 13<br>GND 14 | 28 VCC 27 A14 26 A13 25 A8 24 A9 23 A11 22 OE 21 A10 20 CE 19 O7 18 O6 17 O5 16 O4 15 O3 | As 29 | | | | • | #### Pin Names | A <sub>0</sub> - A <sub>5</sub> | ADDRESSES - COLUMN (LSB) | |---------------------------------|--------------------------| | A6 - A14 | ADDRESSES — ROW | | ĈĒ | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | O <sub>0</sub> - O <sub>7</sub> | OUTPUTS | | NC | NO CONNECT | <sup>\*</sup>For Silicon Signature: A<sub>0</sub> is toggled, A<sub>9</sub> = 12 V, and all other addresses are at a TTL low. Silicon Signature is a registered trademark of SEEQ Technology. Initially, and after erasure, all bits are in the "1" state. An intelligent algorithm is used to program the 27C256 typically in four minutes. Data is programmed using a 12.5 V Vpp and an inital chip enable pulse of 1.0 ms. Incorporated on the 27C256 is Silicon Signature™. Silicon Signature contains encoded data which identifies SEEQ as the EPROM manufacturer and gives the product code. This data is encoded in ROM to prevent erasure by ultraviolet light. ## **Absolute Maximum Ratings** | Temperature | | |--------------------------------|-------------------| | Storage | 65°C to +150°C | | M27C256 Under Bias | 65°C to +135°C | | E27C256 Under Bias | 50°C to +95°C | | All Inputs or Outputs with | | | Respect to Ground | +6 V to -0.3 V | | VPP with Respect to Ground | +14.0 V to -0.3 V | | Voltage on A <sub>9</sub> with | | | Respect to Ground | +14.0 V to -0.3 V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating Conditions** | | M27C256-20,<br>M27C256-25,<br>M27C256-30 | E27C256-20,<br>E27C256-25,<br>E27C256-30 | |---------------------------------------------------|------------------------------------------|------------------------------------------| | V <sub>CC</sub> Supply Voltage <sup>[1]</sup> | 5 V ± 10% | 5 V ± 10% | | Temperature Range (Read Mode) | (Case) -55°C to +125°C | (Ambient) -40°C to 85°C | | V <sub>PP</sub> During Read <sup>[2]</sup> | Vcc | Vcc | | V <sub>PP</sub> During Programming <sup>[3]</sup> | 12.5 ± 0.3 V | 12.5 ± 0.3 V | # DC Operating Characteristics During Read or Programming | | | Limits | | | | |---------------------|---------------------------------------------------------------|--------|---------------------|----------------|-------------------------------------------------------------------------------------------| | Symbol | I Parameter Min. Max. | Unit | Test Condition | | | | l <sub>IN</sub> [4] | Input leakage | | 1 | μА | V <sub>IN</sub> =V <sub>CC</sub> Max. | | lo <sup>[5]</sup> | Output leakage | | 10 | μΑ | V <sub>OUT</sub> =V <sub>CC</sub> Max. | | Ірр | VPP current:<br>Standby mode<br>Read Mode<br>Programming mode | | 150<br>1<br>30 | μΑ<br>mA<br>mA | CE=V <sub>CC</sub> -1 v. min.<br>F=5 MHz., CE=V <sub>IL</sub><br>V <sub>PP</sub> =12.5 v. | | lcc1 | V <sub>CC</sub> standby current | | 150 | μΑ | CE>=V <sub>CC</sub> -1 v. | | I <sub>CC2</sub> | Vcc standby current | | 2 | mA | CE=V <sub>IH</sub> | | lcc3 | V <sub>CC</sub> active current | | 50 | mA | CE=OE=V <sub>IL</sub> , O <sub>0-7</sub> =0,<br>F=5 MHz. | | V <sub>IL</sub> | Input low voltage | -0.1 | 0.8 | V | | | ViH | Input high voltage | 2.0 | V <sub>CC</sub> + 1 | V | | | VoL | Output low voltage | | 0.45 | V | loL=2.1 ma. | | Voн | Output high voltage | 2.4 | | ٧ | I <sub>OH</sub> =-400 μA. | #### NOTES: - 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - 2. VPP cannot be left floating and should be connected to Vcc during read. - 3. 0.1 µF ceramic capacitor on V<sub>PP</sub> is required during programming only, to suppress voltage transients. - 4. Inputs only. Does not include I/O. - 5. For I/O only. # **AC Operating Characteristics During Read** | | | Limits (nsec) | | | | | | | |---------------------|------------------------------------------------------------------------------------|---------------|------|------|--------------------------|------|------------------|------------------------------------------| | | | | | | M27C256-25<br>E27C256-25 | | 256-30<br>256-30 | Test | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Conditions | | t <sub>AA</sub> | Address Access Time | | 200 | | 250 | | 300 | $\overline{CE} = \overline{OE} = V_{IL}$ | | tce | Chip Enable to Data Valid | | 200 | | 250 | | 300 | OE = V <sub>IL</sub> | | t <sub>OE</sub> (2) | Output Enable to Data Valid | | 75 | | 100 | | 120 | CE = V <sub>IL</sub> | | t <sub>DF</sub> (3) | Output Enable or Chip Enable to Output Float | | 60 | | 60 | | 105 | CE = V <sub>IL</sub> | | tон | Output Hold from Chip Enable, Addresses, or Output Enable whichever occurred first | 0 | | 0 | | 0 | | CE = OE = V <sub>IL</sub> | # Capacitance[1] | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |--------|--------------------|------|------|------|---------------| | Cin | Input Capacitance | 4 | 6 | рF | $V_{IN} = 0V$ | | Соит | Output Capacitance | 8 | 12 | рF | Vout = 0V | # Equivalent A.C. Test Conditions[4] Output Load: 1 TTL gate and $C_L = 100 pF$ Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.45V to 2.4V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V #### A.C. Waveforms - 1. THIS PARAMETER IS SAMPLED AND IS NOT 100% TESTED. - 2. $\overline{\text{OE}}$ MAY BE DELAYED TO $t_{AA}$ $t_{OE}$ AFTER THE FALLING EDGE OF $\overline{\text{CE}}$ WITHOUT IMPACT ON $t_{AA}$ . $t_{OF}$ IS SPECIFIED FROM $\overline{\text{OE}}$ OR $\overline{\text{CE}}$ , WHICHEVER OCCURS FIRST. - 4. THESE ARE EQUIVALENT TEST CONDITIONS AND ACTUAL TEST CONDITIONS ARE DEPENDENT ON THE TESTER. #### **Erasure Characteristics** The 27C256 is erased using ultraviolet light which has a wavelength of 2537 Angstroms. The integrated dose, i.e., intensity x exposure time, for erasure is a minimum of 15 watt-second/cm2. The EPROM should be placed within one inch of the lamp tube during erasure. Table 1 shows the typical EPROM erasure time for various light intensities. Table 1. Typical EPROM Erasure Time | Light Intensity<br>(Micro-Watts/cm²) | Erasure Time<br>(Minutes) | |--------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 30 | | 5,000 | 55 | #### Silicon Signature™ Incorporated in SEEQ's EPROMs is a row of mask programmed read only memory (ROM) cells which is outside of the normal memory cell array. The ROM contains the EPROM's Silicon Signature. Silicon Signature contains data which identifies SEEQ as the manufacturer and gives the product code. This data allow programmers to match the programming specification against the product which is to be programmed. If there is verification, then the programmer proceeds to program. Silicon Signature is activated by raising address A<sub>9</sub> to 12V±0.5V, bringing chip enable and output enable to a TTL low, having V<sub>CC</sub> at 5V, and having all addresses except Ao at a TTL low. The Silicon Signature data is then accessed by toggling Ao. The data appears on outputs $0_0$ to $0_6$ with $0_7$ used as an odd parity bit (see Table 2). **Table 2. Silicon Signature Bytes** | | A <sub>0</sub> | Data (Hex) | |-----------------------|----------------|------------| | SEEQ Code (Byte 0) | VIL | 94 | | Product Code (Byte 1) | VIII | C2 | #### Programming The 27C256 is programmed using the industry standard intelligent algorithm. The intelligent algorithm requires V<sub>CC</sub>=6 V and V<sub>PP</sub>=12.5 V during byte programming. The initial program pulse width is 1.0 millisecond, followed by a sequence of 1.0 millisecond pulses. A byte is verified after each pulse. A single program pulse, with a time duration equal to 3 times the number of 1.0 millisecond pulses applied, is additionally given to the address after it is verified as being correctly programmed. A minimum of one to a maximum of 25 1-ms pulses, plus one 3X overpulse, may be applied to each byte. When the intelligent algorithm cycle has been completed, all bytes must be read at $V_{CC} = V_{PP} = 5 \text{ V}$ . ### Intelligent Algorithm Flowchart ### Intelligent Algorithm - NOTES: 1. ALL TIMES SHOWN IN ( ) ARE MINIMUM AND IN µSEC UNLESS OTHERWISE SPECIFIED. 2. THE INPUT TIMING REFERENCE LEVEL IS 0.8 Y FOR A VIL. AND 2 Y FOR A VIH. 3. TOE AND TOPP ARE CHARACTERISTICS OF THE DEVICE BUT MUST BE ACCOMMODATED BY THE PROGRAMMER. 4. 0.1 µF CERAMIC CAPACITOR ON V<sub>PP</sub> IS REQUIRED DURING PROGRAMMING ONLY, TO SUPPRESS VOLTAGE TRANSIENTS. ### Intelligent Algorithm AC Programming Characteristics $T_A = 25^{\circ} \pm 5^{\circ}C$ , $V_{CC}^{[1]} = 6.0V \pm 0.25V$ . $V_{PP} = 12.5V$ | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------|------|------|-------|------| | tas | Address Setup Time | 2 | | | μs | | toes | ŌĒ Setup Time | 2 | | | μs | | tos | Data Setup Time | 2 | | | μs | | t <sub>AH</sub> | Address Hold Time | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | 2 | | | μs | | t <sub>DFP</sub> | Output Enable to Output Float Delay | 0 | | 130 | ns | | tvps | V <sub>PP</sub> Setup Time | 2 | | | μs | | tvcs | V <sub>CC</sub> Setup Time | 2 | | | μs | | tpw | CE Initial Program Pulse Width | 0.95 | 1.0 | 1.05 | ms | | topw <sup>[2]</sup> | CE Overprogram Pulse Width | 2.85 | | 78.75 | ms | | toE | Data Valid from OE | | | 150 | ns | ### **AC Conditions of Test** Input Rise and Fall Times (10% to 90%) .... 20 ns Input Pulse Levels . . . . . . . . 0.45 V to 2.4 V Input Timing Reference Level .... 0.8 Vand 2.0 V Output Timing Reference Level ... 0.8 V and 2.0 V ### NOTES: - 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>DD</sub> and removed simultaneously or after Vpp. 2. The length of the overprogram pulse will vary from 2.85 msec to - 78.75 msec as a function of the iteration counter value X. ### **Ordering Information** ### **82005** MILITARY DRAWING 64K UV EPRO May 1988 ### **Features** - 82005 Military Drawing Compliant - Processing Per Method 5004/5005 MIL-STD-883 - 21-Voit Programming - JEDEC-Approved Bytewide Pin Configuration - 200 ns Access Time - MIL-M-38510 Compliant Package Design - Programmed Using Intelligent Algorithm - Silicon Signature® ### **Block Diagram** ### **Mode Selection** | PINS | CE<br>(20) | OE<br>(22) | PGM<br>(27) | V <sub>P</sub> P (1) | V <sub>CC</sub> (28) | OUTPUTS<br>(11-13, 15-19) | |--------------------|-----------------|------------|-------------|----------------------|----------------------|---------------------------| | Read | VIL | ViL | ViH | Vcc | Vcc | Dout | | Output Disable | Х | ViH | Vcc | Vcc | Vcc | High Z | | Standby | $V_{IH}$ | X | Х | Vcc | Vcc | High Z | | Program | ٧L | VIH | VIL | VPP | Vcc | DIN | | Program Verify | ٦ | VIL | ViH | VPP | Vcc | DOUT | | Program Inhibit | VIH | Х | X | VPP | Vcc | High Z | | Silicon Signature* | V <sub>IL</sub> | VIL | VIH | Vcc | Vcc | Encoded<br>Data | X can be either $V_{IL}$ or $V_{IH}$ Silicon Signature is a registered trademark of SEEQ Technology. ### Description SEEQ's 82005 is a military drawing compliant, 21-volt programming, 65,532-bit (8192 x 8), ultraviolet erasable EPROM. The 64K EPROM is fabricated and tested in SEEQ Technology's DESCapproved manufacturing facility and has been processed per the requirements of Method 5004/5005 of MIL-STD-883. The 82005 EPROM provides continuing support for applications which utilize a 21-volt programming 64K EPROM in their design. Using the 82005 will satisfy MIL-STD-454K which dictates the use of military drawing parts over 883C compliant parts if they are available. Furthermore, designing with standard military drawing devices eliminates the need for customer-generated source control drawings, while ensuring the highest level of device reliability. ### Pin Configuration | V <sub>PP</sub> | 1 | 28 | Vcc | |-----------------|----|----|-----------------| | A12 | 2 | 27 | PGM | | A7 🗍 | 3 | 26 | N/C | | A <sub>6</sub> | 4 | 25 | A <sub>8</sub> | | A <sub>5</sub> | 5 | 24 | A <sub>9</sub> | | A4 [ | 6 | 23 | A <sub>11</sub> | | A <sub>3</sub> | 7 | 22 | ŌĒ | | A 2 | 8 | 21 | A 10 | | A1 🗖 | 9 | 20 | ĈĒ | | A <sub>0</sub> | 10 | 19 | 07 | | 0₀□ | 11 | 18 | 06 | | 01 | 12 | 17 | o₅ | | 02 | 13 | 16 | O₄ | | GND | 14 | 15 | 03 | | | | | | ### Pin Names | A <sub>0</sub> -A <sub>4</sub> | ADDRESSES—COLUMN | |---------------------------------|------------------| | A <sub>5</sub> -A <sub>12</sub> | ADDRESSES—ROW | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | O <sub>0</sub> -O <sub>7</sub> | OUTPUTS | | PGM | PROGRAM | MD400059/- <sup>\*</sup>For Silicon Signature: $A_0$ is toggled, $A_9 = 12V$ , and all other addresses are at a TTL low. ### Description (cont.) The 82005 is manufactured using JEDEC approved bytewide pinouts and 28-pin package. Access times as fast as 200 ns eliminate the need for wait states in high-performance microprocessor systems. Programming can be accomplished using either the intelligent algorithm or the 50 ms/byte algorithm available on commercial programmers. ### Quality-Assurance Provisions Quality-assurance screening for the 82005 is performed on 100% of the devices in accordance with Method 5004 of MIL-STD-883. In addition, burn-in (Method 1015, 125°C min) and data retention bake are performed on each device after Method 5004 screening and prior to submitting for quality conformance inspection testing. ### Quality-Conformance Inspection Quality-conformance inspection is performed in accordance with Method 5005 of MIL-STD-883. This includes Group A. Group B. Group C. and Group D inspections tests as defined in military drawing 82005. Generic QCI summary data will be provided upon request. ### Electrical Performance Characteristics The 82005 can be ordered from SEEQ Technology with device access times = 200 ns (82005-07), 250 ns (82005-02), and 450 ns (82005-01). Details on device specific electrical performance can be found in the complete DESC 82005 military drawing or SEEQ's data sheet for generic part type DM2764. SEEQ's testing meets or exceeds all electrical performance screening and test limits as specified on the 82005 military drawing. ### 82005 Assembly/Test Flow Chart Screening per MIL-STD-883 Method 5004 and quality-conformance acceptance per Method 5005 ### **Programming** The 82005 may be programmed using an interactive intelligent algorithm or with a conventional 50 ms/byte programming pulse. Use of the intelligent algorithm improves the total device programming time by approximately 10 times over the 50 ms/byte algorithm. To program using the intelligent algorithm requires $V_{\rm CC} = 6V$ , $V_{\rm PP} = 21V$ , and $\overline{\rm CE} = \underline{V_{IL}}$ . The initial programming pulse applied to the $\overline{\rm PGM}$ pin is one millisecond in duration, followed by a byte verification. Additional one millisecond program pulses are applied and checked until the byte passes verification. After verification, an overprogram pulse equal to 4X the number of one millisecond pulses required to initially program the byte is applied to the address. A maximum of 15 one millisecond pulses per byte is allowed. When the intelligent programming cycle has been completed, all bytes must be read with $V_{\rm CC} = V_{\rm PP} = 5.0$ volts to verify correct programming. ### **Erasure Characteristics** The 82005 is erased by exposure to high-intensity ultraviolet light with a wave length of 2537 angstroms. The minimum integrated dose for erasure (i.e. intensity × exposure time) is 15 watt-second/cm². The device should be placed within one inch of the lamp tube during erasure. After erasure, all bits are in the high state. ### Silicon Signature Incorporated in SEEQ's 82005 EPROM is a row of mask-programmed read-only memory (ROM) cells, located outside of the normal memory cell array. These ROM cells contain the EPROM's Silicon Signature. Silicon Signature identifies SEEQ as the manufacturer and gives the device's product code for programming. This allows the programmer to match the product to be programmed with the correct programming specification. Once the device code and programming specification have been verified, programming of the part can proceed. ### **Ordering Information** | Device Type | Generic Number | Access Time | | | |-------------|----------------|-------------|--|--| | 01 | 2764-45 | 450 ns | | | | 02 | 2764-25 | 250 ns | | | | 07 | 2764-20 | 200 ns | | | **Case Outline** Y = D-10 (28 PIN, $1/2" \times 1-3/8"$ ), DUAL-IN-LINE PACKAGE Lead Finish A = HOT SOLDER DIPPED ### **82025** MILITARY DRAWING 128K UV EPROM ### **Features** - 82025 Military Drawing Compliant - Processing Per Method 5004/5005 MIL-STD-883 - 21-Volt Programming - JEDEC-Approved Bytewide Pin Configuration - 200 ns Access Time - MIL-M-38510 Compliant Package Design - Programmed Using Intelligent Algorithm - Silicon Signature® ### **Block Diagram** | PINS | CE<br>(20) | OE<br>(22) | PGM<br>(27) | Vpp<br>(1) | V <sub>CC</sub> (28) | OUTPUTS<br>(11-13, 15-19) | |---------------------|------------|------------|-------------|------------|----------------------|---------------------------| | Read | VIL | VIL | VIH | Vcc | Vcc | DOUT | | Output Disable | Х | ViH | Vcc | Vcc | Vcc | High Z | | Standby | ViH | Х | X | Vcc | Vcc | High Z | | Program | VIL | ViH | VIL | VPP | Vcc | DIN | | Program Verify | VIL | VIL | VIH | VPP | Vcc | DOUT | | Program Inhibit | VIH | X | Х | VPP | Vcc | High Z | | Silicon Signature * | VIL | VIL | VIH | Vcc | Vcc | Encoded<br>Data | X can be either VIL or VIH Silicon Signature is a registered trademark of SEEQ Technology. ### Description SEEQ's 82025 is a military drawing compliant. 21-volt programming, 131,064-bit (16,384 × 8), ultraviolet erasable EPROM. The 128K EPROM is fabricated and tested in SEEQ Technology's DESCapproved manufacturing facility and has been processed per the requirements of Method 5004/5005 of MIL-STD-883. The 82025 EPROM provides continuing support for applications which utilize a 21-volt programming 128K EPROM in their design. Using the 82025 will satisfy MIL-STD-454K which dictates the use of military drawing parts over 883C compliant parts if they are available. Furthermore, designing with standard military drawing devices eliminates the need for customer-generated source control drawings, while ensuring the highest level of device reliability. ### Pin Configuration ### Pin Names | ADDRESSES—COLUMN | |------------------| | ADDRESSES—ROW | | CHIP ENABLE | | OUTPUT ENABLE | | OUTPUTS | | PROGRAM | | | <sup>\*</sup>For Silicon Signature: Ao is toggled, A9 = 12V, and all other addresses are at ### Description (cont.) The 82025 is manufactured using JEDEC approved bytewide pinouts and 28-pin package. Access times as fast as 200 ns eliminate the need for wait states in high-performance microprocessor systems. Programming can be accomplished using either the intelligent algorithm or the 50 ms/byte algorithm available on commercial programmers. ### **Quality-Assurance Provisions** Quality-assurance screening for the 82025 is performed on 100% of the devices in accordance with Method 5004 of MIL-STD-883. In addition, burn-in (Method 1015, 125°C min) and data retention bake are performed on each device after Method 5004 screening and prior to submitting for quality conformance inspection testing. ### **Quality-Conformance Inspection** Quality-conformance inspection is performed in accordance with Method 5005 of MIL-STD-883. This includes Group A, Group B, Group C, and Group D inspections tests as defined in military drawing 82025. Generic QCI summary data will be provided upon request. ### **Electrical Performance Characteristics** The 82025 can be ordered from SEEQ Technology with device access times = 200 ns (82025-08), 250 ns (82025-02), 300 ns (82025-09), and 450 ns (82025-01). Details on device specific electrical performance can be found in the complete DESC 82025 military drawing or SEEQ's data sheet for generic part type DM27128. SEEQ's testing meets or exceeds all electrical performance screening and test limits as specified on the 82025 military drawing. ### 82025 Assembly/Test Flow Chart Screening per MIL-STD-883 Method 5004 and quality-conformance acceptance per Method 5005 ### **Programming** The 82025 may be programmed using an interactive intelligent algorithm or with a conventional 50 ms/byte programming pulse. Use of the intelligent algorithm improves the total device programming time by approximately 10 times over the 50 ms/byte algorithm. To program using the intelligent algorithm requires $V_{CC} = 6V$ , $V_{PP} = 21V$ , and $\overline{CE} = V_{IL}$ . The initial programming pulse applied to the PGM pin is one millisecond in duration, followed by a byte verification. Additional one millisecond program pulses are applied and checked until the byte passes verification. After verification, an overprogram pulse equal to 4X the number of one millisecond pulses required to initially program the byte is applied to the address. A maximum of 15 one millisecond pulses per byte is allowed. When the intelligent programming cycle has been completed, all bytes must be read with $V_{CC} = V_{PP} = 5.0$ volts to verify correct programming. ### Erasure Characteristics The 82025 is erased by exposure to high-intensity ultraviolet light with a wave length of 2537 angstroms. The minimum integrated dose for erasure (i.e. intensity × exposure time) is 15 watt-second/cm<sup>2</sup>. The device should be placed within one inch of the lamp tube during erasure. After erasure, all bits are in the high state. ### Silicon Signature Incorporated in SEEQ's 82025 EPROM is a row of mask-programmed read-only memory (ROM) cells, located outside of the normal memory cell array. These ROM cells contain the EPROM's Silicon Signature. Silicon Signature identifies SEEQ as the manufacturer and gives the device's product code for programming. This allows the programmer to match the product to be programmed with the correct programming specification. Once the device code and programming specification have been verified, programming of the part can proceed. ### Ordering Information | Device Type | Generic Number | Access Time | |-------------|----------------|-------------| | 01 | 27128-45 | 450 ns | | 02 | 27128-25 | 250 ns | | 08 | 27128-20 | 200 ns | | 09 | 27128-30 | 300 ns | ### Case Outline Y = D-10 (28 PIN, $1/2" \times 1-3/8"$ ), DUAL-IN-LINE **PACKAGE** Lead Finish A = HOT SOLDER DIPPED ## 86063 MILITARY DRAWING 256K CMOS UV EPROM May 1988 ### **Features** - 86063 Military Drawing Compliant - Processing Per Method 5004/5005 MIL-STD-883 - Low Power CMOS - JEDEC-Approved Bytewide Pin Configuration - 200 ns Access Time - MIL-M-38510 Compliant Package Design - Programmed Using Intelligent Algorithm - Silicon Signature® ### Pin Names | A <sub>0</sub> -A <sub>5</sub> | ADDRESSES—COLUMN | |--------------------------------|------------------| | A6-A14 | ADDRESSES—ROW | | CE | CHIP ENABLE | | Œ | OUTPUT ENABLE | | O <sub>0</sub> -O <sub>7</sub> | OUTPUTS | | NC | NO CONNECT | ### **Block Diagram** Silicon Signature is a registered trademark of SEEQ Technology. ### Description SEEQ's 86063 is a military drawing compliant, 262,144-bit (32,768 × 8), ultra-violet erasable CMOS EPROM. The 256K EPROM is fabicated and tested in SEEQ Technology's DESC-approved manufacturing facility and has been processed per the requirements of Method 5004/5005 of MIL-STD-883. It's CMOS design draws less than one-half the active current and several orders of magnitude less standby current than the equivalent density N-channel EPROMS. ### Pin Configuration ### Dual-In-Line ### Leadless Chip Carrier Bottom View ### Description (cont.) The 86063 is manufactured using JEDEC approved bytewide pinouts for both the 28-pin dual-in-line and 32-pin leadless chip carrier packages. Access times as fast as 200 ns eliminate the need for wait states in high-performance microprocessor systems. Device programming is accomplished using the interactive intelligent algorithm available on commercial programmers. Using the 86063 will satisfy MIL-STD-454K which dictates the use of military drawing parts over 883C compliant parts if they are available. Furthermore, designing with standard military drawing devices eliminates the need for customer-generated source control drawings, while ensuring the highest level of device reliability. ### **Quality-Assurance Provisions** Quality-assurance screening for the 86063 is performed on 100% of the devices in accordance with Method 5004 of MIL-STD-883. In addition, burn-in (Method 1015, 125°C min) and data retention bake are performed on each device after Method 5004 screening and prior to submitting for quality conformance inspection testing. ### Quality-Conformance Inspection Quality-conformance inspection is performed in accordance with Method 5005 of MIL-STD-883. This includes Group A, Group B, Group C, and Group D inspections tests as defined in military drawing 86063. Generic QCI summary data will be provided upon request. ### **Mode Selection** | MODE | ĈĒ | ŌĒ | Vpp | Vcc | OUTPUTS | |--------------------|-----|-----|-----|------|-----------------| | Read | VIL | VIL | Vcc | Vcc | Dout | | Output Disable | VIL | VIH | Vcc | Vcc | High Z | | Standby | ViH | Х | Vcc | Vcc | High Z | | Program | VIL | VIH | VPP | 6.0V | DIN | | Program Verify | ViH | VIL | VPP | 6.0V | Dout | | Program Inhibit | ViH | VIH | VPP | 6.0V | High Z | | Silicon Signature* | VIL | VIL | Vcc | Vcc | Encoded<br>Data | X can be either VIL or VIH ### 86063 Assembly/Test Flow Chart Screening per MIL-STD-883 Method 5004 and quality-conformance acceptance per Method 5005 <sup>\*</sup>For Silicon Signature: Ao is toggled, A9 = 12V, and all other addresses are at a TTL low. ### Electrical Performance Characteristics The 86063 can be ordered from SEEQ Technology with device access times = 200 ns (86063-01), 250 ns (86063-02), and 300 ns (86063-03). Details on device specific electrical performance can be found in the complete DESC 86063 military drawing or SEEQ's data sheet for generic part type DM27C256. SEEQ's testing meets or exceeds all electrical performance screening and test limits as specified on the 86063 military drawing. ### **Programming** To program the 86063 using the intelligent algorithm requires $V_{CC} = 6V$ , $V_{PP} = 12.5V$ , and $\overline{OE} = V_{IH}$ . The initial programming pulse applied to the CE pin is one millisecond in duration, followed by a byte verification. Additional one millisecond program pulses are applied and checked until the byte passes verification. After verification, an overprogram pulse equal to 3X the number of one millisecond pulses required to initially program the byte is applied to the address. A maximum of 25 one millisecond pulses per byte is allowed. When the intelligent programming cycle has been completed, all bytes must be read with $V_{CC} = V_{PP} = 5.0$ volts to verify correct programming. ### Erasure Characteristics The 86063 is erased by exposure to high-intensity ultraviolet light with a wave length of 2537 angstroms. The minimum integrated dose for erasure (i.e. intensity × exposure time) is 15 watt-second/cm<sup>2</sup>. The device should be placed within one inch of the lamp tube during erasure. After erasure, all bits are in the high state. ### Silicon Signature Incorporated in SEEQ's 86063 EPROM is a row of mask-programmed read-only memory (ROM) cells, located outside of the normal memory cell array. These ROM cells contain the EPROM's Silicon Signature. Silicon Signature identifies SEEQ as the manufacturer and gives the device's product code for programming. This allows the programmer to match the product to be programmed with the correct programming specification. Once the device code and programming specification have been verified, programming of the part can proceed. ### Ordering Information | Device Type | Generic Number | Access Time | |-------------|----------------|-------------| | 01 | 27C256-20 | 200 ns | | 02 | 27C256-25 | 250 ns | | 03 | 27C256-30 | 300 ns | ### **Case Outline** X = D-10 (28 PIN, $1/2" \times 1-3/8"$ ), DUAL-IN-LINE PACKAGE $Y = C-12 (32 TERMINAL, .450 \times .550"),$ RECTANGULAR CHIP CARRIER PACKAGE Lead Finish A = HOT SOLDER DIPPED C = GOLD PLATE ## E/M 48F512 512K CMOS FLASH™ EEPROM ADVANCE DATA SHEET October 1988 ### Features - 64K Byte FLASH Erasable Non-Volatile Memory - FLASH EEPROM Cell Technology - Electrical Chip and 512 Byte Sector Erase - Input Latches for Writing and Erasing - $= -55^{\circ} C \text{ to } + 125^{\circ} C \text{ Temp Read } (M48F512)$ - -55° C to +85° C Temp Write/ Erase (M48F512) - -40°C to +85°C Temp Read/Write/Erase (E48F512) - Ideal for Program and Data Storage Applications - Minimum 100 Cycle Endurance - Optional 1000 Cycle Endurance - Minimum 10 Year Data Retention - Silicon Signature® ### Pin Names | A <sub>0</sub> -A <sub>8</sub> | COLUMN ADDRESS INPUT | |---------------------------------|----------------------------------| | A <sub>9</sub> -A <sub>15</sub> | ROW ADDRESS INPUT | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/OUTPUT (READ) | | N.C. | NO INTERNAL CONNECTION | | V <sub>PP</sub> | WRITE/ERASE INPUT VOLTAGE | | D.U. | DON'T USE | ### **Block Diagram** ### Pin Configurations ### PLASTIC LEADED CHIP **CARRIER TOP VIEW** ### **LEADLESS CHIP CARRIER TOP VIEW** Silicon Signature is a registered trademark of SEEQ Technology. FLASH is a trademark of SEEQ Technology. ### **DUAL-IN-LINE TOP VIEW** ### Description The M48F512 is a 512K bit CMOS FLASH EEPROM organized as 64K x 8 bits. SEEQ's M48F512 brings together the high density and cost effectiveness of UVEPROMs, with the electrical erase, in-circuit reprogrammability and package options of EEPROMs. On-chip latches and timers permit simplified microprocessor interface, freeing the microprocessor to perform other tasks once write/erase/read cycles have been initiated. The memory array is divided into 128 sectors, with each sector containing 512 bytes. Each sector can be individually erased, or the chip can be bulk erased before reprogramming. Endurance, the number of times each byte can be written, is specified at 100 cycles with an optional screen for 1000 cycles available. Electrical write/ erase capability allows the M48F512 to accommodate a wide range of plastic, ceramic and surface mount packages. ### Read Reading is accomplished by presenting a valid address with chip enable and output enable at V<sub>IL</sub>, write enable at $V_{IH}$ , and $V_{PP}$ at any level. See timing waveforms for A.C. parameters. ### Erase and Write Latches on address, data and control inputs permit erasing and writing using normal microprocessor bus timing. Address inputs are latched on the falling edge of write enable or chip enable, whichever is later, while data inputs are latched on the rising edge of write enable or chip enable, whichever is earlier. The write enable input is noise protected; a pulse of less than 20 ns. will not initiate a write or erase. In addition, chip enable, output enable and write enable must be in the proper state to initiate a write or erase. Timing diagrams depict write enable controlled writes; the timing also applies to chip enable controlled writes. ### Sector Erase Sector erase changes all bits in a sector of the array to a logical one. It requires that the $V_{PP}$ pin be brought to a high voltage and a write cycle performed. The sector to be erased is defined by address inputs Ao through A<sub>15</sub>. The data inputs must be all ones to begin the erase. Following a write of 'FF', the part will wait for time t<sub>abort</sub> to allow aborting the erase by writing again. This permits recovering from an unintentional sector erase if, for example, in loading a block of data a byte of 'FF' was written. After the tabort delay, the sector erase will begin. The erase is accomplished by following the erase algorithm in figure 2. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. ### Chip Erase Chip erase changes all bits in the memory to a logical one. Refer to figure 3 for the chip erase algorithm. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. ### Sector and Chip Erase Algorithm To reduce the sector and chip erase times, a software erase algorithm is used. Refer to figures 2 and 3 for the sector erase and chip erase flow charts. ### **Byte Write** A byte write is used to change any 1 in a byte to a 0. To change a bit in a byte from a 0 to a 1, the byte must be erased first via either sector erase or chip erase. Data are organized in the M48F512 in a group of bytes called a sector. The memory array is divided into 128 sectors of 512 bytes each. Individual bytes are written as part of a sector write operation. The programming algorithm for either chip or sector write is detailed in figure 1. Sectors are written by applying a high voltage to the V<sub>PP</sub> pin and writing individual non-FF bytes in sequential order. Each byte write is automatically latched on-chip, so that the user can do a normal microprocessor write cycle and then wait a minimum of two ns. for the self-timed write to complete. Each byte write incrementally programs bits that are to become a zero. A write loop has been completed when all non-FF data for all desired sectors have been written. After 15 loops, a read-verification is performed. For any bytes which do not verify, a fill-in programming loop is performed. Sectors need not be written separately; the entire device or any combination of blocks can be written using the write algorithm. Because bytes can only be written as part of a sector write, if data is to be added to a partially written sector or one or more bytes in a sector must be changed, the contents of the sector must first be read into system RAM: the bytes can then be added to the block of data in RAM and the sector written using the sector write algorithm. ### Power Up/Down Protection These two devices contain a V<sub>CC</sub> sense circuit which disables internal erase and write operations when V<sub>CC</sub> is below 3.5 volts. In addition, erases and writes are prevented when any control input (CE, OE, WE) is in the wrong state for writing or erasing (see mode table). ### High Voltage Input Protection The $V_{PP}$ pin is at a high voltage for writing and erasing. There is an absolute maximum specification which must not be exceeded, even briefly, or permanent device damage may result. To minimize switching transients on this pin we recommend using a minimum 0.1 uf decoupling capacitor with good high frequency response connected from V<sub>PP</sub> to ground at each device. In addition, sufficient bulk capacitance should be provided to minimize V<sub>PP</sub> voltage sag when a device goes from standby to a write or erase cycle. ### Silicon Signature Bytes | | Ao | Data (Hex) | |----------------------|-----------------|------------| | Seeq Code | V <sub>IL</sub> | 94 | | Product code M48F512 | V <sub>IH</sub> | 1A | ### Silicon Signature A row of fixed ROM is present in the M48F512 which contains the device's Silicon Signature. Silicon Signature contains data which identifies Seed as the manufacturer and gives the product code. This allows device programmers to match the programming specification against the product which is to be programmed. Silicon Signature is read by raising address A<sub>9</sub> to 12 ± 0.5 V. and bringing all other address inputs plus chip enable and output enable to $V_{II}$ with $V_{CC}$ at 5 V. The two Silicon Signature bytes are selected by address input A<sub>0</sub>. Silicon Signature is functional at room temperature only (25°C.) ### Mode Selection Table | MODE | CE | ŌĒ | WE | V <sub>PP</sub> | A <sub>9-15</sub> | A <sub>0-8</sub> | I/O <sub>0-7</sub> | |-------------------|-----------------|-----------------|-----------------|-----------------|-------------------|------------------|--------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Address | Address | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Х | Х | Х | Х | х | HI-Z | | Byte write | V <sub>IL</sub> | V <sub>IH</sub> | VIL | V <sub>P</sub> | Address | Address | D <sub>IN</sub> | | Chip erase select | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | TTL | Х | х | Х | | Chip erase | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Х | Х | 'FF' | | Sector erase | V <sub>IL</sub> | V <sub>IH</sub> | VIL | V <sub>P</sub> | Address | Х | 'FF' | ### Absolute Maximum Stress Ratings Temperature: Storage............ $-65^{\circ}$ C to $+150^{\circ}$ C Under bias . . . . . . . . . . . . . . . . . $-65^{\circ}$ C to $+135^{\circ}$ C All Inputs except V<sub>PP</sub> and outputs with Respect to V<sub>SS</sub>... +7 V to -0.5 V $V_{PP}$ pin with respect to $V_{SS}$ .... 14 V E.S.D. Characteristics[1] | Symbol | Parameter | Value | Test Conditions | |------------------|------------------|---------|----------------------------| | V <sub>ZAP</sub> | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Method 3015 | Note 1: Characterization data-not tested. ### **Recommended Operating Conditions** | | M48F512 | E48F512 | |--------------------------------------|--------------------|-------------------| | V <sub>CC</sub> supply voltage | 5V ± 10% | 5V ± 10% | | Temperature range (read mode) | -55°C to<br>+125°C | -40°C to<br>+85°C | | Temperature range (write/erase mode) | −55°C to<br>+85°C | -40°C to<br>+85°C | ### Capacitance<sup>[2]</sup> T<sub>A</sub>=25°C, f=1 MHz | Symbol | Parameter | Value | Test Conditions | |--------|--------------------|--------|------------------------| | CiN | Input capacitance | 6 pf. | V <sub>IN</sub> = 0 V | | Cout | Output capacitance | 12 pf. | V <sub>I/O</sub> = 0 V | Note 2: Only performed for initial qualification and after any design or process change which could affect parameter limits. # **DC Operating Characteristics**Over the V<sub>CC</sub> and temperature range | | | | Limits | | | |------------------|----------------------------------------------------------------|----------------------|------------------------|----------------------|-------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | | l <sub>IH</sub> | Input leakage high | | 1 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> | | I <sub>IL</sub> | Input leakage low | | -1 | μΑ | V <sub>IN</sub> = 0.1 v | | loL | Output leakage | | 10 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> | | V <sub>P</sub> | Program/erase voltage | 11.75 | 13 | ٧ | | | V <sub>PR</sub> | V <sub>PP</sub> Voltage during read | 0 | V <sub>P</sub> | V | | | lpp | V <sub>P</sub> current Standby mode Read mode Byte write Erase | | 200<br>200<br>50<br>90 | μΑ<br>μΑ<br>mA<br>mA | $\overline{CE} = V_{IH}, V_{PP} = V_P$ $\overline{CE} = V_{IL}, V_{PP} = V_P$ $V_{PP} = V_P$ $V_{PP} = V_P$ | | I <sub>CC1</sub> | Standby V <sub>CC</sub> current | | 400 | μΑ | $\overline{CE} = V_{CC} - 0.3 \text{ v}$ | | I <sub>CC2</sub> | Standby V <sub>CC</sub> current | | 5 | mA | CE - V <sub>IH</sub> min. | | Іссз | Active V <sub>CC</sub> current | | 100 | mA | CE = V <sub>IL</sub> | | V <sub>IL</sub> | Input low voltage | -0.3 | 0.8 | V | | | V <sub>IH</sub> | Input high voltage | 2.0 | 7.0 | ٧ | | | V <sub>OL</sub> | Output low voltage | | 0.45 | V | I <sub>OL</sub> = 2.1 ma | | V <sub>OH1</sub> | Output level (TTL) | 2.4 | | V | $I_{OH} = -400\mu A$ | | V <sub>OH2</sub> | Output level (CMOS) | V <sub>CC</sub> -0.4 | | V | $I_{OH} = -100\mu A$ | ### **AC Characteristics** (over the V<sub>CC</sub> and temperature range) ### READ | | | E/M48F512<br>-250 | | | E/M48F512<br>-300 | | |-----------------|---------------------|-------------------|------|------|-------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | t <sub>RC</sub> | Read cycle time | 250 | | 300 | | ns | | t <sub>AA</sub> | Address to data | | 250 | | 300 | ns | | tce | CE to data | | 250 | | 300 | ns | | toE | OE to data | | 100 | | 150 | ns | | t <sub>DF</sub> | OE/CE to data float | | 60 | | 100 | ns | | t <sub>OH</sub> | Output hold time | 0 | | 0 | | ns | ### **AC Test Conditions** Output load: 1 TTL gate and C(load) 100 pf. Input rise and fall times: < 20 ns. Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ### **AC Characteristics** (Over the V<sub>CC</sub> and temperature range) ### **BYTE WRITE** | | | E/M4 | 8F512 | | |------------------|----------------------------|------|-------|------| | Symbol | Parameter | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 250 | | μs | | tcs | CE setup time | 0 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | ns | | toes | OE setup time | 10 | | ns | | toeh | ŌĒ hold time | 10 | | ns | | t <sub>AS</sub> | Address setup time | 50 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | ns | | t <sub>DH</sub> | Data hold time | 20 | | ns | | t <sub>WP</sub> | WE pulse width | 150 | | ns | | twc | Write cycle time | 100 | 150 | μs | | twR | Write recovery time | | 2.0 | ms | ### **Byte Write Timing** Note: In A.C. characteristics, all inputs to the device, e.g., setup time, hold time and cycle time, are tabulated as a minimum time; the user must provide a valid state on that input or wait for the state minimum time to assure proper operation. All outputs from the device, e.g., access time, erase time, recovery time, are tabulated as a maximum time, the device will perform the operation within the stated time. MD400068/- ### **AC Characteristics** ### SECTOR ERASE (Over the V<sub>CC</sub> and temperature range) | | | E/M4 | 8F512 | | |--------------------|----------------------------|------|-------|------| | Symbol | Parameter | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | ms | | t <sub>CS</sub> | CE setup time | 0 | | ns | | toes | OE setup time | 0 | | ns | | t <sub>AS</sub> | Address setup time | 50 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | ns | | t <sub>DH</sub> | Data hold time | 20 | | ns | | t <sub>WP</sub> | WE pulse width | 150 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | ns | | toeh | OE hold time | 0 | | ns | | t <sub>ERASE</sub> | Sector erase time | | 500 | ms | | t <sub>ABORT</sub> | Sector erase delay | | 250 | με | | t <sub>ER</sub> | Erase recovery time | | 500 | ms | ### Sector Erase Timing Figure 2 E/M48F512 Sector Erase Algorithm ### **AC Characteristics** ### **CHIP ERASE** (Over the V<sub>CC</sub> and temperature range) | | | E/M4 | 8F512 | | |------------------|----------------------------|------|-------|------| | Symbol | Parameter | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | ms | | tcs | CE setup time | 0 | | ns | | toes | OE setup time | 0 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | ns | | t <sub>DH</sub> | Data hold time | 20 | | ns | | t <sub>WP</sub> | WE pulse width | 150 | | ns | | tcн | CE hold time | 0 | | ns | | toen | OE hold time | 0 | | ns | | terase | Chip erase time | | 500 | ms | | t <sub>ER</sub> | Erase recovery time | | 500 | ms | ### **Chip Erase Timing** Figure 3 E/M48F512 Chip Erase Algorithm ### **Ordering Information** | <u> </u> | <u> </u> | 48F512 | <del>K</del> | <del>-250</del> | / <u>B</u> | |----------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------|--------------|-----------------|-------------------------------------------| | Package<br>Type | Temperature<br>Range | Device | Endurance | Access<br>Time | Screening | | D = Ceramic Dip | $E = -40 \text{ to } +85^{\circ}\text{C}$ | 64K x 8 FLASH<br>EEPROM | Blank = 100 | 250 = 250ns | MIL 883 Class<br>B Screened<br>(Optional) | | L = Ceramic<br>Leadless Chip<br>Carrier | M = -55 to +125°C<br>(Read)<br>-55 to +85°C<br>(Write/Erase) | | K = 1000 | 300 = 300ns | (opnonal) | | N = Plastic Leaded<br>Chip Carrier<br>(-40 to +85°C<br>Temp Range<br>Only) | | | | | | # seeq ## E/M 48F010 1024K CMOS FLASH™ EEPROM **ADVANCE DATA SHEET** October 1988 ### Features - 128K Byte FLASH Erasable Non-Volatile Memory - FLASH EEPROM Cell Technology - Electrical Chip and 1024 Byte Sector Erase - Input Latches for Writing and Erasing - -55°C to +125°C Temp Read (M48F010) - $\blacksquare$ -55°C to +85°C Temp Write/Erase (M48F010) - -40°C to +85°C Temp Read/Write/Erase (E48F010) - Ideal for Program and Data Storage Applications - Minimum 100 Cycle Endurance - Optional 1000 Cycle Endurance - Minimum 10 Year Data Retention - Silicon Signature® ### Pin Names | A <sub>0</sub> -A <sub>9</sub> | COLUMN ADDRESS INPUT | |----------------------------------|----------------------------------| | A <sub>10</sub> -A <sub>16</sub> | ROW ADDRESS INPUT | | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0-7</sub> | DATA INPUT (WRITE)/OUTPUT (READ) | | N.C. | NO INTERNAL CONNECTION | | V <sub>PP</sub> | WRITE/ERASE INPUT VOLTAGE | | D.U. | DON'T USE | ### Block Diagram ### Pin Configurations ### PLASTIC LEADED CHIP **CARRIER TOP VIEW** ### **LEADLESS CHIP CARRIER TOP VIEW** Silicon Signature is a registered trademark of SEEQ Technology. FLASH is a trademark of SEEQ Technology. ### **DUAL-IN-LINE TOP VIEW** ### Description The M48F010 is a 1024K bit CMOS FLASH EEPROM organized as 128K x 8 bits. SEEQ's M48F010 brings together the high density and cost effectiveness of UVEPROMs, with the electrical erase, in-circuit reprogrammability and package options of EEPROMs. On-chip latches and timers permit simplified microprocessor interface, freeing the microprocessor to perform other tasks once write/erase/read cycles have been initiated. The memory array is divided into 128 sectors, with each sector containing 1024 bytes. Each sector can be individually erased, or the chip can be bulk erased before reprogramming. Endurance, the number of times each byte can be written, is specified at 100 cycles with an optional screen for 1000 cycles available. Electrical write/ erase capability allows the M48F010 to accommodate a wide range of plastic, ceramic and surface mount packages. ### Read Reading is accomplished by presenting a valid address with chip enable and output enable at V<sub>II</sub>, write enable at $V_{IH}$ , and $V_{PP}$ at any level. See timing waveforms for A.C. parameters. ### Erase and Write Latches on address, data and control inputs permit erasing and writing using normal microprocessor bus timing. Address inputs are latched on the falling edge of write enable or chip enable, whichever is later, while data inputs are latched on the rising edge of write enable or chip enable, whichever is earlier. The write enable input is noise protected; a pulse of less than 20 ns. will not initiate a write or erase. In addition, chip enable, output enable and write enable must be in the proper state to initiate a write or erase. Timing diagrams depict write enable controlled writes; the timing also applies to chip enable controlled writes. ### Sector Erase Sector erase changes all bits in a sector of the array to a logical one. It requires that the VPP pin be brought to a high voltage and a write cycle performed. The sector to be erased is defined by address inputs A<sub>10</sub> through A<sub>16</sub>. The data inputs must be all ones to begin the erase. Following a write of 'FF', the part will wait for time tabort to allow aborting the erase by writing again. This permits recovering from an unintentional sector erase if, for example, in loading a block of data a byte of 'FF' was written. After the tahort delay, the sector erase will begin. The erase is accomplished by following the erase algorithm in figure 2. $V_{PP}$ can be brought to any TTL level or left at high voltage after the erase. ### Chip Erase Chip erase changes all bits in the memory to a logical one. Refer to figure 3 for the chip erase algorithm. V<sub>PP</sub> can be brought to any TTL level or left at high voltage after the erase. ### Sector and Chip Erase Algorithm To reduce the sector and chip erase times, a software erase algorithm is used. Refer to figures 2 and 3 for the sector erase and chip erase flow charts. ### Byte Write A byte write is used to change any 1 in a byte to a 0. To change a bit in a byte from a 0 to a 1, the byte must be erased first via either sector erase or chip erase. Data are organized in the M48F010 in a group of bytes called a sector. The memory array is divided into 128 sectors of 1024 bytes each. Individual bytes are written as part of a sector write operation. The programming algorithm for either chip or sector write is detailed in figure 1. Sectors are written by applying a high voltage to the $V_{PP}$ pin and writing individual non-FF bytes in sequential order. Each byte write is automatically latched on-chip, so that the user can do a normal microprocessor write cycle and then wait a minimum of two ns. for the self-timed write to complete. Each byte write incrementally programs bits that are to become a zero. A write loop has been completed when all non-FF data for all desired blocks have been written. After 15 loops, a read-verification is performed. For any bytes which do not verify, a fill-in programming loop is performed. Sectors need not be written separately; the entire device or any combination of blocks can be written using the write algorithm. Because bytes can only be written as part of a sector write, if data is to be added to a partially written sector or one or more bytes in a sector must be changed, the contents of the sector must first be read into system RAM; the bytes can then be added to the block of data in RAM and the sector written using the sector write algorithm. ### Power Up/Down Protection These two devices contain a V<sub>CC</sub> sense circuit which disables internal erase and write operations when V<sub>CC</sub> is below 3.5 volts. In addition, erases and writes are prevented when any control input (CE, OE, WE) is in the wrong state for writing or erasing (see mode table). ### High Voltage Input Protection The $V_{PP}$ pin is at a high voltage for writing and erasing. There is an absolute maximum specification which must not be exceeded, even briefly, or permanent device damage may result. To minimize switching transients on this pin we recommend using a minimum 0.1 uf decoupling capacitor with good high frequency response connected from $V_{PP}$ to ground at each device. In addition, sufficient bulk capacitance should be provided to minimize V<sub>PP</sub> voltage sag when a device goes from standby to a write or erase cycle. ### Silicon Signature Bytes | | A <sub>0</sub> | Data (Hex) | |----------------------|-----------------|------------| | Seeq Code | V <sub>iL</sub> | 94 | | Product code M48F010 | V <sub>IH</sub> | 1C | ### Silicon Signature A row of fixed ROM is present in the M48F010 which contains the device's Silicon Signature. Silicon Signature contains data which identifies Seeg as the manufacturer and gives the product code. This allows device programmers to match the programming specification against the product which is to be programmed. Silicon Signature is read by raising address A to 12 ± 0.5 V. and bringing all other address inputs plus chip enable and output enable to $V_{ii}$ with $V_{CC}$ at 5 V. The two Silicon Signature bytes are selected by address input Ao. Silicon Signature is functional at room temperature only (25°C.) ### Mode Selection Table | MODE | CE | ŌĒ | WE | V <sub>PP</sub> | A <sub>10-16</sub> | A <sub>0-9</sub> | I/O <sub>0-7</sub> | |-------------------|-----------------|-----------------|-----------------|-----------------|--------------------|------------------|--------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | ViH | X | Address | Address | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Х | Х | Х | X | Х | HI-Z | | Byte write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Address | Address | D <sub>IN</sub> | | Chip erase select | V <sub>IL</sub> | V <sub>iH</sub> | VIL | TTL | X | Х | Х | | Chip erase | V <sub>IL</sub> | V <sub>IH</sub> | VIL | V <sub>P</sub> | X | Х | 'FF' | | Sector erase | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>IL</sub> | V <sub>P</sub> | Address | Х | 'FF' | ### Absolute Maximum Stress Ratings Temperature: $-65^{\circ}$ C to $+150^{\circ}$ C Storage..... $-65^{\circ}$ C to $+135^{\circ}$ C All Inputs except V<sub>PP</sub> and outputs with Respect to $V_{SS}$ +7 V to -0.5 V $V_{PP}$ pin with respect to $V_{SS}$ .... 14 V ### E.S.D. Characteristics[1] | Symbol | Parameter | Value | Test Conditions | |------------------|------------------|---------|----------------------------| | V <sub>ZAP</sub> | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Method 3015 | Note 1: Characterization data-not tested. ### **Recommended Operating Conditions** | | M48F010 | E48F010 | |--------------------------------------|--------------------|-------------------| | V <sub>CC</sub> supply voltage | 5V ± 10% | 5V ± 10% | | Temperature range (read mode) | −55°C to<br>+125°C | -40°C to<br>+85°C | | Temperature range (write/erase mode) | -55°C to<br>+85°C | -40°C to<br>+85°C | ### Capacitance<sup>[2]</sup> T<sub>A</sub>=25°C, f=1 MHz | Symbol | Parameter | Value | Test Conditions | | |------------------|--------------------|--------|------------------------|--| | C <sub>IN</sub> | Input capacitance | 6 pf. | V <sub>IN</sub> = 0 V | | | C <sub>OUT</sub> | Output capacitance | 12 pf. | V <sub>I/O</sub> = 0 V | | Note 2: Only performed for initial qualification and after any design or process change which could affect parameter limits. # **DC Operating Characteristics**Over the V<sub>CC</sub> and temperature range | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | |------------------|----------------------------------------------------------------|----------------------|------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | l <sub>iH</sub> | Input leakage high | | 1 | μΑ | $V_{IN} = V_{CC}$ | | l <sub>IL</sub> | Input leakage low | | -1 | μΑ | V <sub>IN</sub> = 0.1 v | | l <sub>OL</sub> | Output leakage | | 10 | μΑ | $V_{IN} = V_{CC}$ | | V <sub>P</sub> | Program/erase voltage | 11.75 | 13 | ٧ | | | V <sub>PR</sub> | V <sub>PP</sub> Voltage during read | 0 | V <sub>P</sub> | ٧ | | | Ірр | V <sub>P</sub> current Standby mode Read mode Byte write Erase | | 200<br>200<br>50<br>90 | μΑ<br>μΑ<br>mA<br>mA | $\overline{\overline{CE}} = V_{IH}, V_{PP} = V_{P}$ $\overline{\overline{CE}} = V_{IL}, V_{PP} = V_{P}$ $V_{PP} = V_{P}$ $V_{PP} = V_{P}$ | | I <sub>CC1</sub> | Standby V <sub>CC</sub> current | | 400 | μΑ | $\overline{CE} = V_{CC} - 0.3 \text{ v}$ | | I <sub>CC2</sub> | Standby V <sub>CC</sub> current | | 5 | mA | CE - V <sub>IH</sub> min. | | I <sub>CC3</sub> | Active V <sub>CC</sub> current | | 100 | mA | CE = V <sub>IL</sub> | | V <sub>IL</sub> | Input low voltage | -0.3 | 0.8 | ٧ | | | V <sub>IH</sub> | Input high voltage | 2.0 | 7.0 | V | | | V <sub>OL</sub> | Output low voltage | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 ma | | V <sub>OH1</sub> | Output level (TTL) | 2.4 | | V | $I_{OH} = -400\mu A$ | | V <sub>OH2</sub> | Output level (CMOS) | V <sub>CC</sub> -0.4 | | ٧ | $I_{OH} = -100\mu A$ | ### E/M 48F010 **ADVANCE DATA SHEET** ### AC Characteristics ### READ (over the V<sub>CC</sub> and temperature range) | Symbol | Parameter | E/M48F010<br>-250 | | E/M48F010<br>-300 | | | |-----------------|---------------------|-------------------|------|-------------------|------|------| | | | Min. | Max. | Min. | Max. | Unit | | t <sub>RC</sub> | Read cycle time | 250 | | 300 | | ns | | t <sub>AA</sub> | Address to data | | 250 | | 300 | ns | | t <sub>CE</sub> | CE to data | | 250 | | 300 | ns | | t <sub>OE</sub> | OE to data | | 100 | | 150 | ns | | t <sub>DF</sub> | OE/CE to data float | | 60 | | 100 | ns | | tон | Output hold time | 0 | | 0 | | ns | ### Read Timing ### **AC Test Conditions** Output load: 1 TTL gate and C(load) 100 pf. Input rise and fall times: < 20 ns. Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V ms 2.0 ### AC Characteristics twR ### **BYTE WRITE** (Over the V<sub>CC</sub> and temperature range) Write recovery time E/M48F010 Symbol **Parameter** Min. Max. Unit t<sub>VPS</sub> V<sub>PP</sub> setup time 2 μs V<sub>PP</sub> hold time 250 $t_{VPH}$ μs CE setup time tcs 0 ns CE hold time $t_{CH}$ 0 OE setup time 10 toes ns OE hold time 10 toeh ns Address setup time 50 tas ns Address hold time 100 tan ns Data setup time 50 tos ns Data hold time 20 $t_{DH}$ ns WE pulse width 150 twp ns Write cycle time 100 150 μs twc ### **Byte Write Timing** Note: In A.C. characteristics, all inputs to the device, e.g., setup time, hold time and cycle time, are tabulated as a minimum time; the user must provide a valid state on that input or wait for the state minimum time to assure proper operation. All outputs from the device, e.g., access time, erase time, recovery time, are tabulated as a maximum time, the device will perform the operation within the stated time. Advance Data Sheets contain target product specifications which are subject to change upon device characterization over the full specified temperature range. These specifications may be changed at any time, without notice. Figure 1 E/M48F010 Write Algorithm ### **AC Characteristics** (Over the V<sub>CC</sub> and temperature range) ### SECTOR ERASE | | Parameter | E/M4 | 8F010 | | |--------------------|----------------------------|------|-------|------| | Symbol | | Min. | Max. | Unit | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | ms | | t <sub>CS</sub> | CE setup time | 0 | | ns | | toes | OE setup time | 0 | | ns | | t <sub>AS</sub> | Address setup time | 50 | | ns | | t <sub>AH</sub> | Address hold time | 100 | | ns | | t <sub>DS</sub> | Data setup time | 50 | | ns | | t <sub>DH</sub> | Data hold time | 20 | | ns | | twp | WE pulse width | 150 | | ns | | t <sub>CH</sub> | CE hold time | 0 | | ns | | toeh | OE hold time | 0 | | ns | | terase | Sector erase time | | 500 | ms | | t <sub>ABORT</sub> | Sector erase delay | | 250 | μs | | t <sub>ER</sub> | Erase recovery time | | 500 | ms | ### Sector Erase Timing ## E/M 48F010 Figure 2 E/M48F010 Sector Erase Algorithm ## E/M 48F010 #### **AC Characteristics** #### CHIP ERASE (Over the V<sub>CC</sub> and temperature range) | Symbol | | E/M4 | 8F010 | | | |------------------|----------------------------|------|-------|------|--| | | Parameter | Min. | Max. | Unit | | | t <sub>VPS</sub> | V <sub>PP</sub> setup time | 2 | | μs | | | t <sub>VPH</sub> | V <sub>PP</sub> hold time | 500 | | ms | | | tcs | CE setup time | 0 | | ns | | | toes | OE setup time | 0 | | ns | | | t <sub>DS</sub> | Data setup time | 50 | | ns | | | t <sub>DH</sub> | Data hold time | 20 | | ns | | | t <sub>WP</sub> | WE pulse width | 150 | | ns | | | t <sub>CH</sub> | CE hold time | 0 | | ns | | | toen | OE hold time | 0 | | ns | | | terase | Chip erase time | | 500 | ms | | | t <sub>ER</sub> | Erase recovery time | | 500 | ms | | #### **Chip Erase Timing** # E/M 48F010 Figure 3 E/M48F010 Chip Erase Algorithm #### **Ordering Information** For more information on SEEQ products, call our toll-free number: 1-800-3EEPROM # RELIABILITY (Reliability Report) ## **SEEQ EEPROM Reliability Report** #### **Introduction and Product Description** SEEQ offers a family of EEPROMs (Electrically Erasable Read Only Memories) which range in size from 4K to 256K bits in CMOS and NMOS technologies. They conform to the JEDEC configurations for byte wide memories. One family has internal input latches, a second family has internal input latches as well as a timer and a third with input latches, timer, and a page mode feature for fast write. New developments in process technology, circuit design techniques, and memory cell design combine to provide high performance from these EEPROMs that require only a single 5-volt power supply. SEEQ uses an innovative Q-Cell design on all its EEPROMs designed since 1983. The Q-Cell, combined with oxynitride in the tunnel dielectric. substantially improves the write/erase endurance of EEPROMs. This gives higher reliability to systems requiring infrequent writes (i.e., once a day for ten years) as well as to systems writing 5-10 times per day. Programming the state of the memory cells (via the write and erase modes) is accomplished by charging and discharging a floating gate device via Fowler-Nordheim tunneling. This tunneling occurs through a proprietary oxynitride dielectric under the floating gate (see Figure 1). The use of oxynitride provides fast write/erase times at internal voltages that are 25% lower than those required for conventional oxide-only approaches due to a lower barrier height than thermal oxide. In addition, oxynitride provides lower charge trapping characteristics which gives improved write/erase endurance of each cell. The use of oxynitride in the dielectric area and SEEQ's proprietary Q-Cell design allows endurance to be specified up to 1,000,000 cycles/byte. FIGURE 1. EEPROM N-MOS #### **Memory Cell Operation** The SEEQ EEPROM Memory Cell consists of a MOS Floating Gate Memory Transistor and a Select Transistor. See the Device Cross Section in Figure 1 and schematic representation in Figure 2. The Memory Cell defines the Logic state, either a "1" or a "0", by storing negative or positive charge on the Floating Poly Silicon Gate (Poly 1 in Figure 1). When the reference voltage is applied to the top Poly Silicon Gate (Poly 2 in Figure 1), the Memory Cell will or will not conduct a current. This cell current is detected by the sense amplifier and transmitted to the output buffers as the appropriate Logic state. Charge is transferred on and off the Floating Gate through the thin Oxynitride Tunnel Dielectric by Fowler-Nordheim Tunneling; (A Quantum Mechanical transmission mechanism of an electron penetrating through the energy bandgap for the thin oxide MOS structure). Fowler-Nordheim Tunneling occurs when a high voltage, typically 17-20 Volts, is placed across the Tunnel Dielectric region of the Memory Cell. This high voltage is generated internal to the device, the user need only to apply an external 5 Volt level. For a Logic "1", electrons are stored on the Floating Gate; using the conditions defined For "erase." For a Logic "0", holes are stored on the Floating Gate; using the conditions defined for "write." The Memory Cells Thresholds for a Logic "1" and "0" are shown in Figure 3. | | Program | Erase | Read | |-----------------------|----------|-----------------|------| | Column | 17V | 5V | 5V | | Row | 20V | 20V | 5V | | Sense | 0 | 20V | 0 | | Bit | 17V | 1 0 | 2V | | Array V <sub>SS</sub> | Floating | 0 | 0 | | Floating Gate | -Vp | +V <sub>E</sub> | 1 | | VT | <-5V | >+2V | | | l Čeli | 40μΑ | ΟμΑ | 1 | The select transistors are used to isolate the Memory Transistor in order to prevent data disturb. Memory cells and Peripheral Logic are combined to form the Q-Cell, which is a Memory Error Correction technique transparent to the user. FLOATING GATE 85 ANGSTROMS OXY-NITRIDE #### FIGURE 2. Generic EEPROM Memory Cell Through the use of the proprietary Oxynitride process for the Tunnel Dielectric and use of the Q-Cell, SEEQ provides EEPROM's with typical data retention times of greater than 100 years, and Intrinsic Endurance Failure Rates of less than .03%/1000 cycles. Devices with a guaranteed Endurance of 1,000,000 cycles are possible. FIGURE 3. EEPROM Cell Margin Characteristics #### Static Life "Static" refers to the D.C. bias of the cell periphery. Failure modes for static life include threshold shifts and leakages. The typical failure mechanisms are mobile ion contamination or trapped charges. The "static" stress mode may be used either for screening or determining the long term reliability of the product. #### **Operating Life** The operating life of an EEPROM is limited by its general reliability which includes integrity of the peripheral circuitry as well as the memory cells. The operating life is characterized using a dynamic high temperature life stress. Dynamic high temperature life stress is a standard approach used to evaluate the failure rate distribution of a product under accelerated conditions. The failure rate is statistically derived from the experimental results obtained at elevated temperatures, then extrapolated to typical operating temperature conditions. This extrapolation is accomplished using the Arrhenius relationship and an apparent activation energy consistent with the failure mechanisms observed. This acceleration technique works well for common causes of failure such as oxide defects, interconnect voids, and defective bonding. For ease of calculation, the instantaneous failure rate is assumed to be constant throughout the lifetime of the product (i.e., the probability density function of the time to failure is assumed to be exponential). Units to be stressed were drawn from finished goods inventory and written with a data pattern selected to program both logic states of "1" and "0" into locations in each row and each column of the array. Initial, intermediate, and final electrical testing of units was conducted at room temperature using a test program that checks parametrics, functionality and timing parameters. The dynamic high temperature stress was applied in accordance with the conditions prescribed in MIL-STD-883, Method 1015, Condition D. Oven ambient temperature was maintained at 125 degrees C. The schematics are available upon request. Table 1. Static Life Stress Results | Product | Total<br>Devices<br>Stressed | Total Device<br>Stress Hours<br>@ Ta = 125° C | Number of Failures | Predicted Failure Rate<br>@ 90%<br>Confidence @ Ta = 55° C<br>(Ea = 0.6 eV) | |---------|------------------------------|-----------------------------------------------|--------------------|-----------------------------------------------------------------------------| | 52B13 | 324 | 324,000 hrs. | 0 | 0.019%/1000 hrs. | | 2816 | 87 | 309,000 hrs. | 0 | 0.020%/1000 hrs. | The results are summarized in Table 2. The predictions use an assumed activation energy of Ea = 0.4 ev for Ta = 55 degrees C. The predicted charge gain failure rate is less than one-half the intrinsic failure rate of NMOS, as would be expected. This implies the field usage failure rate would be accurately predicted by dynamic life test. #### **Data Retention Bake** Intrinsic data retention is defined as the ability to retain valid data over a prolonged period of time under storage conditions. At the cell level, data retention is a measure of the ability of the floating gate to retain charge in the absence of applied external gate bias. Data retention failures in a floating gate structure are commonly caused by dielectric defects and can be accelerated by high temperature bake stress. This characteristic provides a technique for both screening potentially defective product from the production flow as well as predicting expected retention lifetimes of outgoing product. FIGURE 4. Comparison of Positive Charge Trapping at Tunneling-Dielectric/Si Interface. In order to determine the data retention capability of SEEQ's products, unbiased devices are subjected to high temperature bake at 250 degrees C. The failure mode is a change in the state of the memory cell, and the typical failure mechanism is a dielectric defect resulting in "charge loss". Because dielectric defects can be induced by the electric fields generated during write/erase cycles, data retention and endurance are related topics. The effects of cycling on data retention are covered in the endurance section. In this section, the intrinsic data retention characteristics are evaluated and compared against the minimum data retention goal of ten years. Units to be stressed are drawn from finished goods inventory and erased to an all 1's pattern (e.g., negative charge on floating gate). After erasing and initial testing, parts were temperature stressed at 250 degrees C. Voltage stress is not required for this evaluation; therefore, all leads are held at ground potential. The results are summarized in Table 3. Using an activation energy of 0.6 ev, the data retention lifetime predicted by the data exceed 100 years at a 55 degrees C temperature. This period exceeds the industry 10 year standard for erasable memories. #### **Endurance** Endurance is defined as the ability of an EEPROM to operate to data sheet specifications after repeated write/ erase cycles to each byte. SEEQ specifies an endurance option of either 10,000 or 1,000,000 cycles/byte. The extraordinary high endurance is accomplished using SEEQ's proprietary oxynitride process and its innovative Q-Cell design. Products which are specified with 1,000,000 cycle endurance are designated with "55" series part numbers. Endurance failures are characteristically caused by dielectric breakdown occuring in the tunnel dielectric itself. This breakdown is associated with charge trapping Table 2. High Temperature Dynamic Life Stress Results | Product | Total<br>Devices<br>Stressed | Total Devices<br>Stress Hours | Stress<br>Temperature | Number of Failures | Predicted Failure Rate @<br>90% Confidence @ 55°C<br>(Ea = 0.4 eV) | |-----------|------------------------------|-------------------------------|-----------------------|--------------------|--------------------------------------------------------------------| | 52B13 | 1089 | 1,009,000 | 125°C | -1 | 0.034%/1000 hrs. | | 2816/2817 | 1307 | 1,782,000 | 125°C | 3 | 0.033%/1000 hrs. | | 36C16 | 80 | 14,720 | 150°C | 0 | 0.7118%/1000 hrs. | | 52B33 | 1086 | 1,142,000 | 125°C | 2 | 0.0112%/1000 hrs. | | 2864 | 370 | 467,000 | 125°C | 1 | 0.0411%/1000 hrs. | | 2864 | 77 | 38,500 | 150°C | 1 | 0.459%/1000 hrs. | | 28C64 | 237 | 157,000 | 125°C | 1 | 0.145%/1000 hrs. | | 28C64 | 157 | 53,536 | 150°C | 0 | 0.196%/1000 hrs. | | 28C256 | 350 | 230,302 | 125°C | 3 | 0.258%/1000 hrs. | | 28C256 | . 77 | 38,500 | 150°C | 1 | 0.459%/1000 hrs. | that occurs during repeated write/erase cycles. Because this behavior is central to the device physics of an EEP-ROM memory cell, endurance will be discussed in two parts; first, at the cell level, then, at the product level. During each write/erase operation of a floating-gate EEP-ROM cell, a miniscule amount of charge is trapped in the dielectric through which the programming charge tunnels (Ref. 1). The cumulative effect of this charge trapping has a strong impact on the effective threshold voltage that the cell exhibits at each write/erase cycle. The envelope of the "written" threshold voltage and the "erased" threshold voltage plotted over a number of cycles is referred to as the cell threshold "window" and is a key figure of merit for any EEPROM cell. Referring to the representative threshold window shown in Figure 3 the net effect of charge trapping results in an initial widening of the window (due to positive trapped charge). Ultimately, negative charge trapping sets the upper limit on endurance when the window becomes too narrow to be useful. FIGURE 5. Comparison of Negative Charge Trapping As seen from the endurance plot of Figure 3, the threshold window achieved using the SEEQ oxynitride dielectric represents an improvement over the traditional silicon dioxide case by at least a factor of ten. The oxynitride window demonstrates very little closing at 106 cycles, and provides a very useable window at 107 cycles. The improved performance of oxynitride over oxide is directly related to the superior trapping characteristics of the oxynitride film, as shown in Figures 4 and 5. In Figure 4. the positive charge trapping characteristics of oxynitride and oxide are compared as a function of field strength (the principal independent variable). The positive charge trap density is consistently lower for oxynitride by approximately a factor of four. In Figure 5, the negative charge trapping characteristics of oxynitride and oxide are compared as a function of total injected charge (the principal independent variable in this case). Note the benefit of oxynitride in this case continues to increase with increasing charge, thus verifying the endurance improvement first observed in Figure 3. Units were pulled from finished goods inventory and stressed by performing repeated write/erase cycles on every byte in the memory. Data retention, read/write functionality, AC performance, and parametrics were periodically tested against data sheet specs. Failures (typically caused by the selective failure of random bits) were analyzed and compiled for failure rate calculations. A summary of the results is shown in Table 4. It shows that all of SEEQ's EEPROMs meet or exceed the intrinsic MOS failure rate of 0.05%/1000 hours if you write once per day. It should also be noted that the Q-Cell EEPROMs have higher endurance than the non Q-Cell 52B13. All of SEEQ's EEPROMs are Q-Cell except for the 52B13. For applications where writing occurs more frequently or where a failure rate of less than 0.03%/1000 hours is required, then a 1,000,000 cycle part such as the 16K 5516A should be considered. #### Reference (1) Ching S. Jeng et al, IEDM Technology Digest 1982, p. 811. Table 3. High Temperature Bake Test Results | Product | Total<br>Devices<br>Stressed | Total Device<br>Stress Hours<br>@ Ta = 250° C | Number of<br>Failures | Predicted Failure Rate<br>@ 90%<br>Confidence @ Ta = 55° C<br>(Ea = 0.6 eV) | |---------|------------------------------|-----------------------------------------------|-----------------------|-----------------------------------------------------------------------------| | 52B13 | 82 | 118,000 | 2 | 0.0023%/1000 hrs. | | 2816 | 133 | 133,000 | 0 | 0.00087%/1000 hrs. | | 52B33 | 100 | 50,000 | 0 | 0.0014%/1000 hrs. | | 28C256 | 15 | 2,520 | 0 | 0.0461%/1000 hrs. | Table 4. Write/Erase Endurance Test Results | Product | Total<br>Devices<br>Stressed | Total Device<br>Stress Cycles | Number of Failures | Predicted Failure Rate<br>@ 90% Confidence<br>(Ea = 0.125 eV) | Failure Rate<br>with One Write<br>Cycle per Day | |-----------|------------------------------|-------------------------------|--------------------|---------------------------------------------------------------|-------------------------------------------------| | 52B13 | 189 | 4,400,000 | 5 | 0.305%/1000 cycles | 0.013%/1000 hrs. | | 2816/2817 | 8917 | 3,355,820,000 | 190 | 0.009%/1000 cycles | 0.0004%/1000 hrs. | | 5516 | 7481 | 7,798,000,000 | 88 | 0.0018%/1000 cycles | 0.00008%/1000 hrs. | | 52B33 | 4013 | 1,787,810,000 | 68 | 0.006%/1000 cycles | 0.0003%/1000 hrs. | | 2864 | 434 | 35,100,000 | 6 | 0.043%/1000 cycles | 0.0018%/1000 hrs. | | 28C64 | 240 | 2,400,000 | 5 | 0.555%/1000 cycles | 0.023%/1000 hrs. | | 28C256 | 450 | 45,000,000 | 11 | 0.0529%/1000 cycles | 0.002%/1000 hrs. | Accelerated stress is updated quarterly and is available from SEEQ Technology. # see ## **Radiation and MOS** Non-Volatile Memories #### Introduction The effect of radiation on non-volatile memories is of concern when the devices may be exposed to radiation and are expected to continue functioning. Such environments include space, non-hardened battlefield conditions or commercial radiation applications. SEEQ EEPROM's have demonstrated similar performance as other MOS memories and can be successfully used in the above listed environments, as well as other applications requiring functionality during and after radiation exposure. SEEQ EEPROM's have proven particularly resistant to single event upsets. #### Concerns #### A. Permanent damage is a function of: - 1. Total dosage of ionizing radiation; - 2. Neutron flux: - 3. Gamma dose rate. #### B. Transient errors (single event upset) are a function of: - 1. Charged particles, e.g. Cosmic rays - 2. Gamma dose rate. #### **Failure Mechanisms** #### A. Permanent Damage: - 1. Build up of trapped charge in dielectrics, primarily gate oxides; caused by charge generated by the radiation flux congregating at defects in the oxide. This results in threshold shifts and subsequent nonfunctionality. - 2. Build up of interface states caused by charge generated by the radiation flux accumulating at layer boundaries. This results in degradation in transconductance and threshold shifts and subsequent non-functionality. - 3. Formation of interstitials and vacancies in the crystal lattice structure caused by neutron flux. This results in changes in the electrical characteristics of the bulk silicon and subsequent non-functionality. #### B. Transient Errors: 1. Generation of false electrical signals from photocurrents in semi-conductor junctions caused by high energy particles or gamma rays. These result in data upset during read. #### Models A. Total dose ionizing radiation: Simulated by exposure to gamma rays, usually from a Co 60 source. Expect MOS devices to withstand 103 to 104 rad (Si) of total dose before permanent damage. Variables include: - 1. Thinner gate oxides are less likely to trap charge. - 2. Bias applied during irradiation aggravates charge trapping. - B. Dose rate: Simulated by exposure to gamma rays usually generated by a linear accelerator, Expect MOS parts to withstand 106 to 107 rad(Si)/sec before transient damage and 109 to 1010 rad(Si)/sec before permanent damage. - C. Neutron flux: Simulated by exposure to neutrons. usually generated by a nuclear reactor. Expect MOS parts to withstand greater than 1014 neutrons/cm2. - D. Cosmic rays: Simulated by exposure to high energy, heavy ions, usually generated by a particle accelerator, Baseline standards are not well established for MOS parts. #### Data for SEEQ MOS parts (see tables) - A. Total dose is as expected for a thin oxide, MOS part. - B. Dose rate for both transient and permanent damage is typical for MOS parts. - C. No data for neutron flux, but expect to be similar to other MOS parts, e.g. greater than 1014/cm2. - **D.** Data for single event upset (SEU) is using different ions to simulate worse case cosmic rays. The parts perform better than expected. #### **Definitions** - A. Curie A quantity of radioactive material undergoing 3.7 times 1010 disintegrations per second. - B. Rad Radiation Absorbed Dose The absorbtion of 100 ergs of radiation energy per gram of absorbing material. - C. Roentgen The amount of gamma rays required to produce ions carrying 1 electro-static unit of charge in 1 cubic centimeter of dry air. - D. REM-Radiation Equivalent (in) Man-The measure of the biological effect of radiation exposure is obtained by multiplying the absorbed dose (in rads) by a "quality factor" for the particular radiation. - E. Radioactivity-The spontaneous emission of radiation, e.g. particles and/or electro-magnetic waves (photons), from the nuclei of an unstable isotope, which eventually decays to a stable non-radioactive isotope. ### Radiation and MOS Non-Volatile Memories #### **Radiation Test Results** 16K EEPROM (5516A/2816A, 5517A/2817A, 52B13) 64K EEPROM (52B33, 2864) | Stress | Conditions | Failure Mode | Failure Range | Failure Range | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------| | Unbaised total dose | Alternating data<br>patterns, (e.g.<br>1st exposure all 0's,<br>next exposure all 1's)<br>Co 60 gamma ray<br>source (10 RAD/SEC) | Device will read<br>but some<br>locations fail<br>to write | 9000 ± 2000<br>RAD (Si) | 6500 ± 500<br>RAD (Si) | | Biased total dose | Alternating data<br>patterns, (e.g.<br>1st exposure all 0's,<br>next exposure all 1's)<br>Co 60 gamma ray<br>source (10 RAD/SEC) | Device will read<br>but some<br>locations fail<br>to write<br>Read only | 3000 ± 1500<br>RAD (Si) | 3000 ± 500<br>RAD (Si)<br>11,000 (±) 2500<br>RAD (Si) | | Biased dose rate upset | Erased (1's state),<br>linear accelerator<br>gamma ray source | Upset during read; not permanent | 3 ± .75 × 10 <sup>7</sup><br>RAD (Si)/SEC | 1.6 ± .02 × 10 <sup>7</sup><br>RAD (Si)/SEC | | Biased dose rate survival | Erased (1's state),<br>linear accelerator<br>gamma ray source<br>(200 RAD/20 ns PULSE) | Device will<br>read, all<br>locations fail<br>to write | > 10 <sup>10</sup><br>RAD (Si)/SEC | ~10 <sup>10</sup><br>RAD (Si)/SEC | #### 256K EPROM (27C256) | Stress | Conditions | Failure Mode | Failure Range | |-------------------|---------------------------------------------------------------------------------|----------------------------------------------------|------------------------------| | Biased total dose | Memory Programmed<br>to all 0's, Exposed<br>to Co60 source (1<br>to 35 RAD/SEC) | Device Fails to<br>Read, Multiple<br>bits read 1's | 15,000 (±) 2,000<br>RAD (Si) | #### **Radiation Test Results** #### 256K EEPROM (28C256) | Stress | Conditions | Failure Mode | Failure Range | |-----------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------| | Biased Dose<br>Rate upset | Byte Checkerboard<br>Data Pattern; 54 ns<br>to 1.5 us Pulse<br>Widths; Linear<br>Accelerator | Single Bits<br>Change State | 1.1 × 10 <sup>9</sup> to<br>6.6 × 10 <sup>10</sup><br>RAD (Si)/SEC | | Biased Dose<br>Rate Lock-Up | Byte Checkerboard<br>Data Pattern; 54 ns<br>to 1.5 us Pulse<br>Widths; linear<br>Accelerator | Parts Fail to<br>Read, Recover<br>After Power<br>Down | 5 × 10 <sup>7</sup> to<br>1 × 10 <sup>8</sup><br>RAD (Si)/SEC | | Biased total dose | Alternating data patterns (e.g. 1st exposure all 0's, next exposure all 1's Co 60 gamma ray source (10 RAD/SEC) | Device will read<br>but some<br>locations fail<br>to write<br>Read only | ~10,000<br>RAD (Si)<br>~20,000<br>RAD (Si) | #### 16K EEPROM (36C16) | Stress | Conditions | Failure Mode | Failure Range | |-------------------|---------------------------------------------------------------------------|------------------------------|---------------------------| | Biased total dose | Alternating data pattern<br>(e.g. checkerboard)<br>Co 60 gamma ray source | Single Bits Fail<br>to Write | 10,000 ± 2000<br>RAD (Si) | | | (125-200 RAD/SEC) | Read | 20,000 ± 2000<br>RAD (Si) | ## Single Event Upset 64K EEPROM (52B33) Samples were programmed and subjected to different levels of radiation to simulate a cosmic flux. #### The devices are read after irradiating for upsets | RUN# | IONS | LET | FACILITY | ENERGY | RAD H20 | TIME | UPSETS | |------|--------|------|-----------|---------|---------|--------|--------| | 1 | Fe | 8 | BEVATRON | | 144 | 30 SEC | NONE | | 2 | Fe | 6 | BEVATRON | | 144 | 30 SEC | NONE | | 3 | Fe | 4 | BEVATRON | | 288 | 2 MIN | NONE | | 4 | Fe | 3.8 | BEVATRON | | 288 | 2 MIN | NONE | | 5 | Kr | 41 | CYCLOTRON | 200 MeV | | | NONE | | | Ar | 15.4 | CYCLOTRON | 160 MeV | | | NONE | | | Ne | 5.7 | CYCLOTRON | 88 MeV | | | NONE | | | 0 | 1.8 | CYCLOTRON | 217 MeV | | | NONE | | | N | 2.9 | CYCLOTRON | 68 MeV | | | NONE | | 6 | Р | .004 | CYCLOTRON | 148 MeV | | | NONE | | 7 | CF-252 | 42 | | 105 MeV | | | NONE | #### 256K EEPROM (28C256) | RUN# | IONS | LET | FACILITY | ENERGY | RAD H20 | TIME | UPSETS | |------|--------|-----|----------|---------|---------|------|--------| | 1 | CF-252 | 42 | _ | 105 MeV | | | NONE | ## Memory Products Reliability Note # CALCULATION OF EEPROM BOARD MTBF November 1987 ## Calculation of EEPROM Board MTBF The increasing use of EEPROMs for large arrays of non-volatile memory storage has raised interest in how to calculate the MTBF (mean time between failures) of the resulting assembly. This paper will demonstrate how to calculate the board MTBF as well as compare the results of using different EEPROM technologies and failure rates. Even though the microcircuit failure rate is among the least significant factors in board failures, the effects of other components will be ignored for the purpose of simplicity. The MOS Floating Gate EEPROM has two reliability characteristics which require consideration beyond that of a normal MOS memory. Endurance, the number of times an EEPROM may be erased and re-programmed, is finite because of the effects of the Fowler-Nordheim tunneling current on the floating gate isolation dielectric(s). Data retention, the length of time the EEPROM will retain stored data, is finite because of the impossibility of permanently storing an electronic charge. The read or operating life reliability will be similar to other MOS memories of like density. SEEQ builds EEPROMs with Q-Cell on-chip error correction in order to reduce the endurance failure rate. The cumulative reprogramming cycles in the operational life of the application must be less than the number of cycles before the onset of endurance wear-out; therefore, the average reprogramming frequency (cycles/hour) times the expected operational life of the application should be less than the typically specified 10,000 cycle endurance limit. During the operational life, the failure rate should be as low as possible in order to increase the system MTBF. The read and data retention failure rates of SEEQ EEPROMs appear similar to other vendors, although these rates should theoretically improve as a larger statistical data base is acquired. Mil-Hdbk-217 is frequently used to calculate failure rates for microcircuits. Historically 217 has not made accurate predictions regarding LSI or VLSI devices such as MOS memories. This is exacerbated with EEPROMs that have the additional application-dependent considerations of data retention and endurance. In order to make accurate predictions of expected failure rates, manufacturers use data from accelerated stressing. This data is then de-accelerated to normal operating temperatures using the Arrhenius relationship and the apparent activation energy for the associated failure mechanism mortality function. Similar in methodology to operating life (read) calculations, failure rates for data retention in %/1000 hours and endurance in %/1000 cycles. may be calculated. Most failure mechanisms are thermally accelerated, so with a lower operating temperature, the board MTBF will be longer. CMOS EEPROMs consume less current, both active and standby, than comparable NMOS EEPROMs. Therefore, the power requirements for CMOSpopulated PCBs are less and the system will operate at a lower temperature. In order to calculate the board MTBF, the number of EEPROMs, the read, endurance and data retention failure rates, the re-programming frequency, the rail temperature, the appropriate thermal resistances and the device power consumption must be known. The calculation of the board MTBF is best illustrated through the use of an example. A comparison will be made between NMOS and SEEQ CMOS 256K bit EEPROMs to demonstrate the effects of power consumption, and the intrinsically lower endurance failure rate of SEEQ EEPROMs with Q-Cell on-chip error correction. The following assumptions have been made: - 1. Number of devices per board = 96: 3 active. 93 standby, during the operating life of the - 2. The I<sub>CC</sub> of each device at the operating temperature will be 50% of the maximum specified at -55 degrees C. and maximum operating frequency. Programming Icc is slightly less than read Icc; therefore, programming Icc will be ignored. The devices are operated at a nominal 5 volts. - 3. The average re-programming frequency is once every 8 operating hours. - 4. The rail (heat sink) temperature is 71 degrees C. Uniform heat dissipation across the PCB. - 5. Thermal resistances: - a. board rail, Obr. 3° C/W - b. case board, Ocb: 2.5° C/W - c. junction case, Ojc: 20° C/W - 6. Base failure rates are at 55 degrees C. and 90% Confidence Interval. Failure rates are accelerated according to the Arrhenius relationship, with following apparent activation energies (Ea): - a. read: .4 ev. - b. data retention: .6 ev. - c. endurance: .12 ev. - 7. The characteristics for the SEEQ 28C256 **EEPROM** are: - a Icc active: 60 ma, max. - b. I<sub>CC</sub> standby: 250 μa. max. - c. read failure rate: .02%/1000 hours - d. data retention failure rate: .001%/1000 hours - e. endurance failure rate: .05%/1000 cycles - 8. The characteristics for the NMOS EEPROM are: - a. Icc active: 120 ma. max. - b. Icc standby: 60 ma. max. - c. read failure rate: .02%/1000 hours - d. data retention failure rate: .001%/1000 hours e. endurance failure rate: .2%/1000 cycles - 9. The basic equations to be used are: - a. junction temperature = (rail temperature + Obr \* PDboard) + (Ocb \* PD part) + (Ojc \* PDpart)); where $\Theta xx$ is the appropriate thermal resistance and PDxx is the appropriate power dissipation. - b. power dissipation/part = $V_{CC}$ nominal \* $I_{CC}$ max \* 50%. - c. Power dissipation/board = (3 \* PDactive) + (93 \* PDstandby). - d. Arrhenius acceleration factor=e $\frac{Ea}{K} \left( \frac{1}{Tn} \frac{1}{Tj} \right)$ where K = Boltzman's constant (8.62 x 10<sup>-5</sup>) and Tn and Ti are the normalized and junction temperatures expressed in degrees Kelvin. - e. MTBF = $(1/(\# parts * failure rate)) * 10^5$ See note. - f. Board MTBF = (1/(# parts \* (failure rate read + failure rate retention + failure rate endurance)) \* 105 The results of the calculations are summarized in the following table: #### TABLE 1 | PARAMETER | CMOS | NMOS | |--------------------------------------------|------------------|------------------| | Device power dissipation | | | | active | 0.150 watts | 0.300 watts | | standby | .000625 watts | 0.150 watts | | Board power dissipation | 0.5081 watts | 14.85 watts | | Rail temperature | 71°C | 71°C | | Board temperature | 72.52°C | 115.55°C | | Case temperature | 72.89°C | 116.3°C | | Junction temperature | 75.89°C | 122.3°C | | Failure rates at calculated T <sub>J</sub> | | | | read | .0466 %/1000 hrs | .2223 %/1000 hrs | | retention | .0035 %/1000 hrs | .0370 %/1000 hrs | | endurance | .0080 %/1000 hrs | .0514 %/1000 hrs | | MTBF of Devices: | | | | read | 22,318 hours | 4,684 hours | | retention | 292,191 hours | 28,097 hours | | endurance | 129,252 hours | 20,229 hours | | MTBF of BOARD | 17,868 hours | 3,350 hours | Actual MTBF = $\frac{1}{(1-(1-failure\ rate)^{\#}\ parts)}$ but equivalent to $\frac{1}{(\#\ parts\ *\ failure\ rate)}$ for very low failure rates. The approximately 500% improvement in MTBF through use of the SEEQ CMOS EEPROMs compared with the NMOS EEPROMs may be attributed to two factors: the almost 50 degrees C. higher junction temperature caused by the higher power dissipation of the NMOS parts significantly accelerated the read and data retention failure rates; and the initial lower endurance failure rate of the SEEQ CMOS EEPROMs, which is not greatly affected by temperature. Each application will have different initial conditions; however, through use of the above equations a board MTBF may be calculated. The board failure rate will always be reduced through the use of a CMOS EEPROM with lower power requirements and will always be reduced when using a SEEQ EEPROM with a lower endurance failure rate. # **APPLICATIONS** (Application Notes) # Memory Products Application Note # MICROPROCESSOR INTERFACING WITH SEEQ's LATCHED EEPROM March 1985 ## **Microprocessor Interfacing** with SEEQ's Latched EEPROM #### Introduction This application note describes the interfacing of SEEQ's "latched" Electrically Erasable Read Only Memory (E2ROM or E2) to a microprocessor bus. The latched E2ROM family is comprised of a 16K 52B13 and 64K 52B33. On each of these devices there are internal latches on all inputs except write enable. A byte must first be erased before it can be written. In addition to the latched E2ROM family, SEEQ has a timer E2ROM family. This family is comprised of a 16K 2816A (24 pins), a 16K 2817A (ready/busy) and a 64K 2864 (ready/busy). The timer family has internal latches on all inputs and has an internal timer which automatically performs a byte erase before write. In this application note, the E2 used is SEEQ's 52B13, a 2K x 8 memory. Since the timing of the higherdensity members of the family is compatible, the circuits given can be extended to interface equally well with the 52B33 (8K x 8). Both bus timing and software timing are used to gate the control signals. The case presented here uses general control signals to permit adaptation to any system's bus structure. In addition, modifications are given for interfacing to specific processors. #### Interface Signals The solution presented here (see Figure 1) uses an S-R flip-flop (74LS00) with TTL gates (74LS32) to latch WE for the 52B13. This flip-flop causes valid data to be latched correctly, satisfies device setup and hold times, and allows easy latch/unlatch of the WE signal. The system-dependent direct bus interface components form the second part of the interface circuit. These components will generate CHIP SELECT and E2ROM SELECT to enable this part of memory. CHIP SELECT is usually generated separately for each word-wide group of devices. In this way, it chooses the actual devices to be written. E2ROM SELECT would be an "OR" function of the CHIP SELECT signals for all the devices for which this latch gates WE. With WE wired in common, only one gated latch is required for the E2ROM array. Of course, fanout must be considered, with a highcurrent driver used if necessary. In the example bus interfaces shown in this application note, gating for one device is assumed, and E2ROM SELECT is tied directly to CHIP SELECT. The bus interface components perform other tasks common to a memory/bus interface. For a multiplexed data bus, the bus interface components must demultiplex the data and addresses. In addition, this bus interface circuitry may generate MEMORY READ and MEMORY WRITE, if required. Details of this bus interface are given in the section "Considerations for Special Applications," beginning on page 5. #### **Details of Operation** #### Byte Write or Erase The timing diagram in Figure 2 shows the details of a byte write or erase operation for SEEQ's latched E2ROM family. The two modes are the same, except that hex "FF" is presented to the I/O lines for erasure. Due to this similarity, only the write mode will be discussed. The first step is initiation of a write cycle. First, the processor issues addresses, and the system's decoding circuitry brings CHIP SELECT valid. Although the chip is enabled at this point, a write to the chip has not yet begun, because MEMORY WRITE has Figure 1. E<sup>2</sup>ROM Interface Circuit Figure 2. Write-Cycle Timing Diagram Latched E<sup>2</sup>ROM Interface Application not yet been issued. This prevents inadvertently writing to an incorrect address as the address lines are allowed to settle out before a write is initiated. Following the timing events above, the active level of MEMORY WRITE sets the flip-flop, bringing WE low to the E². Data, Addresses, $\overline{CE}$ , and $\overline{OE}$ are latched at this point. In the second part of a write, $\overline{WE}$ continues to be active low for the entire write cycle. This requires a timeout, which can be effected in any of several ways. The designer can use a timing loop in software, or trigger a timer which interrupts the processor after the correct time. The software timeout may require less hardware on-board. The hardware timeout, on the other hand, allows the CPU to perform other tasks. Obviously, a good compromise is a software architecture with regular (perhaps one-millisecond) timing interrupts, for system real-time synchronization. Division of the task between hardware and software is best left to the individual systems engineer. Regardless of the method used in the timeout, the write pulse is terminated by $\overline{WE}$ being brought high. This is effected by a read to any location in the device, which resets the flip-flop to bring $\overline{WE}$ high. A second read cycle is required for byte verify. System designers should allow extra time between the two reads to meet write recovery time ( $t_{WR}$ ) requirement. This method of write-cycle termination provides another form of protection against inadvertent writing to the chip. Even if a statistically unlikely succession of glitches were to trigger both flip-flops, enable the gates, and bring $\overline{WE}$ low, a subsequent read to the device could terminate the write before data would be written. For the case of a fully software-timed write, a flow-chart is given for the sequence of operations (see Figure 3). This processor-independent flowchart handles all the erasure and writing for storing data in the E<sup>2</sup>ROM, using the circuit from Figure 1. In addition, a segment of example code (written for the Z8) is shown (see Figure 4). Figure 3. Flowchart for 52BXX Erase/Write — Software Timing ``` 186 //----- 187 // The following is a general routine for writing 188 // data contained in the working register 189 // DataReg to an EEROM in 190 // the location pointed to by the working register 191 // pair AdReg. This EEPROM is assumed to be in the 192 // external data memory of ZB. 193 // Write FF to erase byte. P 0060 7C FF 194 EEWR: OutReg, #%FF LD P 0062 92 70 195 LDE @AdReg, P 0064 D6 0071 196 CALL WaitWP // Wait for Twp P 0067 82 80 197 LDE NowReg, @AdReg // Turn off WE 198 // Now, write the data to the part. P 0069 92 90 199 @AdReg, DataReg LDE P 006B D6 0071 200 CALL WaitWP // Wait for Two P 006E 82 80 201 LDE NowReg, @AdReg // turn off WE 202 P 0070 AF 203 FinWr: RET //return from routine 204 // End of EEPROM Write Routine 205 //---- 206 207 // Timing routines P 0071 EC 208 WaitWP: LD RLoop2, #Twp // # of ms to wait 209 // 10-> wait 10 mS. 210 // 1 -> Wait 1 mS. 211 P 0073 D6 007E 212 WPLoop: CALL Wait 1ms 0076 00 EΕ 213 DEC RLoop2 P 0078 6D 007D 214 JP Z, DunWP P 007B 8B F6 215 JR WPLoop P 007D AF 216 DunWP: RET // Done with Two. 217 218 // Basic 1 msec timing routine- 219 // adjust for microprocessor crystal freq. 220 // The value of Hex58 (Dec88) works with 221 // a Z8 with a 6,144 MHz xtal. 222 // Use %6A for 7.3728 MHz xtal. Elimination 223 // of NOP, or xtal substitution, will 224 // require recalibration. P 007E FC 6A 225 Waitims: LD RLoop3, #%6A 226 P 0080 FF 227 Timlp: NOP P 0081 00 EF 228 DEC RLoop3 P 0083 6D 0088 229 JΡ Z, Dunims P 0086 8B F8 230 JR Timlp 231 P 0088 AF 232 Dunims: RET // Done with wait 233 234 //End of EEPROM Timing Routines ``` Figure 4. Sample Z8 Code for 52BXX Write #### **Read Operation** The timing for a read (see Figure 5) is simpler than for a write. In the read mode, the on-chip latches are transparent. The leading (falling) edge of CHIP SELECT brings CE low, and the falling edge of MEMORY READ brings OE low. Data is available from the 52BXX E²ROM after a delay of TOE (from OE) or TCE (from CE). Table 1 shows the TACC required for operation with sample microprocessors, using no wait states. Memory devices currently available from SEEQ feature TCE as fast as 200 nanoseconds. For certain new microprocessors (for example, the 68000 or 8085A-1) which may require faster access, SEEQ is currently developing memories with access times of 150 nanoseconds or less. To terminate the read, the rising edge of MEMORY READ brings OE high. CE, however, is dependent only on CHIP SELECT, and remains active low for the entire microprocessor cycle. #### **Considerations for Special Applications** #### Use with Z8, Z8000 Systems The implementation of the circuit shown in Figure 1 in a Z-Bus application allows simple generation of Table 1. Zero-Wait State Required Minimum T<sub>ACC</sub> (Assuming zero delay for buffers and drivers) | Microprocessor | Clock Freq.<br>(MHz) | Required T <sub>ACC</sub> (nanoseconds) | |------------------|----------------------|-----------------------------------------| | 72720 | . 10 | 350 | | 8085A/8085AH | 3 | 460 | | 8085A-2/8085AH-2 | 5 | 270 | | 8085A-1/8085AH-1 | 6 | 175 | | 8086/8088 | 5 | 402 | | 8086-2/8088-2 | 8 | 267 | | 8086-1 | . 10 | 227 | | Z8 | 8 | 310 | | Z80 | 2 | 575 | | Z80A | 2.5 | 325 | | Z80B | 6 | 190 | | 6800 | 1 | 605 | the control signals. First, the control signals MEMORY READ and MEMORY WRITE can be generated by one half of a 74LS139 decoder, as in Figure 6. In addition, for the Z8, the lower byte of addresses must be latched, due to the multiplexing of address and data. This can be easily accom- Figure 5. Read-Cycle Timing Diagram Figure 6. Interfacing to a Z8 plished with an 8212 octal latch, as in Figure 6. Interfacing to a Z8000 (or 16-bit Z-Bus) requires an additional 8212 latch, to demultiplex AD<sub>8</sub>-AD<sub>15</sub>. AS, the Z-Bus address strobe, is active low, and must be connected to the active low input in order to clock these latches. #### Use with Z80 Systems The circuit shown in Figure 7 provides a bus interface to a Z80, Z80A, or Z80B processor. In Figure 7, MEMORY READ and MEMORY WRITE are generated from combining MREQ with the Z80 RD and WR, respectively, Since address and data are issued by the Z80 processor on separate lines, the 8212 latch is not needed. #### Use with 8085 Systems The implementation of the E<sup>2</sup>ROM interface circuit in an 8085 system is extremely simple. Figure 8 shows the bus interfacing necessary. MEMORY READ and MEMORY WRITE are issued by the processor directly. However, MEMORY WRITE must be delayed, as shown in Figure 8, to ensure latching of valid data. CHIP SELECT is generated from the top 5 address bits and IO/M, using a 74LS154 decoder. The RESET to the 8085 processor also supplies RESET for the E²ROM interface. Finally, the demultiplexing of address and data lines is accomplished by a 74LS373 latch triggered by ALE. Alternatively, an 8212 latch can be used but requires more board space. #### Interfacing to 8088/8086 (Minimum Mode) Systems The above considerations for implementation of this solution in an 8085 system also apply to an 8088/8086 system operation in minimum mode, with two additions. As above, the processor issues ALE, $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and multiplexed address/data. However, an inverter is required in order to produce $\overline{\text{IO/M}}$ from $\overline{\text{M/IO}}$ . In addition (for an 8086), another octal latch must be added, in order to demultiplex AD<sub>8</sub>-AD<sub>15</sub>. The time delay indicated in Figure 8 depends on the type of processor used and its clock frequency. For a 5 MHz 8088/8086, this time delay should be 100 nanoseconds; for an 8088-2/8086-2 at 8 MHz, it should be 60 nanoseconds. For a 10 MHz 8086-1, the time delay should be 50 nanoseconds. Figure 7. Bus Interface — Z80 Figure 8. Bus Interface Circuitry — 8085 System #### Interfacing with 72720 Systems The 52BXX E²ROM can be interfaced to SEEQ's new 72720 microcomputer (with 2K x 8 on-board E²ROM) more easily than to any other processor. The 72720 PRG instruction operates off-board, to program an external E²ROM. This instruction initiates latching and timing of $\overline{\rm WE}$ , as well as presentation of valid data. These tasks are handled automatically within the 72720. As a result, the write enable latch circuit of Figure 1 is not required. Total 52BXX interface hardware, shown in Figure 9, is very simple, even including a 74LS373 latch to demultiplex the lower eight bits of address. The software required for programming is shown in Figure 10. This example subroutine erases and writes one byte. #### Interfacing with the 6800 One example of a complete interface between a 6800 processor and a 52BXX is shown in Figure 11. The DBE signal from the 6800 is delayed for a time between 250 and 350 nanoseconds, in order to provide a strobe for valid data. This data strobe clocks $R/\overline{W}$ into the flip-flop at the correct time, so that the falling edge of $\overline{WE}$ can satisfy timing requirements with respect to valid address, data, and control signals. #### Conclusion This application note has been prepared to assist the designer in implementing the technology of latched E²ROMs in systems requiring adaptability. The designer is encouraged to create new designs based on these ideas. E²ROM technology, while still in its infancy, holds the promise of being the memory breakthrough for the eighties. With a reliably nonvolatile approach to alterable program memory, systems for control of avionics, manufacturing, and data acquisition can be enhanced in usefulness. With the timing to use the advanced technology of E²ROMs, the system designer can incorporate more features now, while allowing still more flexibility for the future. Z-Bus, Z8, Z8000, Z80A, Z80, and Z80B are trademarks of Zilog. Figure 9. 72720 Interface ``` 0 ERRORS 7000 ASSEMBLER REV 1.3 0001 9000 0002 9000 0003 9000 EEROM AUTO ERASE BEFORE WRITE ROUTINE 0004 9000 0005 9000 DATA TO BE PROGRAMMED IN REGISTER 102 0006 9000 LOCATION TO BE PROGRAMMED IN REGISTERS 100/101 0007 9000 8000 9000 0010 9000 0020 9000 0066 DATA TO BE PROGRAMMED EEDAT EQU R102 0030 9000 0065 EEADR EQU P101 POINTER TO LOCATION 0040 9000 B8 EEWR PUSH A SAVE ACCUMULATOR 0050 9001 22 MOV %>FF, A IS LOCATION ALREADY ERASED? 9002 FF 0060 9003 9D CMPA *EEADR 9004 65 0070 9005 E2 JEQ PROG 9006 00 0800 9007 04 PRG *EEADR IF NOT PROGRAM WITH FF HEX 9008 65 0090 9009 12 PROG MOV EEDAT, A IF ERASED PROGRAM DATA 900A 66 0100 900B 04 PRG *EEADR 900C 65 900D B9 POP A RESTORE ACCUMULATOR 0110 RETS 0120 900E 0A RETURN 0130 900F END ``` Figure 10. 72720 Code for Programming 52B13/33 NOTE: THIS ELEMENT OF THE CIRCUIT SHOULD DELAY A RISING EDGE (A TTL LOW-TO-HIGH TRANSITION) BY 250 (MIN) TO 350 (MAX) NANOSECONDS. Figure 11. 6800/52BXX Interface # APP. NOTES # Communications Products Application Brief # INTERFACING THE 8003 EDLC® TO A 16-BIT BUS March 1985 # Interfacing the 8003 EDLC® to a 16-Bit Bus #### Introduction The SEEQ 8003 Ethernet Data Link Controller (EDLC ) chip together with the SEEQ 8023A Manchester Code Converter (MCC™) chip provide an economical two-chip solution for the Data Link Layer and Physical Layer of the Ethernet protocol. These chips are fully Ethernet compatible and suitable for use in terminals, personal computers, workstations, printers, disk drives and host computers. The 8003 is a VLSI data link controller chip in a 40-pin package. It replaces approximately 60 MSI and SSI components in a typical Ethernet node configuration. The choice of which one to use is governed by the system interface requirements for the design. The 8003 provides protocol functions like frame formatting, link access control and error control. The part is optimized for Direct Memory Access techniques for frame storage. The 8023A MCC Manchester Code Converter performs the signal encoding and decoding in Manchester Code at 10 million bits per second. It also monitors the channel for "carrier" and "collisions" (two nodes transmit simultaneously). Low-power CMOS technology is used in the 8023A, which is in the 0.3 inch 20-pin package. #### **Ethernet Node Configuration** A typical Ethernet node is shown in Figure 1. The System Interface on the left connects the host system bus to the network. This interface varies depending on processor and system requirements. The station-resident hardware, consisting of the System Interface, the 8003 EDLC chip and the 8023A MCC chip, is connected to the Transceiver by the Access Unit Interface (AUI) cable. This cable consists of $78\Omega$ balanced, shielded twisted-pair connections, DC biased at the station end and transformer-coupled at the Transceiver end. Besides a passive tap to the Trunk Coax, the transceiver provides signal amplification, preconditioning on the receive path, impedance matching, DC isolation, collision detection and collision signaling generation. DC power for the Transceiver circuits is provided through the cable. #### **Host-Dependent System Interface** There are three basic methods for interfacing the CSMA/CD channel to the system bus. The first one employs First-In, First-Out (FIFO) buffer memory to temporarily hold the transmit and receive frames. On the system-bus side of the FIFOs, data is transferred serially a byte at a time by the processor. The second method uses Direct Memory Access to transfer data directly between the Ethernet Data Link Controller and the system memory. In the third method, Direct Memory Access is also used, this time with a temporary buffer memory intervening between the system memory and the EDLC chip. The intervening buffer relieves the system bus of some of the traffic and timing requirements associated with the channel. (For more information on DMA-type interfaces, see SEEQ's Application Brief 6). MCC is a trademark of SEEQ Technology, Inc. Figure 1. Ethernet Node Configuration #### IEEE 802.3 CSMA/CD Standard Protocol for Local Area Networks (Alias Ethernet) The first Ethernet local area network was implemented in Palo Alto, California in 1975 as a joint effort of Stanford University and Xerox Corporation. Since then, Ethernet has been expanding in use and accumulating history. Over the years, it has proven to be reliable and efficient in a wide variety of network applications. As a result, it has become the first industry-standard protocol for local area networks, supported internationally by computer manufacturers in the U.S. and Europe. In 1980 the Institute of Electrical and Electronics Engineers (IEEE) sponsored a committee to review, document and publish this protocol as an international industry standard. After three years of review and refinement, this specification is about to be published by IEEE Press under the title IEEE 802.3 CSMA/CD Local Area Network Standard Protocol, ("CSMA/CD" describes the medium access method. Carrier Sense, Multiple Access with Collision Detection). The IEEE 802.3 document supersedes all previously published Ethernet specifications. #### CSMA/CD — Carrier Sense, Multiple Access with Collision Detection CSMA/CD: This expression describes the medium access method used in Ethernet alias IEEE 802.3 CSMA/CD. Carrier Sense means all nodes on the network can detect all signals transmitted on the network from any source. Multiple Access means all nodes can have equal access to the network without need for centralized control. A node is permitted to transmit if the network is not already busy. If, however, two or more nodes start to transmit simultaneously, it is called a collision. Collision Detection means that all nodes can detect a collision by monitoring the medium. When a collision occurs, the transmitting nodes resolve which will retransmit first by differential backoff timina. Data is transmitted in "packets" or "frames" which begin with a preamble for synchronization and end with a CRC field for error detection. In between, the frame has source and destination addresses, a byte-count field and an information field. Total frame length is 72 to 1526 bytes. The physical signaling format used in Ethernet is baseband Manchester Code transmitted at a rate of 10 million bits per second. In Manchester Code, each bit is encoded by a transition. A "one" is encoded as a low-to-high transition and a "zero" as a high-to-low. In this way there is a continuous supply of bit-framing information for the receiver, since the transmitted signal is never stationary for more than one bit #### Interface Techniques for 16-Bit Busses Ethernet is a byte-oriented protocol. That is to say, the smallest unit of data which can be transmitted is a byte. Hence, the 8003 EDLC chip has byte-wide data bus. Whether the System Interface is the FIFO-buffer type or the DMA type, the data transfers to and from the 8003 are byte-wide. This application brief describes some techniques for interfacing this byte-wide communication channel to a 16-bit wide bus. In designing an Ethernet node, trade-offs have to be made between processing speed and communication speed, cost and performance, flexibility and simplicity, etc. The right balance may be different for each piece of equipment designed, depending on its purpose and system requirements. In order to help you strike the right balance for your design, several interface techniques will be given in the following sections. They are covered in order of increasing cost/complexity/performance. In an 8-bit system, the 8003 can be interfaced directly to the data bus as shown in Figure 2. The RxTxD0-7 bus is the bus for transferring frame data. It connects to the internal 16-byte transmit and receive FIFOs. The CdSt0-7 bus is a separate input/output port for control and status. It interfaces to the system bus so that the processor has direct access to all command and status bits. In a 16-bit system, CdSt0-7 would connect either to the upper or lower data byte. #### Split-Word 16-Bit Data Interface Refer to Figure 3 for a circuit diagram of this technique. The split-word method splits the 16-bit word into two halves, using one half for transmit data and the other for receive data. In Figure 3, the upper byte of the system data bus is used for the transmit memory buffer and the lower half for receive. Two 74LS244 tristate buffers isolate the system bus lines from the RxTxD0-7 bus of the 8003. The upper 74LS244 is enabled by TxACK from the DMA Controller. TxACK is the DMA Acknowledge signal for the transmit channel. When enabled, this buffer transfers a byte of data from the upper byte of system memory to the 8003's Transmit FIFO. Similarly, the lower 74LS244 transfers data from the 8003's Receive FIFO to the lower byte of system memory. Configured in this way, the transmit and receive buffers in system memory can occupy the same word-address space. ## Full-Word 16-Bit Interface Using Byte-Wide Memory Transfers Another type of 16-bit interface is one that assembles and disassembles words by transferring the upper byte and the lower byte separately. For example, suppose the convention is chosen that the upper byte is to be the first of the two bytes to be transmitted and the lower byte the second. Then the first byte of a frame and all odd-numbered bytes are always transferred to/from the upper byte of memory, and the second and all even-numbered bytes to/from the lower. Figure 2. 8-Bit DMA Data Interface Figure 3. Split-Word 16-Bit DMA Data Interface The data interface for this approach is a variation of the one shown in Figure 3. Two tristate buffers are replaced by two bi-directional transceivers. A0, the least-significant bit of the DMA Controller's address is decoded with $\overline{\text{TxACK}}$ and $\overline{\text{RxACK}}$ to enable the transceivers. The more significant address bits from the DMA Controller, A1 through AN, are used as the memory address. Upper and lower memory strobes are also controlled by A0. Refer to Table 1 for the truth table. This is the simpler and more economical of two "Full-Word" data interfaces described in this application brief. The other one, shown in Figure 5, assembles and disassembles words in registers, and transfers 16 bits at a time. The advantage of the latter approach is in saving bus bandwidth, since it uses half as many bus cycles to transfer the same amount of data; but there is some additional cost in hardware. Table 1. A0 Address Decoding for Full-Word 16-Bit Interface Using Byte-wide Memory Transfers | DMA Controller<br>Outputs | | | Transceiver Enabled<br>Toward (Memory; I/O) | | Memory Activity | | |---------------------------|-------|-------|---------------------------------------------|---------|-----------------|-------| | A0 | TxACK | RxACK | Upper | Lower | Upper | Lower | | | 1 | 1 | | <u></u> | - | _ | | 0 | 0 | 1 | 1/0 | _ | Read | _ | | 1 | 0 | 1 | _ | 1/0 | _ | Read | | 0 | 1 | 0 | Memory | | Write | .— | | 1 | 1 | 0 | _ | Memory | | Write | Note: - indicates not active. #### a. No Request, No Wait #### b. With Request #### c. With Request and Acknowledge #### d. With Request, Acknowledge and Bus Arbitration Figure 4. Data Transfer State Diagrams — Four Types SEEQ Technology, Incorporated Four types of data transfers are shown in Figure 4. The first, labeled a, is an unconditional transfer sequence such as the type that would be used to refresh a CRT screen. This type has no use in an Ethernet interface since it is not controlled by availability of storage space or stored data. The diagram in Figure 4 Part b, illustrates a transfer which is initiated "on demand". The transfer takes place only when a "request" is given. An example of this type is data moved by a processor on its own synchronous bus. Physically the request is generated by the processor, manifesting itself as a set of bus-controls, and an address. Part c illustrates a transfer that is requested by one entity and acknowledged by another. The acknowledge signal is used to notify the requesting entity that the transfer is about to take place. This implementation provides the requesting entity verification that the transfer is taking place. The diagram represents the response of the acknowledging party to the request. The requesting party normally waits for the acknowledging party to delay, if necessary, for data access. This mechanism is used on asynchronous busses, like that of the 68000 microprocessor. The diagram in Part d is that of a transfer with request, acknowledge, and bus arbitration. This implementation is one that is used to transfer information using a DMA controller on the main system bus. There are actually two request/acknowledgement sequences in this transfer, one for bus acquisition and one to transfer information on the acquired bus. Initially a request generated by one of the two "transferees" queues the DMA controller to exit its idle state, and arbitrate for the system bus by generating a "bus request" signal. When the bus master relinquishes the bus, a "bus grant" acknowledgement is received, notifying the DMA controller that it now owns the bus. The DMA controller then performs the transfer, or transfers, by generating a "DMA Acknowledge" to the original requesting device, and generating the appropriate addresses and read/write control signals. Finally the sequence is terminated with control of the bus returning to the main processor through another arbitration. Diagrams like these can be used to design state machine programs for interfaces like the one in Figure 5, which employs a single-chip state machine. #### **Helpful Hints for State Machine Designers** As with writing a program, it is desirable to start with a "flow chart" or "state diagram". Examples of state diagrams can be seen in Figure 4. The following are the definitions used in the circle-and-arrow state diagrams used here. - Each circle represents a single physical machine state or an unconditional sequence of machine states such that there are no "hidden branches" omitted from the diagram. - All conditional branches, and wait states (which may be viewed as conditional branches) are indicated explicitly by arrows. Each arrow is labeled with the condition which determines the branch. Following these or similar guidelines will help to avoid unforseen anomalies in the operating flow. Care should be taken in defining the programs for state machines when inputs are asynchronous with respect to the state-register clock. Problems can result when making a conditional branch based on an asynchronous input. Such problems can cause intermittent branching failures with possibilities of perverse consequences. Intermittency makes this type of problem hard to diagnose, so it pays off to avoid them by following these design rules: - When a branch is conditional on an asynchronous input bit, assign next-state addresses such that only one state-register flip-flop is affected by the asynchronous bit. - For a 3 or more-way conditional branch based on more than one independent asynchronous bit, break it down into independent 2-way branches which conform to rule 1. - For inputs which are mutually-dependent combinations of 2 or more bits, it is best to synchronize them with an input register whose clock is synchronized to the stateregister clock. When you have finished the state diagram, you have defined the operating program design. The next step is to choose the hardware that can run your program most efficiently. After choosing the hardware, you can translate the state diagram, verbatim into program code for the state machine. Figure 5. 16-Bit Full-Word DMA Data Interface with 8237/9517 Using Registered I/O Ports ### Full-Word 16-Bit Interface Using Registered I/O Ports This data interface method assembles/disassembles 16-bit words in a pair of 8-bit registered I/O ports. The data transfers between the memory and the I/O ports are 16 bits wide. Transfers between the ports and the 8003 EDLC chip are byte-wide. Registered I/O ports are configured by taking two 8-bit D-type registers with tri-state outputs and connecting them front-to-back. The result is two 8-bit bus connections, each connected to the D inputs of one register and the tri-state outputs of the other. The port has two register clocks and two output-enable controls. An example of such a chip is the 74LS652. The more popular 8-bit registered I/O port chips on the market are in the 0.3 inch 24-pin package. This interface technique can be used with some variation for any of the three basic types of system interface, i.e. 1. with FIFO frame buffers, 2. with DMA to off-line frame buffers or 3. with DMA to system memory. A state machine is used to sequence the assembly and disassembly processes. Programmable single-chip state machines and logic blocks, available from multiple sources, are excellent for this type of design. Most are field-programmable one time by burning fuseable links. Normally, the state machine portion of the design can be done in one or two chips. A circuit example with the 8237/9517 DMA Controller appears in Figure 5. A single-chip state machine, such as the Signetics 82S159 or 82S105A, coordinates the timing for all other components. Two 74LS652s are the two registered I/O ports. The bus lines on the right side of the ports are commoned to make an 8-bit connection to the RxTxD0-7 pins of the 8003. On the left, the 16 port lines connect to the data bus. Most of the command signals associated with data transfer are sequenced by the state machine. DMA requests (REQ0 and REQ1), port output-enable line OEB, register clock CKB, Transmit FIFO write (TxWR) and Receive FIFO read (RxRD) are all under state machine control. Output-enable OEA and register clock CKA are controlled by the DMA Acknowledge lines. All the status lines for data transfer connect to the state machine's inputs. Figures 6 and 7 summarize the state-machine state diagrams for the application in Figure 5. Refer to Figure 6 for the word disassembly diagram. The disassembly process starts with a DMA request issued to the DMA's transmit channel. If the channel is not enabled, no acknowledge will be given and the state machine will remain in the DMA Request State. If the channel is enabled, the DMA Controller will request and acquire the system bus, then issue the DMA Acknowledge. A 16-bit word of data is then read from system memory into the two ports. The next state is Idle 1. Here the state machine waits for a TxRDY ready signal from the 8003 if not already present. When TxRDY is high, the machine goes to the Read First Byte State. This state moves the upper data byte from the upper port into the Transmit FIFO of the 8003. Another idle state occurs where TxRDY is checked for Transmit FIFO readiness. When ready, the lower data byte from the lower port is moved to the Transmit FIFO, ending the cycle. Refer to Figure 7 for the word assembly state diagram. Word assembly starts in the Idle 1 State. Here, the state machine waits for a signal from the Receive FIFO (RxRDY pin) indicating data is present. When RxRDY is high, the machine advances to load the first byte of the word being assembled to the upper port. As the data is read out of the FIFO, the 8003's EOF line is tested to determine if it is the last byte of the frame. If it is, reading of the second byte is skipped. If not, the Idle 2 State is entered. When ready, the second byte will be loaded into the lower port. Then a DMA Request is given. The DMA Controller will then request the bus, acquire it and give the DMA Acknowledge. Then the state machine passes through the Transfer State, writing the 16-bit word to system memory. That ends the word assembly cycle. #### Further References Available from SEEQ 8023A MCC Data Sheet 8003 EDLC Data Sheet Application Note 3: Manchester Encoding and Decoding for Local Area Networks Application Brief 6: DMA Interconnection to the 8003 EDLC™ Figure 6. State Diagram for 16-Bit Word Disassembly Figure 7. State Diagram for 16-Bit Word Assembly # APP. NOTES # Communications Products Application Brief # DMA INTERCONNECTION TO THE 8003 EDLC® March 1985 # DMA Interconnection to the 8003 EDLC #### Introduction SEEQ's 8003 Ethernet-compatible data link controller provides an economical communication interface for terminals, personal computers, workstations, printers, disk drives and host computers. The 8003 is a 40-pin VLSI device which can replace approximately 60 MSI and SSI components in a typical Ethernet node configuration. This application brief is about design techniques for an Ethernet node when direct-memory access (DMA) is chosen as the means of transferring data between the system bus and the channel. The methods described herein can be applied to virtually any computer or system bus architecture. Ethernet local area networks use the **broadcast** network topology. That is to say, a signal transmitted by any station reaches all other nodes on the network. This is in contrast to other types of networks, such as the "star" and the "ring", which use point-to-point interconnections. Transmitted messages in Ethernet are "broadcast" on a segment of $50\Omega$ coaxial cable. Communication nodes are attached to this cable via passive taps, so that new nodes can be added at any time without interrupting the network service. Nodes on the network can be addressed individually, in "multicast" groups, or by the "broadcast mode" to all nodes simultaneously. The broadcast topology is a very efficient mode of communication, yet it is simple and inexpensive to implement. #### Ethernet alias IEEE 802.3 CSMA/CD The first Ethernet local area network was implemented in Palo Alto, California in 1975 as a joint effort of Stanford University and Xerox Corp. Since then, Ethernet has been expanding in use and accumulating history. Over the years, it has proven to be reliable and efficient in a wide variety of network applications. As a result, it has become the first industry-standard protocol for local area networks, supported internationally by computer manufacturers in the U.S. and Europe. In 1980 the Institute of Electrical and Electronics Engineers (IEEE) sponsored a committee to review, document and publish this protocol as an international industry-standard. After three years of review and refinement, this specification is about to be published by IEEE Press under the title IEEE 802.3 CSMA/CD Local Area Network Standard Protocol. ("CSMA/CD" describes the medium access method, Carrier Sense, Multiple Access with Collision Detection.) The IEEE 802.3 document supersedes all previously published Ethernet specifications. ## CSMA/CD — Carrier Sense, Multiple Access with Collision Detection CSMA/CD: This expression describes the medium access method used in Ethernet alias IEEE 802.3 CSMA/CD. Carrier Sense means all nodes on the network can detect all signals transmitted on the network from any source. Multiple Access means all nodes can have equal access to the network without need for centralized control. A node is permitted to transmit if the network is not already busy. If, however, two or more nodes start to transmit simultaneously, it is called a collision. Collision Detection means that all nodes can detect a collision by monitoring the medium. When a collision occurs, the transmitting nodes resolve which will retransmit first by differential backoff timing. Data is transmitted in "packets" or "frames" which begin with a preamble for synchronization and end with a CRC field for error detection. In between, the frame has source and destination addresses, a bytecount field and an information field. Total frame length is 72 to 1526 bytes. The physical signaling format used in Ethernet is baseband Manchester Code transmitted at a rate of 10 million bits per second. In Manchester Code, each bit is encoded by a transition. A "one" is encoded as a low-to-high transition and a "zero" as a high-to-low. In this way there is a continuous supply of bit-framing information for the receiver, since the transmitted signal is never stationary for more than one bit time. Figure 1. Ethernet Node Configuration Figure 1 shows a typical CSMA/CD node configuration. The System Interface connects the host system bus to the network. This interface varies depending on processor and system requirements. Data Link functions are performed by SEEQ's 8003 EDLC Ethernet Data Link Controller chip. This device performs medium access control, frame formatting and error detection. The Physical Laver functions, carrier sense, collision signal detection, data signal encoding and decoding are performed by SEEQ's 8023A MCC™ Manchester Code Converter chip. Manchester Code is the physical signaling format used on the network. Data is transmitted on the network at a rate of 10 million bits per second. The Data Terminal Equipment hardware, consisting of the System Interface, the 8003 EDLC chip and the 8023A MCC chip, is connected to the Transceiver by the Access Unit Interface (AUI) cable. This cable consists 78 $\Omega$ balanced, shielded twisted-pair connections. DC biased at the Data Terminal end and transformer-coupled at the Transceiver end. Besides the passive tap to the Trunk Coax, the Transceiver provides signal amplification, preconditioning on the receive path, impedance matching, DC isolation, collision detection and collision signaling generation. DC power for the Transceiver circuits is provided through the cable. MCC is a trademark of SEEQ Technology, Inc. Figure 2. SEEQ's Ethernet Chip Family: 8003 EDLC Ethernet Data Link Controller, 8023A MCC Manchester Code Converter #### **Direct Memory Access System Interface** There are two basic methods for interfacing the CSMA/CD channel to the system bus using DMA, illustrated in Figure 2. The first method uses DMA to transfer data directly between the Ethernet Data Link Controller and the system memory. In the second method, a temporary buffer memory intervenes between the system memory and the EDLC chip. The intervening buffer relieves the system bus of some of the traffic and timing requirements associated with the channel. These two methods will be the subject of the following sections. #### **DMA Design Considerations for Ethernet** In designing an Ethernet node, some trade-offs have to be made between processing speed and communication speed, cost and performance, flexibility and simplicity, etc. The right balance can be different for each piece of equipment designed, depending on its purpose and system requirements. In order to help you evaluate the trade-offs for your design, this section discusses some of the key parameters for you to consider at the outset. #### Time is Data Since the data transmission rate for Ethernet is 10 million bits per second, data transfers during active Figure 3. DMA System Interface Techniques periods will have to keep up. That means data has to be moved at 1.25 million bytes per second to/from the communication channel. The DMA Controller must meet this speed requirement or frames will be lost. If the system is to support loopback diagnostics, both transmit and receive DMA channels will have to operate simultaneously, together transferring 2.5 million bytes per second. Not just any DMA Controller will do. #### **Bus Bandwidth** This is only a consideration for systems with heavy communications traffic and/or critical response timing. The transfer of data on the system bus can sometimes use up a considerable percentage of the bus time, at least for short bursts. If this is a problem, the method with dedication buffer memory can be used to offload the system bus (see Figure 2 bottom). #### With or Without Dedicated Buffer Memory If the system architecture does not support 1.25M Bytes/s DMA, the dedicated buffer approach can solve the timing problem. If the system architecture does support high-speed DMA, then bus bandwidth is the key factor which influences this decision. In this case it is clearly a cost-performance issue. The dedicated buffer can relieve system bus traffic, but it takes more hardware to implement. #### Cycle-steal or Burst Mode DMA Refer to Figures 3 and 4. In the Cycle-steal DMA Mode, the DMA Controller "steals" a bus cycle to transfer one and only one byte or word of data. In the Burst DMA Mode, each time the DMA Controller acquires the bus, it can transfer several bytes or all the data to fill or empty a buffer. Either of these two modes can work for Ethernet in principle if the transfer speed is adequate. The Burst Mode is usually preferred by reason of timing efficiency. In Burst Mode, bus arbitration and change-over delays are kept to a minimum. Also, Burst Mode allows the DMA Controller to fill or empty a buffer in one DMA cycle. #### On Demand Transfers between memory and the communication circuitry must be done on demand. Some DMA Controller chips will only transfer blocks of data in predetermined lengths. This will not work since the processor and DMA Controller cannot know in advance how many bytes of data can be transferred at a given time. #### **Maximum Bus Grant Latency** The time it takes to get the bus after a request is made is called bus grant latency. If the DMA method without buffer memory is used, each time a DMA transfer to/from the 8003 EDLC chip begins, the DMA Controller must arbitrate for and acquire the system bus. If the latency is too long, the transmitter may underflow or the receiver overflow. The 8003 has transmit and receive FIFOs which are 16 bytes deep, so it must transfer data at least once every 12.8 microseconds when active (16 x 800 nanoseconds). Maximum bus grant latency should be deterministic and always less than that required to prevent underflow and overflow. #### 8003/DMA Node Hardware The 8003 has an 8-bit bi-directional data bus (RxTxD<sub>0-7</sub>) for data transfers to and from its internal FIFOs. In Figure 6, the node hardware is configured to transfer data directly to/from system memory over this bus. (This is the technique referred to previously in Figure 3 at the top.) A two-channel DMA Controller is used, providing one channel for transmit data and one for receive data. A transfer to the transmitter of the 8003 begins with a DMA Request given by the 8003 (its TxRDY pin goes high). The DMA Controller then issues a Bus Request to the processor. After completing the current cycle, the processor halts and gives a bus grant to the DMA Controller, which then transfers the data by issuing a DMA Acknowledge and all necessary address and control signals. Additional transfers would take place if Burst Mode is used until the Transmit FIFO is full, indicated by the TxRDY pin going low. Then the bus is released to the processor and the DMA cycle is over. Data transfer from the Receive FIFO happens in the same way but with data flowing in the opposite direction. It starts with a DMA Request from the 8003 (its RxRDY pin goes high). If Burst Mode is used, the DMA will continue to transfer until the Receive FIFO is empty, indicated by a low on the RxRDY pin. The Data Interface for a DMA node with buffer memory appears in Figure 6. In this case, a 4-channel DMA Controller is used. Two channels are needed as before to transfer data between the 8003 and memory. These two channels operate "off-line" and do not require bus arbitration. The other two transfer data between the buffer memory and the system bus. They do require the usual bus arbitration. Figure 4. DMA Cycle-steal Mode State Diagram Figure 5. DMA Burst Mode State Diagram For this design, the RxTxD<sub>0-7</sub> Receive/Transmit Data Bus of the 8003 connects to a separate bus which is isolated from the system bus by a transceiver. This bus gives the 8003 immediate access to the buffer memory without the need for arbitration. The two channels for memory-to-memory transfer use the usual bus arbitration method to access the system bus. For these two channels, data being transferred passes through the transceiver shown in the top center of the figure. The tri-state buffer appearing at the bottom center passes the address from the DMA Controller to the System Memory during the transfer. The tri-state buffer and transceiver are enabled by the DMA Controller at the appropriate time in its cycle. Figure 6. Data Interface for DMA Directly to/from System Memory Figure 7. Data Interface for DMA with Buffer Memory #### **Command Status Interface** The Command/Status Interface for the 8003 is shown in Figure 8. The 8003 has a separate bidirectional 8-bit bus for accessing its internal command and status registers. This bus is labeled "CdSt0-7" in the figure. Three address lines, $A_0$ , $A_1$ and $A_2$ select the register to be accessed. Refer to the 8003 data sheet for a full description of these registers and their addresses. To write to a command register, the system bus decoder must provide a low level to both Chip Select ( $\overline{CS}$ ) and Write ( $\overline{WR}$ ) while data and the three address bits are valid. To read a status register, a low is applied to both Chip Select and Read ( $\overline{RD}$ ) while the address is valid. The Interrupt Request line (INT) goes high to request an interrupt when specific conditions occur. This line drives the interrupt input of the processor, either directly or through an interrupt-priority logic block. Conditions for generating an interrupt are selected by setting bits in the command registers. For details, see the data sheet. The Interrupt Request line is cleared automatically when the processor reads the status registers. #### 8237/9517 DMA Controller Interface The interconnection of popular the 8237/9517 DMA Controller to the 8003 is illustrated in Figure 8. The TxRDY control line from the 8003, which indicates that the Transmit FIFO is not full, is used to generate the DMA request for Channel 1, the transmit channel. Similarly, RxRDY which indicates that the Receive FIFO is not empty generates a request for Channel 0, the receive channel. After a request for Channel 1, the DMA Controller will issue simultaneously a DMA acknowledge (on DACK1) and an input/output write (IOW), which are used to assert the TxWR write line on the 8003. After a request for Channel 0, the DMA Controller will issue simultaneously a DMA acknowledge on DACK0 and an input/output read (IOR). These are used to assert the RxRD read line on the 8003. The EOP control line on the 8237/9517 indicates the "end of process" which has the same meaning as the 8003's "end of frame" line (EOF). These lines are used to terminate the transfer process after the last byte of a frame has been transferred. Both the EOP and EOF lines are bi-directional, the direction depending on the direction of data transfer. They are interfaced together by an inverting transceiver, whose direction of operation is controlled by the DACK0 and DACK1 acknowledge lines. The active polarities of the DREQ and DACK lines on the 8237/9517 are programmable by setting internal control bits. For the interface shown, they should be programmed active high. #### 68440/68450 DMA Controller Interface The 8003 interface to the 68440/68450 DMA Controllers from the popular 68000 microcomputer family is shown in Figure 9. The request lines on the 68440/68450 can be programmed to be level or edge sensitive. In this example, level sensitivity is selected by setting internal control bits. As in the previous example of Figure 9, the TxRDY output of the 8003 drives the request line for Channel 1 and the RxRDY requests Channel 0. Figure 8. Control/Status Interface Figure 9. 8003 Interface to 8237/9517 DMA Controller Figure 10. 8003 Interface to 68440/68450 DMA Controller The acknowledge lines on the 68440/68450 can be connected directly to the TxWR and RxRD inputs of the 8003 as shown in Figure 9. On the 68440/68450, the EOF function pin is called "done". The DONE pin interfaces to the 8003's EOF pin through an inverting bi-directional transceiver shown at bottom center of the drawing. As in the previous example, this signal terminates the channel activity at the end of the frame. The PCL0 and PCL1 lines on the DMA Controller are put to good use in this application. They are programmable inputs associated with Channel 0 and Channel 1 respectively. By setting internal control bits, the PCL1 line can be programmed to activate the on-chip interrupt request logic. The interrupt request output of the 8003 (INT) is used to drive it. A low on PCL1 will interrupt the processor to read the status registers of the 8003. This is used for a variety of conditions which can occur on the network. For example, if 16 consecutive collisions occur, network diagnostics and/or an alarm are ordered by interrupting the processor. The status code which has generated the interrupt is read by the processor from the 8003's internal status registers. The PCLO input can be programmed to be an input for restarting Channel 0, the receive channel. In this mode, a low on PCLO will re-initialize the channel automatically. It is driven by the 8003's RxDC receive discard line. RxDC goes high following reception of a bad frame or frame fragment. This will in effect discard the bad data and restart the receive channel, without the need for processor intervention in setting up the channel. # Communication Products Application Note ## 8005 ADVANCED EDLC<sup>®</sup> USER'S GUIDE September 1987 ## 8005 **Advanced EDLC User's Guide** #### Introduction Ethernet was developed by the Palo Alto Research Center (PARC) of the Xerox Corporation. The first network was implemented in 1975, as a result of a joint effort by Stanford University and PARC. Over the years, it was proven to be reliable and efficient in a wide variety of network applications. As a result of that success, it became the first industry standard protocol for LANs, supported internationally by computer manufacturers in the United States and Europe. The network allows equal access by all nodes, can support upwards of 1000 nodes, and can operate with a coaxial cable length in excess of 500 meters. Ethernet is easy to realize, due in large part to currently available LSI chips which implement it. In 1980 the Institute of Electrical and Electronics Engineers (IEEE) sponsored a committee to review, document, and publish this protocol as an international industry standard. After three years of review and refinement, this specification has been published by the IEEE press under the title, "ANSI/IEEE 802, 3-1985 CSMA/CD Local Area Network Standard Protocol". The medium access method is described by the abbreviation CSMA/ CD, or Carrier Sense, Multiple Access with Collision Detection. #### CSMA/CD: Carrier Sense, Multiple Access with **Collision Detection** #### **Carrier Sense** All nodes on the network can detect all signals transmitted from any source. A node is any connection to the coaxial cable via transceiver, shown in Figure 1. The transceiver makes a connection to the cable via connectors or has barbs to pierce the cable and establish an electrical connection when a screw or bolt is tightened. The transceiver provides collision detection, electrical isolation and voltage level translation between the system at the node and the cable carrying data. #### **Multiple Access** All nodes have equal access to the network. There is no priority assigned to any node. Also, there is no central control, nor is there any token passing. Any given node may transmit if the network is not already busy. If two or more nodes transmit at the same time, a collision occurs. Figure 1. #### **Collision Detection** All nodes can detect a collision by monitoring the medium. When a collision occurs, the transmitting nodes jointly decide which node will retransmit first by a technique known as truncated binary exponential backoff, which provides for a random timeout at each node before each retransmit attempt. #### **Ethernet Data Format** Data is formatted and transmitted in "packets" or "frames", as shown in Figure 2. These frames begin with a preamble for synchronization, and end with a CRC field for error detection. In between, the frame has destination and source addresses, a byte count field, and a data field. This data field contains from 46 to 1500 bytes of information which is passed to a higher layer of software for processing. It is transparent to the media access layer of Ethernet, and may contain any arbitrary sequence of bytes. Total frame length is 72 to 1526 bytes, including preamble (8 bytes), and frame check sequence (4 bytes). The signaling method used in Ethernet is baseband Manchester code, transmitted at 10 Megabits per second. Manchester code is such that each bit is defined by a transition at its mid-bit point: a ONE is encoded as a high going signal and a ZERO is a low going signal. Thus, the data is said to be self clocked. This technique provides a continuous supply of bit framing information for the receiver, since the transmitted signal is never static for more than one bit time. #### **Addressing Scheme** An Ethernet address contains six bytes to define a station address. This allows for over 140 trillion unique addresses. The 48th bit in the address is reserved to indicate a broadcast or multicast address. Xerox Corporation controls issuing addresses for Ethernet. As a system manufacturer, you receive your block of addresses when you receive a license. It is necessary to assign a unique address for each product that communicates on Ethernet. Figure 2. Ethernet frame format. Numbers in parentheses indicate the length of each field. Bits within a byte are transmitted and received LSB first and MSB last. #### **Direct Memory Access System Interface** There are two basic DMA techniques for interfacing the network to the system bus. The first, in Figure 3a, uses DMA to transfer data directly between the Ethernet controller and the system memory. In Figure 3b, a temporary buffer memory intervenes between the system memory and the controller chip. This buffer eliminates the need to service LAN traffic in real-time. #### Why a Local Buffer? Consider the first approach, where no local buffer is used at the node. Since the LAN data rate is 10 Megabits per second, the DMA controller must be capable of handling system data at a minimum of 1.25 Megabytes per second. If the controller cannot operate at this rate continuously, LAN data will be lost. Additionally, if the system is to support loopback diagnostics, both transmit and receive must operate simultaneously, together transferring 2.5 Megabytes per second. Clearly, a garden variety DMA controller will not get the job done. Particular attention must be paid to how long it takes the controller to acquire the system bus. If too long, Ethernet data will be lost. #### **Collision Effects** Collisions normally occur during transmission of the first 64 bytes of data. If packets are retrieved via DMA from system memory, when a collision occurs these 64 bytes must be retransmitted. This is an inefficient use of bus bandwidth. #### An Ethernet Controller is a True Asynchronous **Peripheral** Prudent system design calls for buffering any peripherals which are asynchronous in nature. Buffering makes the resource much more manageable at the system level. #### Implementing a Local Buffer Most currently available Ethernet controllers have a modest buffer built in, usually on the order of 16 bytes. This is sometimes adequate to handle system bus acquisition delay, but it does not make efficient use of bus bandwidth in three important areas: - 1. Collisions during transmit. As network traffic increases, the probability of a collision increases. Each time a collision occurs the Ethernet controller must retransmit from the beginning of the packet. The time spent retransmitting due to collision uses bus bandwidth unnecessarily. - 2. Frame check sequence (CRC) errors after receive. Since errors are not detected until after a packet has been received, bus bandwidth will be wasted when receiving packets with errors. SYSTEM MEMORY FTHERNET CONTROLLER DUAL-PORT PROCESSOR MEMORY SYSTEM Figure 3a. Figure 3b. SEEQ Technology, Incorporated 3. A significant number of receive packets are minimum size (64 bytes) yet contain much less than 64 bytes of information. For example, packet acknowledgments contain less than 20 bytes of information and are padded to the 64 byte minimum required. Transfer of these pad bytes over the system bus cannot be avoided without some large local buffer. #### Supplementing the Controller Buffer RAM can be added to the Ethernet board to add to the modest buffer already on the controller chip. Figures 4a and 4b show two possible ways. The buffer should be at least 1514 bytes long. Static RAMs were chosen in Figure 4a to avoid having to include refresh control circuits in the dual port memory control logic. The memory control must regulate access to the buffer by two buses: the system bus, and the data bus from the controller. The SRAMs are costly. If DRAMs are used as in Figure 4b the cost is lower but they do require refresh circuitry in the memory controller. #### Local Buffering with the 8005 The 8005 Advanced Ethernet Data Link Controller combines several unique approaches to the problem of implementing an Ethernet connection. Look at the design in Figure 5. First consider the local buffer, the 8005 is designed to work with 64K x 4 DRAMs which are readily available, and inexpensive. It has on board refresh circuitry, and just two DRAM chips provide 64 Kbytes of local buffer storage. The 8005 treats the DRAM in a unique fashion: it multiplexes both address and data over eight lines. This saves on circuit board traces: only 12 lines are required to interface with the DRAMs, compared with 26 lines if static RAMs are used. The 8005 also directly supports an address (EE) PROM, which allows for storage of the 8005's Ethernet address and configuration data. The 8005 supports six unique station addresses. Thus, one physical connection on the Ethernet suffices for six logical connections. You could make effective use of this feature by, for example, connecting six devices to one Ethernet node, and controlling access to each device. Figure 6 illustrates a cluster controller which services three printers and three PCs or terminals, and provides access to the Ethernet for the devices. The printer controller services the cluster of three printers, and a low cost, low speed LAN provides coverage for the PCs. This LAN coverage may represent a relatively small geographic area, like a single corporate department. Note, however, that each device has access to the Ethernet, and each has a specific Ethernet address. #### **Design Examples** In this section, we'll briefly examine the way in which the 8005 can put two popular microprocessor bus formats on Ethernet, by way of using the Intel and the Motorola bus modes built into the 8005. Then we'll look in detail at a intelligent Ethernet controller which could realistically reside on a PC board, and usurp a minimal amount of resources from the system in which it is installed #### The Intel Mode Figure 7 shows an implementation of the 8005 in an environment using an Intel processor. Note that BUSMODE is pulled up, indicating that the 8005 will produce Intel-compatible output signals, and accept inputs from an Intel bus. Also, in this example, we have selected a 16 bit bus, since BUSSIZE is high. #### The Motorola Mode In Figure 8, the 8005 is configured for use with Motorola processors, and the interface fits that processor family. BUSMODE is a ZERO, and we have specified a 16 bit bus, as before with the Intel mode. #### A Board Level Ethernet Controller Figure 9 illustrates a design using the Intel 80186 as a co-processor with the 8005, on the same PC board, to implement Ethernet. The 80186 is a particularly good choice for this application, because it has an on-chip DMA controller. The 80186 has multiplexed address and data lines, here shown being demultiplexed by the latch. The data bus is buffered by the 74LS245s, but these may not be required, depending on the fanout required by the specific application. The important signals between the two chips are the following; refer also to Intel 80186 and SEEQ 8005 data sheets. Figure 4. Implementing a local buffer for Ethernet traffic, using static RAM (a), and dynamic RAM (b). DRAMs are lower in cost, but require refresh circuitry. SEEQ Technology, Incorporated Figure 5. The 8005 Advanced Ethernet Datalink Controller: it supports a local buffer via DRAM, keeps its Ethernet address and configuration data in its own on-board PROM, and provides a very flexible and sophisticated link between your system and Ethernet. Figure 6. You can connect up to six devices to one Ethernet node using the capability of the 8005 to decode up to six station addresses. In this example, three printers and three PCs or terminals are connected to one Ethernet node. The 8005 and its system CPU controls Ethernet access to and from the devices. Use DREQ from the 8005 into DRQ0 of the 80186. This is the highest priority DMA request on the 80186. Since the 80186 has no explicit DMA acknowledgment signal, you need to use the peripheral chip select signal: PCS1 is used as the DMA acknowledge, and PCS0 is the 8005 CS (chip select). The 8005 INTerrupt is connected to the 80186 INTO, and IACK of the 8005 is pulled up, since the 80186 does not provide for its use. The RDY line of the 8005 is connected to the ARDY (asynchronous ready), since the two chips are each running off their own clocks. At the 80186, pull up SRDY (synchronous ready). The 80186 does not provide a terminal count output, as do many other DMA controllers, to indicate to the 8005 to drop its DMA request. Therefore, when the 80186 Terminal Count Interrupt occurs, software must disable the DMA request in the 8005 by setting bit 11 in the command register. #### Other Support Circuits The 8005 supports a PROM, shown here as a 2804A E<sup>2</sup>PROM. The PROM is used primarily to store its Ethernet address and configuration data, but other convenient data may be stored there too. The 8005 supports the TI TMS 4464 DRAMs (or equivalent) with a minimum of PC board circuit traces by multiplexing both address and data lines to the DRAMs. Two DRAM chips provide an ample 64 Kbytes of Packet Buffer storage. The 8005 allows you to partition this buffer into receive and transmit areas of your own choice. Finally, the diode RC network provides a power on reset pulse (minimum 10 microseconds wide) for both the 8005 and 80186. Figure 7. The 8005 interfaced with an Intel processor. This example illustrates the use of a 16 bit bus, since BUSSIZE is a ONE. Figure 8. The 8005 in a Motorola environment, and with a 16 bit bus size. Figure 9. The use of the 8005 and the Intel 80186 to implement a board level intelligent Ethernet data link. The 80186 is a good companion for the 8005, since it has an on-chip DMA controller. The 8005 supports an address PROM, and 64 Kbytes of DRAM to serve as a local Packet Buffer. #### The 8005 in Non Ethernet Applications The Ethernet, because of its simplicity and high speed, is often used in smaller physical configurations than those for which it was originally intended. Applications include communications between processors in a large parallel processing engine. The 8005, because of its configurability, can be "trimmed down" for use in networks which need not strictly follow the Ethernet format. The Ethernet address is six bytes long. The 8005 may be configured to accept just a 2 byte address, saving four bytes per address in a packet. Since there are two address fields per packet (destination and source), eight bytes are saved. Ethernet specifies a minimum "slot time" of 51.2 microseconds. This represents the time required for one round trip of a packet on a maximum rength cable, and is required for reliable collision detection. The 8005 may be configured for a slot time of 12 microseconds, which shortens waiting time after a collision. Additionally, when you select the shorter slot time, the 8005 automatically reduces the Collision Jam Pattern from 8 to two bytes, and reduces the interframe spacing from 9.6 to 2.4 microseconds. Refer to the 8005 data sheet for more detail on selecting these optional parameters. #### Configuring the 8005 This step is required following hardware reset or software reset. Note that a hardware reset must be provided following power on. Following reset. allow 10 microseconds after the reset before attempting access to the part. Configuring includes loading the Ethernet station address(es), selecting transmit and receive packet buffer size and defining interrupt conditions and an optional interrupt vector. All this information may be stored in a PROM on the same PC board as the 8005. This allows the assigned Ethernet station address(es) to travel with the board. #### **Register Architecture** The general approach to initializing the 8005 consists of reading information from the PROM into system RAM and writing it back into several registers inside the chip. See Figure 10, which depicts the Register Model of the 8005. There are nine 16-bit registers which are directly accessable by using the signals Chip Select, I/O read, I/O write and A1 through A3. There are also four registers which are selected by the buffer window code bits and accessed indirectly through the buffer window register. In the discussion below, note that the 8005 has been configured for a 16 bit bus. Input A<sub>0</sub> (pin 54) is ignored when in 16 bit mode, and is shown as a "Don't Care" (X). In 8 bit mode, A<sub>0</sub> selects the low order byte when a ZERO, and the high order byte when a ONE. #### Reading the Address (EE) PROM After reset, if you are using a local Address PROM, write that location to the DMA Address Register which points to the first configuration byte in the PROM. Select access to the Address PROM by writing 0006 to the Buffer Code Bits in Configuration Register #1. The 8005 will then drive the chip enable line of the PROM via APEN (pin 10) for each Read or Write to the Buffer Window Register. When all configuration and station address bytes have been moved into system RAM, the next step is to write them into the 8005. #### Loading Indirect Registers Indirect registers are selected by the buffer code in Configuration Register #1 and accessed through the buffer window register. All indirect registers are 8 bits wide and therefore only use data bits D<sub>0</sub>-D<sub>7</sub>. #### **Station Address Registers** To load the station address registers, select the desired station address register set by writing a value from 0000 to 0005 to Configuration Register #1. Then write the appropriate 6 byte address to the buffer window register, one byte at a time, with the most significant byte first, and the least significant byte last. Each write automatically increments an internal pointer register to the next byte of the station address. Repeat this process until you have loaded all desired station address registers. #### Specify Transmit Buffer Size Write a 0007 to Configuration Register #1 to select the Transmit End Area register. Write an 8 bit value to the Buffer Window register which specifies the most significant byte of the last address in the Transmit Buffer space. For example, to define space for four packets, each 1514 bytes long: 1514 X 4 = 6056 bytes for data 4 X 4 = 16 bytes for header 6072 bytes required; 6072/256 =23+, or hex 0017 Thus, we would write hex 0017 to the transmit end area register. This also sets the receive buffer area, by default, to start at hex 1800, which leaves 58 Kbytes (hex FFFF minus hex 1800) for receive packets. If interrupts will be enabled and an interrupt vector is required, write a 9 into Configuration Register #1 to select the Interrupt Vector Register, and then write the 8 bit interrupt vector into the Buffer Window Register. #### **Specify Receive Buffer Size** Write an 8 bit value into the least significant byte of the Receive End Area Register to specify the most significant byte of the last buffer address for receive packets. This would normally be hex FF if the rest of the local buffer is to be used for received frames. #### **Loading Direct Access Registers Initialize Transmit Pointer Register** Write 0000 to this register. #### Configuration Register #1 Loading this register defines receiver match modes, enables station address register sets and sets up DMA burst interval and size. Access this register by setting A<sub>3</sub>-A<sub>0</sub> to 001 X. Figure 10. Register Model, which illustrates the register architecture inside the 8005. Using both directly and indirectly accessable registers lowers pin count. All access to indirect registers and the Packet Buffer is through the Buffer Window Register. #### Configuration Register #2 Following reset, this register is configured for IEEE 802.3 compatible network interface. It contains bits to select non-IEEE 802.3 network operation, diagnostic modes (CRC enable/ disable for both receive and transmit), enable receiving packets with errors (short frames, dribble errors, CRC errors, overflow errors), select byte order for 16 bit bus and enable automatic receive end area update. #### **Initialize Receive Pointer Register** Load this register with the same value as the Receive Start Area (16 bit Transmit End Area address plus hex 0100). Save this value, since it points to the first byte of the next packet header, and you will need it to find the next received packet. In the example above, the Transmit End Area address was hex 17FF. Therefore, the Receive Pointer Register should be loaded with hex 1800. #### Initialize DMA Address Register If no packets are to be loaded into the transmit area, load this register with the contents of the Receive Pointer Register. #### Command/Status Register Set R<sub>X</sub>O<sub>N</sub> (bit 9), and, if desired, R<sub>X</sub> I<sub>NT</sub> Enabl (bit 1) to ONEs. If you are not using interrupts, you may poll $R_X$ $I_{NT}$ (bit 5) to see if a frame has been received. #### Transmitting a Frame This discussion assumes that the system is connected to an IEEE 802.3 compatible network. The contents of a Transmit frame have no meaning to the Packet Buffer Controller and the Ethernet Data Link Controller circuitry, and can be arbitrary in length and content. As discussed above, transmission of the Preamble and CRC (frame check sequence) can be suppressed under software control for specialized network requirements or diagnostic tests. After you have gone through the configuring as outlined above, the 8005 is ready to receive or transmit frames. Refer to Figure 2 and recall that a frame consists of from 64 to 1514 bytes, which includes a 6 byte destination address, a 6 byte source address, and an area for data all of which is supplied by your system software. The entire frame has a prefix containing a 62 bit preamble Figure 11. Transmit Packet Chain, residing in the Packet Buffer, and ready to be transmitted. Two packets are in this chain. Note that the Packet Buffer is nondestructively read, and the packets are still in the buffer after they have been transmitted. After transmission, the 8005 updates the Header Status Byte (byte 4). The first two bytes of the Packet Header point to the address of the first byte of the second Packet Header. (which synchronizes the phase-locked-loop in the Manchester Code Converter with respect to the received packet), and a 2 bit start frame delimiter. Following the data field there is a 4 byte frame check sequence. All of the components of the prefix and the CRC are supplied by the 8005. A packet is prepared for transmission by writing into the Transmit Buffer Area a 4 byte header, followed by the destination address, the source address, and finally the data field. Refer to Figure 11. You may choose to do this via programmed I/O, or via an external DMA controller. Frames may be chained together up to the capacity of the available Transmit Buffer Area by using the Next Packet Pointer (first two bytes) and the Chain Continue bit (bit 6) in the Transmit Header Command byte. Refer to Figure 12. Read the Status Register to see if the DMA FIFO direction is set to write to the Packet Buffer (bit 15 cleared). If it is and the DMA register is not going to be loaded with a new value then data can be written immediately. If the DMA register is to be changed, then check to ensure that the FIFO is empty (Status Register bit 4 set). If the FIFO is not empty, continue testing bit 14 until the FIFO is empty. If you change the FIFO direction or write to the DMA Register, FIFO contents will be cleared. If necessary, load the DMA Register with the address for the first byte of the Packet Header. and write Packet Header and data into the FIFO. The first Packet Header address is normally 0000. Figure 12. Loading Transmit Packets into the local Buffer, under Programmed I/O conditions. Note that, if you change the direction of the DMA FIFO, or load the DMA Pointer Register, you will lose any data stored in the FIFO. Figure 13. Loading Transmit Packets into the Local Buffer under DMA transfer, using Interrupt. Figure 13 depicts the same operation, only under DMA control, After you set up the system DMA controller, set DMA ON (Command Register, bit 8), and DMA Interrupt Enable (Command Register, bit 0), if desired. The former enables the DMA request logic, and the latter causes an interrupt to be generated at the completion of a DMA operation i.e., when terminal count has been input. After all of the packets in a given chain have been written into the Transmit Buffer Area, load the Transmit Pointer Register with the address of the first byte of the first transmit packet header, set $T_XO_N$ (bit 10) and, optionally, $T_XI_{NT}E$ nabl (bit 2) to ONEs in the Command/Status Register. The 8005 will then read the first header, which is pointed to by the Transmit Pointer Register, and process that packet, and all additional packets in the packet chain in turn. Any retransmission of a packet due to a collision will be automatically handled by the 8005, thus relieving your system from having to transfer that packet of data more than once. When a packet has been successfully transmitted (or 16 collisions occur), the Done bit (bit 7) in the transmit header status byte will be set to a ONE. The Transmit Buffer Area occupied by that packet is now available for another packet, and may be written to at the same time as subsequent packets are being transmitted. The 8005 will move to the next packet in the chain. When all packets in a chain have been completed (transmitted successfully or collided 16 times), the 8005 resets T<sub>x</sub>O<sub>N</sub> (bit 10) in the status register to indicate that it is ready to transmit another packet chain. If 16 collisions occur on a packet, the 8005 stops transmission attempts for that packet only and moves to the next packet in the chain, if one exists. In the example in Figure 11, bits 2 and 3 are ON in the transmit header command byte which will cause the 8005 to set the transmit interrupt bit in the status register and, if enabled, interrupt the processor when 16 collisions occur or the transmission is successful. The last packet in the chain is denoted by having the Chain Continue bit cleared to a ZERO. The Next Packet Pointer points to the address following the last byte of the last packet. You may treat the transmit packet buffer in one of two ways: 1. As a circular buffer with wraparound, where you remember the address to load new packet headers and packet data. The DMA register automatically wraps around to address 0 when the transmit end area has been reached. 2. As a linear buffer, where you reset the transmit pointer to 0000 after each packet chain transmission. #### **Receiving Frames** Once the 8005 has been configured and the receiver enabled, frames which meet the match mode and station address requirements specified in Configuration Register #1 and the enable bits 2 - 5 in Configuration Register #2 will be moved into the Receive Buffer Area beginning at the address contained in the Receive Pointer Register. When one or more packets are available in the receive area, the 8005 sets R<sub>X</sub> Interrupt (bit 5) in the Command/Status Register to a ONE. If receive interrupts are enabled. (Command Register bit 1 set), then the external interrupt (pin 11) is asserted. Frame header and data can now be read by loading the DMA Register with the starting address of the Packet Header and executing successive reads. If Auto Updat REA (bit 1 of Configuration Register #2) is set, the Receive End Area Register will be updated with the upper byte of the DMA register each time a DMA read occurs. This releases buffer space as its contents are read, and allows for the receipt of more data at the same time as data is being read out. The action taken on a receive packet depends on the status of the packet and its contents. If the packet status is bad, it may be skipped entirely without transferring any of its data to system memory by loading the Receive End Area Register with the most significant byte of the next packet pointer. This will release the buffer space of the previous packet for future packets. In like fashion, if the packet data shows it to be an "overhead" packet (such as a Packet Acknowledgement), this can be so noted in network software and the packet skipped. Thus, unnecessary transfer of the packet over the system bus can be avoided, and system bandwidth preserved. If the packet data must be processed, just the information portion of a packet (exclusive of any bytes used to pad the packet to a minimum size) can be read to system memory by programmed I/O or by an external DMA controller. #### **Receive Packet Chaining** The 8005 automatically chains together receive packets using a circular FIFO buffer structure. Each packet is prefaced by a 4 byte header whose first two bytes form a 16 bit address that points to the next header. A chain of packets always ends with a header-only packet whose 4 bytes equal 00. The address of this header-only packet should be saved, since it will contain the header of the next packet received. It is a simple matter to follow the packet chain from header to header until the chain Continue/End bit is read as a ZERO, calculate the length of the chain and set up the DMA Register and an external DMA controller to transfer the entire chain of packets to system memory if desired. This is advisable in applications where high average receive data rates are expected and data must be moved quickly from the local buffer to the system memory at the expense of bus bandwidth. To minimize system bus utilization, packets can be moved one at a time; this permits moving only the information content of a packet. #### **Calculating Packet Chain Length** In order to perform a DMA transfer, you need to give the DMA controller the "count"; i.e., how many bytes (or words, in a 16 bit system) will be transferred. To do that, you need to calculate how many bytes are available in the Packet Buffer as a result of receive activity. Refer to Figure 17. This flow chart illustrates the steps required to calculate the length of the packet chain. The first step requires that you know the Packet Buffer address of the last packet header read in the most previous receipt of Ethernet data. If the 8005 has just been initialized, the address is the beginning of the Receive Packet Buffer which was determined earlier in this note (hex 1800). If packets have been previously been read this address will be the location of the header last read that had the chain continue/end bit reset. The next step, referring to Figure 17, is to turn off the Auto Updat REA (Configuration Register #2, bit 1). This insures that the 8005 will not use the area occupied by this packet chain for new receive data. Read each Packet Pointer in turn, and then read the Header Status byte immediately after the Pointer, which is Byte #3. Bit 6 of Byte #3 is the Chain Continue bit. Continue reading this bit in each packet header until this bit goes to ZERO. This signals the end of the chain. Save the local buffer address of the first byte of this last header as this is the address of the header for the next packet received. Subtract the address of the first header in the chain from this address. If the result is a positive number, you have the chain length directly. If the result is negative it denotes that the Receive Pointer Register has wrapped around past the beginning address of the receive area. The chain length will be equal to the sum of the receive buffer size plus the value (including sign) of this result. You already know the buffer size, since you defined it during configuration of the 8005: hex FFFF minus the receive start address (defined during configuration) plus 1. For the previous example, the buffer length is hex E800 (FFFF - 1800 + 1). Load the chain length into the DMA controller, and set Auto Updat REA. You are now ready to read data out of the receive buffer and into system memory. There are two ways to read Packets out of the Local Buffer: - 1. Via programmed I/O. - 2. Via DMA transfer. The front end portion of each procedure is the same: first, check to see if the FIFO is empty; then set it to Read. If the FIFO is not empty, check to see if it is in the Write direction. If not, load the DMA Register with the address of the next Packet Header. If this is the first Packet to be read, this address will be that which was derived when you defined the Transmit Buffer size during configuration of the 8005. #### Reading Packets Using Programmed I/O The data path between the local buffer and the host bus is buffered by a 16 byte FIFO called the DMA FIFO. It serves as a rate buffer between the host and the local buffer, especially for 16-bit data transfers. Because the local buffer is a shared resource (there are 4 ports including the DRAM refresh port), the initial read from the buffer window which follows loading the DMA register may take eight microseconds worst case. The 8005 signals this delay by deasserting Ready (if Busmode=1) or delaying D<sub>TACK</sub> (if Busmode=0). If this initial read wait state is unacceptable, then the buffer window interrupt feature can be used. The buffer window interrupt is asserted for programmed I/O reads (not DMA reads) when the DMA FIFO has data available. Under Programmed I/O control (see Figure 14), after you load the DMA Register, read Status Register bit 7, Buffer Window Interrupt or wait for a hardware Buffer Window Interrupt if it is enabled. When the interrupt is asserted, read Packet Header and data out of the receive FIFO. via the Buffer Window, until all bytes have been transferred. #### **Reading Packets Using DMA** The second approach is by DMA transfer. See Figure 15. After loading the DMA Register, load the system DMA controller with the destination address in system memory, and the previously calculated packet chain length. Then set DMA ON (bit 8 in the Command Register). This enables the DMA Request logic inside the 8005. Optionally, set DMA Interrupt Enable, which will cause an Interrupt to be generated when the DMA controller has asserted Terminal Count. The DMA Request output signal will be asserted when there are a sufficient number of bytes in the DMA FIFO to satisfy the DMA Burst Size (2, 4, 8, or 16 bytes) which you selected earlier when configuring the 8005. #### Interrupts There are several interrupt sources in the 8005. This section describes these interrupts and how to service them. For this discussion, refer to Figure 18. Figure 14. Reading Packets out of the FIFO using the Programmed I/O procedure. Figure 15. Reading the Local Buffer under DMA control. #### Transmit Interrupts There are four transmit interrupt sources in the 8005; Babble, Collision, 16 Collisions, and Transmit Success. Each of these can set the transmit interrupt bit in the status register if so programmed in the transmit header command byte. If Tx Interrupt Enable (Command Register bit 2) is set, the 8005 will also assert an interrupt on pin 11. The transmit interrupt is cleared by setting T<sub>X</sub>I<sub>NT</sub>A<sub>CK</sub> (bit 6) in the command register. #### **Babble Interrupt** The 8005 will transmit packets as large as will fit in the transmit buffer. The IEFE 802.3 standard specifies a maximum packet size of 1514 bytes. The babble interrupt indicates that a packet larger than 1514 bytes was transmitted. #### Collision Interrupt When a packet collision occurs, the 8005 packet buffer controller automatically restores its transmit pointer to the beginning of the packet and schedules retransmission following the backoff time. In some applications it may be desirable to record the number of collisions that occur. This bit enables setting the T<sub>X</sub>I<sub>NT</sub> bit in the status register for each collision. Figure 16. Reading a Packet from the local Packet Buffer using the Buffer Window Interrupt approach. Figure 17. The steps necessary to calculate the length of a Packet Chain. You need to save the address of the last header in the last packet read, in order to perform the calculation. Figure 17a. Example of two receive packets in a packet chain with wraparound. #### 16 Collisions Interrupt The 8005 counts the number of collisions that occur on each packet. If a packet has collided 16 times, the usual cause is a network fault such as an unterminated coaxial cable or an open in the cable. This interrupt notifies the host that a packet has collided 16 times, and the packet buffer controller will now abandon transmit attempts for that packet and move on to the next packet in the chain if one exists. #### **Transmit Successful Interrupt** This interrupt indicates that a packet was successfully transmitted with less than 16 collisions. #### **Receive Interrupts** The 8005 sets the receive interrupt bit (status register bit 5) whenever a packet that meets the criteria in bits 2 - 5 of Configuration Register #2 has been placed in the local buffer. It will remain set and, if the receive interrupt enable bit is also set, the external interrupt will remain asserted until the receive interrupt acknowledge bit is set. If a separate interrupt for each packet is desired, the receive interrupt should be acknowledged within 70 microseconds, which is the minimum time for receipt of a subsequent 64 byte packet. If more than 70 microseconds elapses before acknowledging a receive interrupt, it is possible for additional packets to be added to the packet chain. The 8005 protects the receive interrupt condition such that if a new interrupt is being generated while the host is setting the receive interrupt acknowledge, the receive interrupt will persist. If, however, a new frame is received after the interrupt acknowledge and before the calculation of the packet chain length, the packet chain which is read will include the new packet associated with the new interrupt. The new interrupt, when serviced, will now be associated with an empty packet since it was part of the previous chain. #### **DMA Interrupts** The DMA interrupt bit in the status register is set following receipt of terminal count from the external DMA controller. If the DMA interrupt enable bit (command register bit #0) is also set, an external interrupt will be asserted. The interrupt is cleared by writing a 1 to the DMA interrupt acknowledge bit. Figure 18. Functional diagram of interrupt logic. #### Self-Test and Network Diagnostics The 8005 contains a number of special features for self-test and network diagnostic support. #### Loopback Two forms of loopback are possible with the 8005. Local loopback is accomplished when the 8005 is connected to an 8020 Manchester Code Converter, When bit 11 of Configuration Register #2 is set, the loopback pin of the 8020 will be brought low. This causes transmitted data to be looped back to the receiver of the 8020. If the packet transmitted meets the match mode and is addressed to one of the 8005's enabled station addresses, it will be received and placed in the local buffer. Using diagnostic control bits 9 and 10 in Configuration Register #2, it is possible to transmit packets with CRC errors to check the receive CRC logic, and to include the CRC in a receive packet to check the transmit CRC logic. Loopback can also be accomplished by connecting the 8020 to an Ethernet transceiver. Because the network is half-duplex, any data transmitted will also be received. Thus the same loopback test as above can be performed while the network is active by simply sending a packet to oneself. #### Interrupts The 8005 has separate control bits for turning on an off the receive logic, transmit logic and DMA logic. The interrupts for these functions can be tested without actually performing the function by setting both the on and off control bits simultaneously. For example, if the receive interrupt logic is to be tested set both RxON and R<sub>X</sub>O<sub>FF</sub> bits in the command register. This will cause the receive interrupt bit in the status register to be set and, if the receive interrupt enable bit is also set, will cause an external interrupt. This mode has no effect on any logic other than the interrupt logic and associated status register bit, i.e., packets can be transmitted and received while this diagnostic mode is set. #### **Detecting Network Cable Faults** It is possible to make a gross determination of cable faults by taking advantage of the full-duplex nature of the 8005: although it will not transmit while receiving (that would violate the Ethernet specification), it does receive while transmitting, as long as the packet destination address fits the receiver match mode. #### Cable Opens/Missing Terminator An open coaxial cable or a missing cable terminator results in the transmission line being terminated in an infinite impedance. Thus, any data transmitted will be reflected back from the impedance mismatch some time delay after it is transmitted. This time delay depends on the physical distance to the impedance mismatch, so the length of the packet must be large enough to insure that data are still being transmitted after one round trip propagation delay to the mismatch. A 256 byte packet should be an adequate size. The reflected signal will partially cancel the transmitted signal and cause a collision to be detected by the transceiver. Thus an open is indicated by repeated collisions when transmitting a packet or, if the network is known to be quiet (no other nodes active), a single collision when transmitting. It is also possible to make a rough determination of where the fault is by enabling receipt of packets with errors (Configuration Register #2 bits 3 - 5) and then counting the number of bytes correctly received. Note that if the cable open is very close to the transmitting node, the collision may occur during the preamble and the 8005 would unconditionally reject the receive packet. #### Cable Shorts A shorted coaxial cable causes premature loss of carrier sense to the receiver of the 8005 while it is transmitting. It is therefore possible to send a packet of at least 256 bytes to oneself with the receiver enabled to accept frames with errors. A cable short results in a truncated receive packet: the size of the receive packet indicates the rough distance to the cable short. # Memory Products Application Note # **EEPROM INTERFACING** **April** 1987 ### **EEPROM Interfacing** #### Introduction The continuing rapid evolution in semiconductor E<sup>2</sup>ROM memory device technology offers the system designer an ever-increasing choice of function and capability. With these increasing choices for E<sup>2</sup>ROM devices, however, comes the problem of standardization (or lack thereof) concerning such specifications as endurance, timing characteristics, interface requirements, ad infinitum. Today, there are two popular types of commercially available E<sup>2</sup>ROM devices. Both of these types of devices have the JEDECapproved pinout shown in Figure 1, including the multi-functional pin 1, but differ in the timing of the control interface. The first E<sup>2</sup>ROM type, the latched type device, such as SEEQ's 52B33 latches the addresses, control, and data inputs on the falling edge of WRITE ENABLE (WE). For this type device, the WE input must remain active low for the duration of the write cycle. The second type of E2ROM, the timertype device, latches addresses, data, and control signals on the rising edge of WRITE ENABLE or the rising edge of CHIP ENABLE (CE). For the timer device, such as SEEQ's 2864 the WE input need not be held low for the entire write cycle. The primary difference between the latched and timer devices is the control timing required to interface to the microprocessor. Each of these types of devices has advantages depending on system performance and configuration requirements. Figure 1. JEDEC Pinout - 64K E2ROMs When the designer attempts to use the advantages of both in the same system, a problem is encountered. One of the most frustrating problems facing a system designer is the design of an E²ROM/microprocessor interface that will allow compatible operation of timer and latched type E²ROM devices in the microprocessor-based system. The purpose of this application note is to give examples of cost-effective designs of E²ROM/microprocessor interfaces, which allow the use of both timer and latched E²ROM devices in the system with no changes required to either the controlling software or the hardware. With the interfaces shown in this application note, it is possible to operate with BOTH latched and timer devices simultaneously in the system if the device access times are compatible. The microprocessor interfaces described in this application note are for the 8085, 8086, 8088, Z80,\* and 71840. Software examples are provided for the Z80 and 71840 processors. By extension, the Z80 code is easily transportable to 808X processors. In most cases, the hardware required for compatibility consists of only two additional standard (14-pin) TTL packages. It is hoped that these example interfaces will assist the system designer in implementing E<sup>2</sup>ROMs in his system. By no means are these special cases presented to limit the system designer, but to provide a starting point for his design. The interface circuits presented are for the family of E<sup>2</sup>ROM devices (16K, 32K, and 64K). Other extensions of the ideas presented may permit lower power, lower cost, or optimization of other parameters deemed more important. The body of this application note consists of two sections. First, the Basic Operation section gives the theory of operation of all of the interfaces and should be read to familiarize oneself with those factors common to all of the microprocessor interfaces. Second, the Microprocessor Interface section details the design of the TTL interface required for the given microprocessor. #### **Basic Operation** Each of the E<sup>2</sup>ROM microprocessor interfaces described in the next section integrates hardware and software to achieve compatibility between latched and timer E<sup>2</sup>ROM devices. Naturally, both hardware and software are processor-dependent. However, the write cycle used is basically the same for all the examples shown. For compatibility between the latched and timer E<sup>2</sup>ROM devices, the interface provides control waveforms that have timing compatible with both, since the major difference between latched and timer E<sup>2</sup>ROM devices is the timing of the write control interface to the microprocessor (see Introduction). The basic waveforms for latched and timer E<sup>2</sup>ROMs are shown in Figures 2a and 2b, respectively. The latched type E<sup>2</sup>ROM device acquires data on the leading edge of WRITE ENABLE Figure 2a. Latched E2ROM Write Cycle Figure 2b. Timer E2ROM Write Cycle (WE). The timer type device acquires data on either the trailing edge of WE or the trailing edge of CHIP ENABLE (CE). Interface compatibility is achieved between the latched and timer devices by strobing the data, control, and addresses on the leading edge of the Write Enable pulse for the latched device and then by strobing the data on the trailing edge of CHIP ENABLE for the timer device (see Figure 3). By using this technique, the hardware interface is greatly simplified. The software part of an E<sup>2</sup>ROM interface is very simple, but very important. A read operation for both latched and timer E<sup>2</sup>ROM devices is accomplished by a straightforward issuance of a microprocessor Read Figure 3. Latched/Timer Compatible E2ROM Write Cycle command at a particular address (see Figure 4). A write operation, however, involves a more complex process. The flow chart for writing to the E²ROM is the same for all microprocessors and is shown in Figure 5. After a Write command is issued, time is required to allow proper writing to the storage cell of the E²ROM device. A Read command is then issued to terminate the write operation. Note that this Read command is not to be used to actually read the E²ROM device, but is inserted to reset the logic circuits used to drive the WE input of the E²ROM device. Between initiation and termination of a write cycle, the interface uses some timing mechanism to assure proper write conditions to the E²ROM and to know when the E²ROM is available for another read/write cycle. The duration of the timeout (t<sub>WP</sub>) depends upon the type of E²ROM used. For all types, t<sub>WP</sub> should fall between the minimum and maximum specifications of all E²ROMs for which the application is designed. The latched type of device requires less write time than does the timer type device. The implementation of this timing can be accomplished in either hardware or software. In hardware timing, a timer can interrupt the processor at regular intervals, or at the end of the desired write time $(t_{\rm WP})$ . In software timing, the processor simply counts down, waiting for the desired $t_{\rm WP}$ . For ease of general implementation, the given examples utilize software timing (see Figure 5). The tradeoffs, however, between software and hardware timing comprise an involved topic. The system designer must make this decision, considering such factors as processor throughput, board space, and expense. Notes: 1. $\overline{\text{OE}}$ may be delayed up to tacc — toe after the falling edge of $\overline{\text{CE}}$ without impact on tacc. 2. toe is specified from $\overline{\text{OE}}$ or $\overline{\text{CE}}$ , whichever occurs first. 3. This parameter is periodically sampled. Figure 4. E<sup>2</sup>ROM Read Cycle SEEQ Technology, Incorporated Figure 5. Software Flowchart — E<sup>2</sup>ROM Write Cycle After the cycle described by Figure 5 is complete, the E<sup>2</sup>ROM device is available to be accessed for another Read or Write command. Often, another read will be performed in order to verify the written data. With the solution proposed, this subsequent read cycle will have normal timing, and all required write recovery parameters will be satisfied. The general description provided above applies to most of the processors shown in the specific examples below. For more detailed information, the reader should refer to the schematic, waveforms, and software that apply to a specific processor. #### Microprocessor Interfaces #### 8085 Interface The schematic for the 8085 interface to a timer or latched $E^2ROM$ device is shown in Figure 6. This interface consists of one each of a 74LS02 and 74LS74 type package and allows the system designer to use the $\overline{WR}$ signal from the 8085 to initiate the write cycle to the $E^2ROM$ device. The design permits use of either a timer Figure 6. 8085/E2ROM Interface SEEQ Technology, Incorporated OR a latched E<sup>2</sup>ROM device with no change required to the controlling software or hardware. The following discussion of the operation of the 8085 interface relies on the 8085 timing diagram summary for read and write cycles shown in Figures 7a and 7b respectively. Initiating a write cycle requires the software control routine as charted in Figure 5. Should the reader desire a specific example, the Z80 code (see Figure 12) is transportable to the 8085. Figure 7a. 8085 Read Timing Summary Figure 7b. 8085 Write Timing Summary The basic write operation waveforms for this interface are shown in Figure 8. The write cycle begins with the addresses becoming valid and being decoded to drive SELECT active low, in order to drive the CHIP ENABLE (CE) active low at the E2ROM device pin (selecting the desired device) (see (A) in Figure 6). An active low level on WR from the 8085 (indicating a write cycle initiation) allows the WRITE ENABLE latch of the interface to be clocked by the next falling edge of the 8085 clock output (CLK) (see (B)). Addresses, data, and control inputs to the latched type E2ROM are latched in at the falling edge of WRITE ENABLE (WE) — shown as (B) in Figure 8. For the timer type E<sup>2</sup>ROM device, however, data is latched on the rising edge of CHIP ENABLE (CE) — shown as (C) in Figure 8. Note that CE is held active low for a relatively short period of time, while WRITE ENABLE (WE) is held low for the entire write time of the $E^2ROM$ device. In this manner, the waveforms shown in Figure 3 are produced, providing signals compatible with both the latched and timer type devices. To end the write cycle, the 8085 issues a Read command to the E²ROM device. This read cycle enables the Write Reset latch which in turn presets the WRITE ENABLE latch (shown in Figure 6). The preset to the WE latch brings WE to VIH (see D) in Figure 8). As indicated in Figure 8, this read cycle does not produce valid data from the E²ROM. This read cycle is used merely to terminate the write cycle. The latched and timer devices respond identically in a read cycle. The 8085 read cycle, shown in Figure 7a, produces the read cycle waveforms shown in Figure 4. \*A<sub>0</sub>-A<sub>7</sub>: ADDRRESS SIGNALS MULTIPLEXED WITH DATA SIGNALS MUST BE DEMULTIPLEXED USING OCTAL LATCHES. Figure 8. Timing Diagram — 8085/E2ROM Interface SECQ Technology, Incorporated #### Z80 Interface A sample interface is shown for a Z80 processor (see Figure 9). The timing diagram for write cycle waveforms at this interface is also shown (see Figure 10). The basic circuit is very similar to the 8085 interface, with the differences based on the fact that the Z80 has data valid at both edges of $\overline{WR}$ (see Figure 11). This simplified timing allows a more simple interface. The CLK output from the processor is not necessary, and $\overline{WR}$ alone provides timing for the write cycle initiation. The operation of the circuit is otherwise very similar to the 8085 interface. After addresses are brought valid on the address bus, they are decoded to drive $\overline{SEL}$ active low, which drives $\overline{CE}$ active low at the $E^2ROM$ device pin (see Figure 9, and $\bigcirc$ in Figure 10). At the falling edge of $\overline{WR}$ (when this device is selected), the $\overline{WE}$ latch is clocked, bringing WE active low (see (B) in Figure 10). At this time, the latched type device latches address, data, and control signals, while the timer type device latches address and control signals. At the falling edge of WR, the gating circuitry brings CE high, latching data for the timer type part (see (C) in Figure 10). Within a normal processor cycle, a write cycle has been initiated with timing in accordance with the general approach of Figure 3. Even with additional buffers which may be common in a bus oriented system, this interface can be used with a Z80, Z80A, or Z80B operating with no wait states at up to 6 MHz clock frequency. The individual system designer, of course, must check his own application to ensure satisfaction of applicable setup and hold requirements in the specific system for which the application is intended. Figure 9. Z80/E2ROM Interface Figure 10. Timing Diagram — E<sup>2</sup>ROM Interface (Write Cycle) The termination of a write cycle is very straightforward. As shown in the Basic Operation section (see Figure 5), a read operation to the E<sup>2</sup>ROM terminates the write cycle, but does not provide valid data. For the interface operation in write cycle termination, the reader should refer to Figure 10. The addresses are brought valid on the address bus, and are decoded to drive SEL active low (see (A) in Figure 10). The gating circuitry, however, inhibits CE, and CE remains at VIH. At the rising edge of RD, the flip-flop receives a positive edge trigger, and clocks in the SEL signal to preset the WE latch. At this point, WE is brought high (see (D) in Figure 10), terminating the write cycle. For the remainder of this processor bus cycle, $\overline{\text{CE}}$ becomes valid for a short while. However, RD is no longer active low, and no valid data is read in this bus cycle. There is no problem with $t_{\mbox{\scriptsize WR}}$ since the write recovery time occurs during the remaining part of this bus cycle. Frequently, one may wish to read again from the device, in order to verify data written. This read will be a normal read, following the general waveforms of Figure 4. In a read operation, the interface drives CE active low to select the device, and RD enables the output from the E<sup>2</sup>ROM device. Figure 11. Z80 Read and Write Cycle ``` 175 ;------ 176 177 ; Z80 EEROM Write routine. 178 ; Incorporates auto-erase and timing 179 ; in software. 180 ; Accepts: address to be written: Reg DE 181 Data to be written: Reg B ; Uses: A, B, D, E Destroys: A 182 183 184 ; FF for erasure. 009B 3EFF 185 EEWR: A, OFFH LD 0090 12 186 LD (DE), A ; BEGIN ERASE 009E CDAE00 187 CALL WaitTwp 00A1 188 A, (DE); END ERASE 1 A LD 189 00A2 78 190 LD A, B ; Data to be written 00A3 191 LD (DE), A ; BEGIN WRITE 12 00A4 CDAE00 192 CALL WaitTwp 00A7 1 A 193 LD A, (DE); Read to end Write A, (DE); Read to Verify 3A00 1 A 194 LD 00A9 B8 195 CP В ; Check Verification OOAA C2C800 196 JР NZ, ERRI OOAD С9 197 RET 198 199 200 201 ; Wait routine for EEROM Byte/ Erase ; Uses: Registers A, B,C 202 203 ; Destroys: A.C 204 OOAE 205 78 WaitTwp:LD A, B ; Store B reg in TMP1 LD (TMP1 206 OOAF 320200 207 (TMP1),A 208 209 ; Set timing constant for Twp. 210 ; This 16-bit constant is loaded ; into Registers EC, and depends 211 ; on the speed of the CPU clock. 212 00B2 3E07 213 LD A, 07 00B4 LD B, A 47 214 00B5 3E06 215 LD A, 06 00B7 4F 216 LD C,A 217 218 ; The following loop performs the wait, 219 ; by decrementing BC until the 16-bit ; number contained in BC equals zero. 220 221 0088 3E00 222 I.D 0.0H 00BA 0B 223 More: DEC BC OOBB CP R8 224 В C2BA00 J٢ NZ, More OOBC 225 СP OOBF В9 226 NZ, More A, (TMP1) ; Restore B Reg C2BA00 J۶ 0000 727 LD 0003 3A02C0 228 DUN: 0006 47 229 LD 00C7 C9 230 RET ``` Figure 12. Z80 E<sup>2</sup>ROM Erase/Write Routine #### 8088 Interface An example interface is shown between an 8088 (operating in minimum mode) and a 16K E<sup>2</sup>ROM (see Figure 14). The reader may note that this is almost identical to the 8085 E<sup>2</sup>ROM interface (see Figure 6), with only minor differences. First, the NOR gates used cannot be a standard TTL or LSTTL device, but must be a CMOS or other high impedance input, so that the CLK signal is not loaded. The CLK signal, as output by the 8284, is used as the clock input to the 8088. The VOH level on this signal can fall below specification as a result of a TTL load. A CMOS NOR package, such as a 74C02 or similar device, eliminates this problem. Since the 74LS74 operates from bussed control and data lines, its requirements are not so stringent, and a 74LS74 will work fine in most applications. The operation of this circuit is almost identical to the operation of the 8085 interface, as a comparison of the timing diagrams will show (see Figures 7b and 15) Because these processors share similar bus timing, the signals differ only in magnitudes of setup and hold times. All required setup and hold times should be confirmed to the satisfaction of the system designer. Figure 13. 8088/8086 Bus Timing — Minimum Mode Figure 14. E<sup>2</sup>ROM Interface — 8088 (Minimum Mode) \*A<sub>0</sub>-A<sub>19</sub>: ADDRRESS SIGNALS MULTIPLEXED WITH STATUS AND DATA SIGNALS MUST BE DEMULTIPLEXED USING OCTAL LATCHES. Figure 15. Timing Diagram — 8088/8086 E<sup>2</sup>ROM Interface #### 8086 Interface A sample E<sup>2</sup>ROM interface shown for the 8086 (see Figure 16) compares very closely in layout and operation to that for the 8088 (see Figure 14). The 8086 interface accounts for the 16-bit 8086 data bus by latching both bytes of address and implementing a pair of devices to read and write an entire word at a time. E<sup>2</sup>ROM interface control signals are identical to those for the 8088 interface (see Figure 15). Figure 16. E<sup>2</sup>ROM Interface — 8086 (Minimum Mode) #### Conclusion The development in E²ROM memory is continuing at an ever increasing pace. Recent strides in E²ROM cost reduction, access time, and availability have made non-volatile memory suitable for more applications than ever before. It is the purpose of this application note to contribute to this evolution in semiconductor memory by assisting the system designer in the task of E²ROM implementation. Armed with basic hardware and software examples of working E²ROM applications, the designer can more easily complete a feasible E²ROM design, using the flexible, cost-effective devices currently offered. Z80 is a trademark of Zilog, Inc. ## Memory Products Application Note ### SOFTWARE DOWNLINE LOAD USING SEEQ'S CMOS EEPROMS June 1987 ### Software Downline Load Using SEEQ's CMOS EEPROMS #### Introduction Non-volatile semiconductor memories have been commercially available for some time but these early devices required multiple power supplies, high voltages and were slow in programming. The RAM-like nature of the new Electrically Erasable Read Only Memory (EEPROM) greatly simplifies their use in all areas of microprocessor based design. The elimination of complex timing and voltage requirements makes it attractive to the designer to incorporate in a design an EEPROM such as SEEQ's 28C64 or 28C256. These EEPROMs are self-supporting and as simple to use as a static random access memory. In addition, because of internal control over the write cycle, they can plug into the standard socket of the 8K by 8 bit and 32K by 8 bit static RAM. These EEPROMs are true non-volatile memories. Non-volatility is provided in the same way as EPROM. Unlike EPROM they can be written to without prior ultra violet light erasure. The bytewrite requirements are identical to that of static RAM except that the EEPROM write cycle, once initiated by normal static RAM timing takes as long as 10ms. Once a write operation begins, the EEPROM is self supporting freeing the processor and all external circuitry for other tasks. This is accomplished through latches, as internal selftiming circuit and wave shaping circuitry. It also generates all necessary high-voltage programming pulses. These features fit well in a RAM environment where 5 volts is the only voltage level available. The read timing cycle of the EEPROM is identical to that of a standard EPROM, RAM or ROM. The early EEPROMs had small storage capability. For this reason, they were not seriously considered as main program storage medium. Therefore, most of the initial EEPROM applications used the EEPROM for limited data storage, such as calibration parameters and system configuration. The use of the EEPROM for main program storage was obviously reserved for those who could afford the cost and the board space required. The availability of the 28C256 EEPROM along with the reduction in cost of lower density devices has created new interest among design engineers. The EEPROM is now considered a cost effective approach to non-volatile main program storage, either by itself or in combination with ROMs and EPROMs. It will operate with the signals normally applied to a RAM, with the only restriction being the worst-case delay of 10ms after starting a write cycle before accessing data. #### **Device Operation** The internal circuitry of the 28C64 and 28C256 EEPROM does not write entered data bytes immediately to the array of memory cells. The bytes first accumulate in a 64 byte page buffer and subsequently transfer to a specific "page" of the array in an independently timed manner. As a result, up to 64 bytes can be written within one 10 ms write cycle to the EEPROM array. Each byte can be written to any location within the address space boundary of the currently active page. Because the device ignores the row address input after the first byte write, an attempt to load data bytes beyond this boundary will not affect data elsewhere in the EEPROM array, but will cause the data to be written to the page buffer at a location determined by the lower 6 bits of the address bytes. The procedure to transfer a data byte from the bus to the EEPROM array consists of three steps: the load cycle, the write cycle and the optional data polling. #### The load cycle The load cycle is basically a byte-load window (t<sub>BLC</sub>) during which a data byte can be entered into a 64 byte page buffer before the write cycle starts. If an additional data byte is entered within the byte-load window the initial window timer is retriggered and the internal write cycle is prevented from commencing. Taking in consideration the twp min and tBLC min specifications, it will require only 22.4 us to enter a string of 64 bytes into the page buffer. The latest high to low transition of either the Chip Enable signal (CE) or Write Enable signal (WE) latches the address bits into the address latches. It also resets the internal page load timer. In order to ensure proper latching and write cycle initiation the WE and the CE signals must meet twp min. Upon the earliest low to high transition of either CE or WE the EEPROM latches the data byte, places it in the page buffer and starts the internal page load timer taic. #### The write cycle If no data byte has been loaded within the byteload window the EEPROM terminates its load cycle and initiates its write cycle. During this write cycle, which takes maximum 10 ms, additional load attempts are ignored. The EEPROM, during these 10 ms, is not on the bus and requires no processor service. The timing diagram on the 28C64 and 28C256 data sheet shows that it can complete a byte load cycle within 170 ns. i.e. $(t_{AS}+t_{WP}+t_{DH}) = 20+150+0 = 170 \text{ ns.}$ The remaining 9.99983 ms of the 10 ms write cycle can be used to execute other system tasks. The write cycle is illustrated in Figure 1. #### **DATA** polling During the write cycle, the data bus of the EEPROM exhibits high impedance. The write cycle ends when the internal operations are completed, at which time the EEPROM is immediately available for access. A read command will then present true data at the output port. The maximum write cycle time is 10 ms, but typically it takes less time. The 28C64 and 28C256 have a built-in software feature to take advantage of this shorter write cvcle. When the EEPROM, while still in its write cycle, is read anywhere in its address space, the software feature will present at the EEPROM data bus the ones-complement of the data byte at the last address loaded. For example, data byte 10001101 is read as 01110010. With this feature the end of the write cycle can be detected and data loading can immediately be resumed. As a result the processor waiting time is reduced. This polling procedure is illustrated in Figure 2. #### **Design Considerations** The page mode feature can reduce the overall write-time by a factor equal to the page size. Unfortunately, page sizes as well as timing specifications for EEPROMs vary significantly among manufacturers and may not always match the timing requirements of a particular processor. For instance, a tight byte-load window specification, i.e. t<sub>BLC</sub> min to t<sub>BLC</sub> max, might not take full advantage of the page load feature. Consequently, the maximum possible data transfer rate is not obtained. To illustrate this, the specifications of the most significant EEPROM parameters, as given by different manufacturers, are shown in Figure 3. The byte-load window specification of the SEEQ 28C64 and 28C256 EEPROMs accomodates a large number of processors. #### Software examples Processors with MOVE STRING or LOOP/ REPEAT instructions might be able to load a Figure 1. Page Mode EEPROM Write Cycle. Figure 2. Page Mode Write DATA Polling #### **Specification Comparison Table for 64K EEPROM** | MANUFACTURER | t <sub>BLC</sub> MIN. | t <sub>BLC</sub> MAX. | t <sub>PLW</sub> MIN. | PAGE SIZE | | |--------------|-----------------------|-----------------------|-----------------------|-----------|--| | SEEQ* | 200 ns | 200us | infinite | 64 bytes | | | #1 | 3 us | 20 us | 150 us max. | 16 bytes | | | #2 | 3 us | 100 us | infinite | 32 bytes | | | #3 30 us | | 100 us | infinite | 32 bytes | | | #4 | 100 us | 500 us | infinite | 32 bytes | | #### **Specification Comparison Table for** 256K EEPROM | MANUFACTURER | t <sub>BLC</sub> MIN. | t <sub>BLC</sub> MAX. | t <sub>PLW</sub> MIN. | PAGE SIZE<br>64 bytes | | |--------------|-----------------------|-----------------------|-----------------------|-----------------------|--| | SEEQ* | 200 ns | 200us | infinite | | | | #1 2 us | | 100 us | infinite | 64 bytes | | <sup>\*</sup>Times are shown for military temperature range devices. Figure 3. group of data bytes faster than the EEPROM allows. In that case the data transfer rate of the processor is in conflict with the minimum byteload-time specification of that EEPROM. The solution to this problem is to emulate the MOVE STRING instruction in assembly code. This approach might cause conflict with the maximum byte-load-time specification. #### Example 1, the t<sub>BLC</sub> min specification The MOVE BLOCK instruction of the 8086 processor moves data bytes so rapidly that it conflicts with the tBLC min of the EEPROM specification from several manufacturers. The following code instructions illustrate this. | requires 9 clock periods to initiate the byte-move | |------------------------------------------------------| | process and 17 clock periods to move each con- | | secutive byte. Consequently, the 8086 driven by | | a 6 MHz clock can move a byte in 2.83 us. This is in | | conflict with the minimum value for the tBLC | | specification of the 64K EEPROM made by | | manufacturers #1,#2, #3 and #4. | | A | The REP MOVS DESTADD, SRSADD instruction Any solution to this problem would reduce the data transfer rate. SEEQ EEPROMs are much faster and, as the table below illustrates, accommodate these data rates easily. | PROCESSOR | CLOCK RATE | DATA RATE | | |-----------|------------|-------------|--| | 80186 | 8 MHz | 1.0 us/byte | | | 80286 | 8 MHz | 0.5 us/byte | | | SRADD EQU | | TE PTR [SI] | |----------------|------------------|------------------------------------------------| | | t | cause registers to point to EEPROM address and | | MOV CX, NDLOAD | DS:BYTE PTR [SI] | | REP MOVS DESTADD, SRSADD ; do page load till CX=0 EC-DVTE DTD INII SEEQ Technology, Incorporated RET DESTADD FOU #### Example 2, the t<sub>BLC</sub> max specification Since the 8051 processor does not have BLOCK MOVE instructions it must emulate a BLOCK MOVE with 13 instructions, each requiring 24 clock periods. At a clock cycle rate of 12 MHz the data rate is 26 μs per byte. This conflicts with the t<sub>BLC</sub> max specification of manufacturer #1. Other examples, which violate the specification of manufacturer #1 are shown in the table below. | PROCESSOR | CLOCK RATE | DATA RATE 20 us/byte | | |-----------|------------|----------------------|--| | 6805 | 4 MHz | | | | 6801 | 4 MHz | 36 us/byte | | #### Example 3, the tplw max specification EEPROMS from some manufacturers require that all bytes be loaded into the page within a specified maximum time (tPLW). For example, if a processor has a data load rate of 10 µs per byte then this value complies with the t<sub>BLC</sub> specifications of an EEPROM from manufacturer #1. The tpl w specification of the same EEPROM is 150 $\mu$ s and therefore, the processor can only load 150/10=15 bytes before the write cycle starts. As a result, the page buffer capacity is not fully utilized, and it takes longer to program the EEPROM. SEEQ does not specify a limit for tplw. The total page-load window time is infinitely long assuming the time between byte loads meets t<sub>BLC</sub> max. #### **EEPROM Download** The cost of updating software contained in ROM or EPROM in the field is very high. EEPROMs allow the system software to be changed remotely, either through a terminal or a modem link to a main computer. Therefore, the key advantage of the EEPROM is reduced service cost for it allows update of software contained in nonvolatile memory, without removing the memory device from the system. These remote software updates are very attractive for updating system software, self-calibration or changing the system configuration or capabilities. Data load rates in excess of 50,000 bits/sec are possible using the page mode feature of SEEQ's 28C256 and 28C64. #### **EEPROM** and resident PROM configuration In the case of an EEPROM and processor resident bootstrap PROM combination, the actual download routine resides in the PROM as shown in Figure 4. The processor can now fetch instructions from the PROM during the EEPROM write cycle. #### All EEPROM configuration If only EEPROM is used for the program storage and the code to be modified is on a different EEPROM than the one from which the processor is executing then a situation similar to figure 4 exists. A more general approach which allows any EEPROM in the system to be written is the EEPROM and RAM configuration. #### **EEPROM** and RAM configuration In the case of the EEPROM and RAM configuration, the following approach is required. The procedure starts with the memory contents as shown in Figure 5. In the first step both the download routine and the system program are stored in EEPROM. Once the system is instructed that the new version of the program is to be downloaded, the system copies the download routine from EEPROM to the RAM. At this point, the memory contents are as shown in Figure 6. The processor then jumps to the RAM and executes the download routine and loads the new main program in the EEPROM. Next, the processor jumps to the new main program in EEPROM to continue its normal task, leaving the RAM available for other services. Figure 7 shows the final contents of the memory devices. #### **Applications** EEPROM is the preferred memory device when variable data storage is required. There are three important characteristics associated with **EEPROM** - 1. Data contained within the EEPROM is retained when power is removed. - 2. The EEPROM can store sufficient data to accommodate large lookup tables or computer programs. - 3. Data in the EEPROM is easily alterable, remotely or locally. The list below illustrates that EEPROM applications are as various as they are numerous. - Data lookup tables. - Smart cards - Electronic toys - Terminal configuration (baud rate, data format, parity) - Measurement instruments - Digital positioning machinery - Boot-up storage - Calibration data - Traffic control equipment - Telemetry - Navigational reference system - Music synthesizers - Signal synthesizers - Radio and TV program control - Disc Drive Servo - Robotics - Data encryption - Self-modifying code. ## Power-Up/Down with SEEQ's EEPROM #### Introduction Electrically Erasable programmable Read-Only Memories (E2ROMs) are semiconductor devices offering high-density non-volatile random-access data storage. A read operation with E2 devices is similar to that for an EPROM or static RAM. The write operation, however, requires a millisecond or longer. Previous generations of E2ROMs required high-voltage wave-shaped pulses during a write operation. With such strict requirements for the write control signal, the typical E2 system designer was careful to ensure the correct level of this signal under all conditions, including power-related situations when the system is turned off or on. Only recently has the convenience of E2ROM been available in devices which can be written with simple TTL-compatible signals. SEEQ offers such devices in several densities. With the advent of five-volt E2ROMs, non-volatile memory has shown far greater flexibility and ease of implementation. The ease of use allowed by TTL interfaces cannot release the designer from the normal constraint of ensuring reliable operation during power on/off situations. What signals should the interface devices provide when the system is turned off or on (or otherwise loses power)? Under conditions of extreme or repeated brownouts? During times such as these, when V<sub>CC</sub> may be outside of specified limits for correct operation of support logic, this support logic can supply signals to the E<sup>2</sup>ROM which initiate an undesired write cycle. This causes an inadvertent write to a location in the E<sup>2</sup>ROM. In order to ensure system reliability in such situations, it is very important to ensure that inputs (during power up/down conditions) from support devices do not cause inadvertent writes to an E2ROM device. A certain amount of the required protection is included on-board the E²ROMs, and is described below. At the system designer's option, system reliability may be enhanced by absolute prevention of false writes. The purpose of this application note is to provide the system designer with a simple method by which to prevent false writes during power-up and power-down situations. A simple circuit is shown (see Figure 1), its operation is explained, and some useful design considerations are outlined. $R_1$ = 63.4 K $\Omega$ (1% Metal Film) $R_2$ = 71.5 K $\Omega$ (1% Metal Film) $R_3$ = 51 K $\Omega$ $R_4$ = 1.5 M $\Omega$ (1% Metal Film) $R_5 = 10 \text{ K}\Omega$ $D_1 = LT1004 - 2.5$ Figure 1. E<sup>2</sup>ROM Write-Protection Circuit SEEQ Technology, Incorporated The ideas and designs presented in this note are meant to serve as a starting point for the designer, to assist him in accomplishing his goal. The solution given, however, is not the only approach. There are many ways to ensure desired signals to the E2ROM during power up/down conditions. The designer is encouraged to tailor his solution to the specific requirements of his application. #### Using E2ROM's Built-in Protection In SEEQ's E2ROMs, protection against false writes has been simplified by 3 built-in protection mechanisms on the chip. This protection logic (transparent to the user) does not make writing any less convenient. Table 1 shows the conditions which are required in order to guarantee initiation of a write cycle V<sub>CC</sub> must be within specified limits, CE must be active low, and OE must be VIH, TCS (50 ns) before the falling edge of WE. Due to E2ROM's protection logic, under certain other conditions, there are modes in which writing is inhibited (see Table 2). First, if V<sub>CC</sub> is less than 3.0 V, writing is prevented, regardless of the other input signals. Second, OUTPUT ENABLE (OE) at V<sub>IL</sub> (satisfying T<sub>CS</sub>) inhibits writing. Third, in order to inhibit a write cycle, WE or CE can be held at VIH. Several failure modes are prevented by the protection logic described above. For example, if V<sub>CC</sub> comes up Table 1. Conditions Required to Guarantee Write-Cycle Initiation in E2ROMs | WE | CE | ŌĒ | Vcc | All<br>Other<br>Pins | |----|-----|-----|------------|----------------------| | | VIL | ViH | 4.5 -5.5 V | x | #### Notes: with WE already low, this will be interpreted as a continuous low on WE and will not initiate a write cycle, because a falling edge on WE is required AFTER V<sub>CC</sub> rises. Inadvertent writes are prevented when V<sub>CC</sub> is less than 3.0 V (see Table 2); all that is left to external circuitry is write-protection for V<sub>CC</sub> between the levels of 3.0 V (the lowest V<sub>CC</sub> level at which the device can write) and the V<sub>CC</sub> level at which the support logic issues valid signals. #### **External Write-Protection Circuitry** With the protection logic on board the E2ROMs, the part can be protected against inadvertent writes in any of several ways. The system designer can ensure that CE is high during power-up and power-down. Alternatively, one can ensure that WE never has a falling edge during power-up or power-down. For example, one could ensure that WE stays at VIL on power-up until a latch is reset, releasing a pull-down. This would ensure write prevention. Another manner of write protection has been to bring OE low during power-up and power-down. This inhibits writing (see Table 2), often allows the simplest realization, and is the general path chosen in this application note. Yet the timing and levels of signals provided must be scrutinized here, as well. Merely inserting a pull-up on OE will tend to pull OE down when V<sub>CC</sub> is low, but may not force a valid V<sub>IL</sub> level. Inserting a low forward voltage drop diode between the system-wide RESET signal and the E2ROM's OE signal may work, but depends on the timing of V<sub>CC</sub> and RESET. The specific form of protection against inadvertent write cycles chosen for this application note, one with more certainty of protecting against inadvertent writes, is to force either OE low (VIL) or CE High (VIH) during power-up and power-down. Figure 1 shows a circuit that can be used to fulfill this requirement. Table 2. Conditions Required to Inhibit Write-Cycle Initiation in E2ROMs | | WE | CE | OE | V <sub>CC</sub> | All Other Pins | |-------------------|-----------------|-----------------|-----------------|-----------------|----------------| | Inhibition Mode 1 | V <sub>IH</sub> | Х | X | X | X | | Inhibition Mode 2 | X | V <sub>IH</sub> | Х | X | Х | | Inhibition Mode 3 | х | х | V <sub>IL</sub> | X | Х | | Inhibition Mode 4 | х | Х | х | Under 3.0 V | Х | #### Notes: Active levels shown in above table require T<sub>S</sub> set-up time of 50 ns (see E²ROM's data sheet) X = TTL Don't Care. Active levels shown in above table require T<sub>S</sub> set-up time of 50 ns (see E²ROM's data sheet) X = TTL Don't Care. The circuit shown in Figure 1 provides a proper output signal (comparator's output) to prevent false write. During power-up, as is shown in Figure 2A, the output of the comparator is kept low from the time that $V_{\rm CC}$ is 2.5 V until it reaches 4.8 volts. The output switches to $V_{\rm IH}$ when $V_{\rm CC}$ goes above 4.8 volts. During power-down, however, as is shown in Figure 2B, the comparator's output is forced low as soon as $V_{\rm CC}$ falls below 4.6 V and is kept low until $V_{\rm CC}$ goes below 2.5 volts. Circuit functionality is not guaranteed below this point. To prevent inadvertent writes, either $\overline{OE}$ or $\overline{CE}$ pin can be used. The first method is by forcing and keeping $\overline{OE}$ low (V<sub>IL</sub>) when V<sub>CC</sub> is below 4.5 volts. This can be done, as is shown in Figure 3A, by connecting comparator's output directly to $E^2ROM$ 's $\overline{OE}$ pin. As soon as V<sub>CC</sub> falls below 4.6 V, the $\overline{OE}$ is forced low preventing any internal write initiation. This pin is kept low (valid) until V<sub>CC</sub> goes below 2.5 volts. Internal protection circuitry protects the part beyond this point (activated when V<sub>CC</sub> falls below 3.0 V). The second method of protecting the part against inadvertent write is by forcing and keeping $\overline{CE}$ high when $V_{CC}$ is below 4.5 and above 2.5 volts. This can be done, as is shown in Figure 3B, by NAND gating (74HCT00) the comparator's output with a CS signal. The output of the NAND gate, which is connected to $E^2ROM$ 's $\overline{CE}$ pin, is controlled by the CS input when $V_{CC}$ is above 4.6 volts. The other input controls NAND gate's output when $V_{CC}$ is below 4.6 V (above 2.5 V). Keep in mind that the CS line must be a high true signal and the NAND gate should be a high speed CMOS device. Either method described above can be used for protection against inadvertent writes. System designers have to determine their need first and based upon that, select one of the above circuits or one of their own. #### Circuit Operation The circuit shown in Figure 1 is designed to provide a high ( $V_{IH}$ ) output (comparator's output) when $V_{CC}$ is above 4.8 volts and a low ( $V_{IL}$ ) output when $V_{CC}$ falls below 4.6 V (above 2.5 V). This is done by using a comparator (LM193 available from National Semiconductor), a temperature compensated voltage reference device (LT1004MH-2.5 available from Linear Technology) and a few resistors. The circuit has been designed to operate over military temperature range. As it can be seen in Figure 1, the negative input of the comparator is connected to ground through a temperature compensated voltage reference device (D<sub>1</sub>) and to V<sub>CC</sub> through a resistor (R<sub>3</sub>). As long as Figure 2A. Timing Diagram—Power-Up Using Either CE or OE Protection Figure 2B. Timing Diagram—Power-Down Using Either CE or OE Protection Figure 3A. OE Protection Circuit Figure 3B. CE Protection Circuit $V_{CC}$ is below 2.5 V, $D_1$ is not conducting (no current flow through it). However, as soon as $V_{CC}$ goes above 2.5 V and stays there, $D_1$ conducts providing a 2.5 V reference voltage at the negative input (no current flow into negative input). The resistor ( $R_3$ ) is used to limit the amount of current through $D_1$ . The positive input on the other hand, is connected to a voltage divider (R<sub>1</sub> & R<sub>2</sub>) as well as the output (through R<sub>4</sub>). The voltage at this input forces the output to go either high $(V_{IH})$ or low $(V_{II})$ . When $V_{CC}$ is below 4.6 V, the voltage divider causes this input to be below reference voltage with respect to ground forcing the output low. On the other hand, when V<sub>CC</sub> goes above 4.8 V, the positive input voltage goes above reference voltage forcing the output high. The output stays high as long as V<sub>CC</sub> is above 4.8 volts. The feedback resistor (R<sub>4</sub>) is used to enforce output voltage on the positive input while R5 is used as a pull-up resistor. Proper device selection, as is recommended in this Application Note, can insure correct operation of the circuit over military temperature range. #### **System Consideration** As was mentioned above, correct circuit operation requires proper device selection. The comparator and temperature compensated voltage reference device ( $D_1$ ) selections are critical. You have to be sure that $D_1$ provides 2.5 V drop across allowing half a volt safety margin between external protection circuit and the internal one (3.0 V internal power protection). It is suggested to use devices recommended in this Appli- cation Note. Other circuit elements that can influence circuit operation are the resistors. For correct operation over temperature, it is recommended to use 1% metal film resistor for $R_1$ , $R_2$ and $R_4$ . The other two can be carbon film resistors. If CE pin is used for protection, the comparator's output must be NAND gated with a CS signal. Proper gate output is guaranteed if a high speed CMOS gate is used. Also, designers have to make sure that the CS input is a high true signal. However, no NAND gate is needed if $\overline{\text{OE}}$ pin is used to protect the part against false write. Comparator's output can be connected to $\overline{\text{OE}}$ (through $\underline{\text{Rs}}$ ). A choice of values for $R_{\text{S}}$ Resistor depends on $\overline{\text{OE}}$ driver (RD line). The $R_{\text{S}}$ resistor is used to insure a low $\overline{\text{OE}}$ input when $V_{\text{CC}}$ is below 4.6 V (comparator's output is low). If open collector driver is used, the pull-up resistor can replace $R_{\text{S}}$ . #### Conclusion It has always been important for a system designer to ensure reliability as his system is turned off and on. Currently, the importance of this area of design is increasing. As the usage of five-volt E²ROMs increases, applications are expanding into environments where V<sub>CC</sub> may be undependable, power glitches may exist, and in general a system must be more fault-tolerant. With the circuit contained in this application note, the designer can more easily ensure that his system meets applicable specifications and is able to utilize the convenience of E²ROMs. # APP. NOTES # Memory Products Application Note ### POWER FAIL PROTECTION WITH SEEQ'S CMOS EEPROMS October 1987 ### **Power Fail Protection With Seeq's CMOS EEPROMS** Since 1982, SEEQ Technology Inc. has been producing EEPROMs that can be programmed in-circuit using only a 5 volt supply. All of the high voltages necessary for programming are generated by an on-chip charge pump. Therefore, the external signals required to initiate a write need only be at TTL levels. Unfortunately, these external signals can do unpredictable things during power-up or power-down. If during these power transitions (or during a brown-out), the signals needed to initiate a write to the EEPROM are generated, the system's non-volatile memory may be corrupted. Several methods of insuring the integrity of a system's data have been proposed, and these methods are often referred to as "write protection". The two major classifications of writeprotection are "software write-protection" and "hardware write-protection". #### SOFTWARE WRITE-PROTECTION Software write-protection involves the use of decoders and latches which need to be written to by the system processor in a specific manner. This "unlock code" sequence must be executed before the EEPROM's control signals can become valid, allowing a write into the EEPROM. These latches and decoders can be on the EEPROM die itself or part of the external circuitry. The idea is that during power-ups and powerdowns the chances of the proper sequence of signals needed to program the EE being generated randomly are very slim. While this is true, there are some limitations to this technique which need to be discussed: 1. Since the unlock code used must be resident somewhere in the system's software, a "runaway" processor could easily execute the unlock sequence, causing false writes. The only way to prevent this from happening - during power-up or power-down is by generating a system reset signal via a low voltage detector. How to prevent this during "normal" processor operations is beyond the scope of this article. - 2. What happens if power fails after the system has executed a legitimate unlock sequence to perform a desired write? In this case, the EEPROM is vulnerable to false writes on power down unless some form of low voltage detector disables the EEPROM. - 3. If power fails during the EEPROM's internal programming cycle (while new data is actually being written into the memory array), data may be corrupted. Obviously, software write-protection has some limitations which can only be overcome through the use of external hardware. #### HARDWARE WRITE-PROTECTION Hardware write-protection is just that; the use of hardware to eliminate false writes. Much of this circuitry is contained onboard the EEPROM itself. Absolute protection against false writes is thus accomplished with the addition of some external hardware (which we have seen is needed even if software write-protection is used). An additional benefit of hardware write-protect is that it is totally transparent to the system's software designer. For these reasons, the remainder of this article will address the various aspects of hardware protection. #### SEEQ'S ON-CHIP WRITE-PROTECT **CIRCUITRY** #### A. Bandgap Reference Voltage Internal to all of SEEQ's CMOS EEPROMS is a bandgap voltage level detector. This detector disables the EEPROM whenever V<sub>CC</sub> is below the WRITE INHIBIT VOLTAGE, Vwi. Characterization data (see figure 1) has shown Vwi to be between 3.85 volts and 4.25 volts over the entire military temperature range. When V<sub>CC</sub> is below Vwi, two things will be true: - 1. The internal charge pump is disabled, preventing the high voltages which are necessary for programming the EEPROM from being generated. It is impossible for any data to be altered when the charge pump is disabled. - The EEPROM's internal oscillator is disabled. forcing the device into a low-power standby mode. This feature results in an orderly shutdown of the device when the system's power fails or is turned off. Also, this feature will save power in an all CMOS system where a low V<sub>CC</sub> standby mode is used. Since SEEQ's EEPROMs are guaranteed to be disabled when V<sub>CC</sub> is below 3.85 volts, but TTL signals are only valid when V<sub>CC</sub> is above 4.5 volts, some external circuitry must disable the EEPROM (and probably hold the system in reset) while V<sub>CC</sub> is between 3.85 volts and 4.5 volts. In a CMOS system, logic signals are valid with V<sub>CC</sub> as low as 3.0 volts, which is well below the Vwi threshold of the EEPROM. It would seem then that an external voltage detector might not be needed in a CMOS system. We will see that this assumption may not be valid. On power-up, this assumption would be valid because the EEPROM would be idle and disabled until well after the system's bus had settled down into valid logic levels. Unfortunately, if power is lost while the EEPROM is in the midst of an internal programming cycle, the data being programmed may be stored incorrectly. Of course, with the orderly shutdown feature of SEEQ's EEPROMs, and because the page address is latched into the device upon the first falling edge of WE, only those locations being changed when power was lost might be corrupted. All other locations will remain unchanged. Also, if the system processor was doing a page load on SEEQ's EEPROMs and V<sub>CC</sub> was to drop below 3.85 volts before the T<sub>blc</sub> Timer timed out (see data sheet), then that programming cycle would never start and no locations would be changed. Fortunately, there is a way to eliminate the possibility of having the EEPROM in an internal programming cycle, while allowing one final data store, when V<sub>CC</sub> fails. This is accomplished by detecting a drop in the raw DC or AC voltage used to power the system (see Figure 2). As long as Cf is large enough, which is load Figure 1. WRITE INHIBIT VOLTAGE—28C256 AND 28C64 Figure 2. dependent, a POWER FAILURE IMMINENT (PFI) signal can be generated at least 10 ms before V<sub>CC</sub> fails. This PFI signal can then be used to warn the system processor that there is time for only one more programming cycle before shut-down. Up to 64 bytes of data can be stored in one 10 ms programming cycle and return to its standby mode before V<sub>CC</sub> fails. The final store is accomplished, and all data is intact. Now we must turn our attention to disabling the EEPROM when V<sub>CC</sub> is between 3.8 volts and 4.5 volts. #### **B. Multiple Control Pins** There are three control signals on SEEQ's EEPROMs, and each signal must be at the proper logic level for a write cycle to begin. Therefore, writes can be inhibited if any of the following input conditions are met: | CE | WE | OE | V <sub>CC</sub> | WRITE MODE | |-----|-----|-----|-----------------|------------| | VIH | Х | Х | Х | INHIBITED | | X | VIH | Х | Х | INHIBITED | | Х | Х | VIL | Х | INHIBITED | | х | х | Х | BELOW<br>VWI | INHIBITED | - 1. $3.8 < V_{Wi} < 4.25$ 2. X Don't Care - 3. All other inputs are don't care - 4. Set-up and hold times on transition are in the specific data sheets for each part. By using an HCMOS logic gate and a RESET signal (see figure 2) we can force any one of the control lines to a known state to disable the EEPROM when V<sub>CC</sub> is below 4.5 volts. We could also use the RESET signal to remove power from the device, which will accomplish the same thing. An HCMOS gate should be used since it will drive the control line to either power rail even with V<sub>CC</sub> as low as 3.0 volts. Why must we have a separate RESET line? Why not use the PFI line to disable the EEPROM? Well, that would allow the EEPROM time to finish an internal programming cycle before $V_{\rm CC}$ fails, but there are several problems with this approach. First, during power-up, the unregulated voltage could be above threshold (enabling the EE-PROM) some time before $V_{\rm CC}$ has reached 4.5 volts. This could lead to false writes. Second, if the EEPROM is disabled as soon as an imminent power failure is detected, the system would be unable to initiate any final programming cycles prior to shut-down. This could lead to the loss of valuable data. From this, we can see that the EEPROM disable signal must be generated from a low voltage detector on the $V_{CC}$ line. This disable signal would be the system's normal RESET line (see figure 2). ### EXTERNAL WRITE-PROTECT CIRCUITRY (SEE FIGURE 2) In this circuit, the RESET signal will disable the EEPROM and hold the $\mu P$ in RESET any time $V_{CC}$ is below 4.5 volts (or whatever other threshold is chosen). This will prevent any false writes from occuring during power-up. However, the RESET line will only prevent false writes during power-down if the EEPROM was not already in an internal programming cycle. If this does happen, only those bytes which were being reprogrammed could possibly be corrupted. The PFI signal will prevent this from happening, as well as allowing the system enough time to save any vital data prior to power failure. By Figure 3. SEEQ Technology, Incorporated making Cf large enough (which is load dependent), PFI will warn the $\mu$ P 10 ms before V<sub>CC</sub> fails. After being warned, the $\mu P$ can initiate one more programming cycle. The EEPROM will then have enough time to complete its internal programming cycle before it is disabled. In conclusion, the possibility of false writes can be totally eliminated if the system makes use of a RESET signal and a PFI signal in combination with SEEQ's on-board write-protection circuitry. #### A MONOLITHIC SOLUTION (SEE FIGURE 3) An alternative to using op-amps and discrete components to produce the PFI and RESET signals can be seen in Figure 3. This circuit makes use of a monolithic supply voltage supervisor family from TEXAS INSTRUMENTS. These devices are useful to detect power-up, powerdown, and brown-outs. In addition, Ct can be chosen to determine how long the RESET signals will remain active after V<sub>CC</sub> is above threshold, which guarantees proper system initialization on power-up. The reader should refer to T.I.'s data sheet for details. In this example, a TL7715 is used to produce PFI while a TL7705 is used to generate the RESET signal. This arrangement ensures that the EEPROM is disabled anytime V<sub>CC</sub> is below 4.5 volts, and the PFI warning is issued anytime the raw DC powering the system falls below 13.2 volts. (See TL7705 and TL7715 data sheets for details). Lets assume that: - a. power is lost abruptly - b. Vf of D1 is 0.7 volts - c. The drop-out voltage of the regulator is 2.0 Then we can see that the voltage across Cf must take at least 10 ms to drop from 12.5 volts to 7.0 volts at the given load, $I_1$ . (13.2 – 0.7 = 12.5 and 5.0 + 2.0 = 7.0). Since $I_I = C_f dv/dt$ and dv = 5.5 volts, dt = 10ms, we have this relationship: I<sub>I</sub> = 550 C<sub>f</sub>. In other words, if II is 550 mA, then Cf must be 1000 $\mu$ F for proper operation of the PFI protection. #### CONCLUSION Designers must be careful to avoid false writes to a system's EEPROM during power-up, powerdown, and brown-outs. This is especially true in CMOS systems where "brown-outs" are often entered purposely to achieve low V<sub>CC</sub>/low power standby states. We have seen that to completely eliminate the possibility of false writes, the system must monitor the voltages on both sides of the V<sub>CC</sub> regulator. This is true whether software or hardware write-protection is used. SEEQ Technology has incorporated all of the on-chip hardware write-protection needed to design a trouble-free system using EEPROMS. In addition, this form of write-protection is completely transparent to the system, making the software interface more convenient. # 24 ### EEPROM AS A SUBSTITUTE FOR BUBBLE MEMORY October 1987 Technology, Incorporated As more systems designers are dropping bubbles, EEPROM—based designs are rapidly increasing. In the early to mid 80's, we were told bubbles would take over mass storage designs. Surely bubbles were the design of the future for core memories and even to replace disc memories. As many of these dreams fade, let us consider some of the pro's and con's of each technology. Common design considerations include density, power consumption, weight, access time, data rate, and environmental susceptability. Density is certainly one issue that gets a lot of discussion. Commonly available 4 megabit bubble packs are approximately 1.25 cubic inches for the basic block. SEEQ Technology's 256K PLCC package has a volume of approximately .0125 cubic inches or 1% of the volume of the bubble pack. Therefore, an equivalent 4 megabit EE memory using 16 256Kbit devices has less than 20% of the volume of the bubble memory. Mounting of either device was not taken into consideration; neither was the volume of the required support chips. The EEPROMs would take more area mounted than was implied strictly with a volume specification. Spacing between packages could increase total volume, although the ratio between EE and bubble would still be substantial. Additionally, the high profile of a bubble memory device would greatly increase overall board volume as boards cannot be spaced closer together than the tallest component height. Decoding of a 4 megabit EEPROM array can be done with a simple one-of-sixteen decoder such as the 74LS154. In comparison, that 1.25 cubic inch bubble pack required a series of controllers, coil drivers, current drivers, etc. In the final analysis, semiconductor EEPROM memory will occupy a fraction of the space of bubble memories. Access time is the time from the issuance of the valid address or name of a file, datablock, word or byte until the first full size segment of data is available. A full size segment would be the first bit of a serial data stream or the first full byte or word in a parallel data bank. Common 4 megabit bubble memories today have average random access times on the order of 50 to 90 milliseconds. Some of the new small size modules have average access times less than 10ms, but specify maximums above 500ms. SEEQ Technology's 28C256 has a maximum access time of 250 nanoseconds. Comparing the two technologies, bubble memory's average access time is 200,000 times longer than the EEPROMs worst case; the EEPROMs could deliver 200,000 bytes of data while the bubble memory is accessing the first bit. #### FIGURE 1 COMPARISON CHART **BUBBLES TO EEPROMs** | | BUBBLE | EEPROM | RATIO | D REMARKS | |----------------------------------------------|--------|--------|-----------|------------------------------------------------------------------------| | Power Consumption | 5 | .5 | 10/1 | Considerable current would be drawn by bubble memory support circuitry | | Access Time in microseconds | 50,000 | .25 | 200,000/1 | | | Average Data Rate<br>(Read) K Bits/Second | 125 | 32,000 | 1/256 | | | Data Rate<br>(Write) K Bits/Second | 125 | 800 | 1/6.5 | 4 Megabit bubble and<br>sixteen 256K EEPROMs/<br>shown in fig. 3 | | Weight (Grams) | 75 | 5 | 15/1 | | | 1 Megabit Volume<br>(Unit only) Cubic Inches | 1.25 | .2 | 6/1 | Does not include bubble support chips | Weight is one area that seldom becomes an issue in most designs but does come up on occasion. Once again, the comparison is not straight forward. Basic bubble memory devices commonly have weights in the vicinity of 75 grams per 1 megabit device. This, of course, does not take the weight of support circuitry into consideration. equivalent EEPROM bank of four 256K devices would have an approximate weight of 5 grams. With the bubble memory support devices also taken into consideration, the ratio would significantly surpass this 15 to 1 ratio. Power consumption almost always warrants some consideration. Four megabit bubbles have power supply requirements around 4 watts typical and greater than 5 watts maximum. Sixteen (16) of the 256K type EEPROMs and a one-of-sixteen decoder under worst case conditions would draw less than 100 ma at 5 volts. This would be one-half watt or about 10 percent of the power of a bubble memory. While the sixteen 256K's only require a single decoding chip for support, the bubble requires numerous support chips. This support draws power too. To get a realistic feel for bubble power consumption, it becomes necessary to examine then at the board level where the host of necessary support devices are installed. The boards considered for comparison were not expandable, that is to say they were fully stuffed, 4 megabit boards. Power consumption on these boards runs between 10 and 20 watts. Additionally, there were multiple power supplies required, not the single 5 volt supply required by the EEPROMs. Data rate is the speed at which the data can be continuously delivered to the addressing device. In this area the bubble is specified at maximum (burst) and average. Burst data rates can be fast as 200,000 bits per second. Average data rates can be on the order of 125,000 bits per second. Making the EE comparison, data rates are the same as access times, and therefore 250 nanoseconds per byte (8 bits). Putting this in perspective, after the bubble has taken 88 milliseconds to get started (initial access time), while the bubble is fetching 256 bytes the EEPROM could deliver 65,536 bytes. Data rate does not imply direction. This is to say that data rate does not apply only to reads of data but also to data writes. For a bubble memory, read and write data rates are equal, but the rates differ when EEPROMs are used. Read data rates were discussed above. Write data rates in EEPROMs are a bit more complex. In high density EEPROMs, byte write times and page write times are the same. A "page" is 64 consecutive bytes of data. This page of data can be loaded as fast as 350 nanoseconds per byte, thus a page load would take 22.4 microseconds. After this time, a maximum of 10 milliseconds is required for the write cycle to complete. The microprocessor's write data process must halt during this 10 milliseconds until the device is again ready to load another page and begin the 10 millisecond write sequence again. This would imply a write data rate of 350 nanoseconds per byte "burst-mode" with a maximum of 64 bytes or an over all rate of 6400 bytes per second. This 6400 bytes per second rate is comprised of one hundred 10 millisecond write sequences of 64 bytes. While 6400 bytes per second (this would be 51.2K bits per second) is about half the speed of the bubble's write data rate it can be improved many fold for systems using multiple EE Devices. In the case of medium to large arrays, which would be the case in mass storage applications, the common approach is to decode chip selects from the high-order address inputs (see figures 2 and 3). But positioning the chip select decoder in the address space immediately above the page address inputs would allow each consecutive device to store the next logical page. Applying this approach to a 4 megabit array, system addresses A₀ to A₅ would go directly to A₀ to A<sub>5</sub> inputs of the EEPROMs. For an array of 16 E<sup>2</sup> devices, requiring 4 address inputs to select the 16 devices, system addresses A6 - A9 would go to a 4 to 16 decoder network, providing the 16 chip selects required. System address A<sub>10</sub> would go to address A<sub>6</sub>, system address A<sub>11</sub> to address A<sub>7</sub>, continuining thru system address A<sub>18</sub> to address A14. The 10 msec write cycle would continue independently in each device while the system was continuing to write logically consecutive pages in the other devices. This makes the page size 1024 bytes, thus the system should stop writing and wait for the write cycle to complete after 1024 sequential bytes had been written. For a 4 megabit array (sixteen 256K EEPROMs), this design approach would produce a data rate in write mode of greater than 100,000 bytes per second or 6½ times the bubble's write data rate. Temperature sensitivity is often a major design consideration. This is very true for military, industrial and space applications. These designs often require operation or at least storage down to -55 degree C and as high as 125 degree C. Bubble memories have problems at temperature extremes and often specify their minimum temperature for operation a few degrees above 0 C. This does not comply with standard commercial grade temperature ranges and falls far short of either military or industrial grade temperature ranges. Similar problems exist at high temperature. We commonly see maximum temperature for operation between +30 degree C and +50 degree C. Even the +50 degree C falls for short of the commercial temperature specification of +70 degree C. Needless to say both military and industrial temperature ranges are completely missed. EEPROMs operate over the entire commercial, industrial and military temperature ranges. Clearly, EEPROMs share the intrinsic non-volatility of bubble memories without the disadvantages in speed, power consumption and temperature range. Figure 1 compares the important attributes of the two technologies. Complete technical information is contained in Seeq's 28C256 datasheet. # DECODING METHOD TO ENHANCE WRITE CYCLE DATA RATE Figure 3. SEEQ Technology, Incorporated # USING HIGH SPEED CMOS EEPROMS WITH HIGH PERFORMANCE MICROPROCESSORS. October 1987 APP. NOTES # Using High Speed CMOS EEPROMs with High Performance Microprocessors. Satisfying ever increasing demands on microprocessor throughout can be achieved in several ways, the simplest of which is to increase system clock frequency. However, this technique yields higher performance only if the remainder of the system is capable of operating at the higher rate. Memory devices on the system must be able to respond to the accelerated transfer rate to avoid insertion of wait states. Speeding up clock rates without decreasing access times will generally cause the microprocessor to wait faster. The 38C16 and 38C32 high speed CMOS EEPROMs from SEEQ technology are designed to satisfy the performance requirements of high performance microprocessors. The 38C16 and 38C32 are 2K x 8 and 4K x 8 bit CMOS EEPROMs manufactured using SEEQ's advanced 1.25 micron CMOS process. Seeq's proprietary oxynitride process and patented differential Q cell™ design give the parts fast access times and high endurance. The 38C16/32 are ideal for high speed applications requiring non-volatility and in-system reprogrammability. Both commercial and military temperature range products are available. # **Device Features:** # **Read Operation:** 38C16 and 38C32 are available in access times ranging from 35 ns to 70 ns. The operational mode table is shown in Table 1. Read operation for the devices is similar to any standard memory device. Chip enable access times are faster than address access times (see data sheet) which can be a significant advantage in high speed microprocessor designs. #### 38C16/32 OPERATIONAL MODES | MODE PIN | CE | ŌĒ | WE | I/O | |------------------|----------------------------------------------|----------------------------------------------|------------------------|----------------------------------------------------------------------------------| | Read | V <sub>IL</sub> | VIL | ViH | Dout | | Standby | V <sub>IH</sub> | Х | Х | HI Z | | Write | V <sub>IL</sub> | V <sub>IH</sub> | VIL | D <sub>IN</sub> | | Write<br>Inhibit | X<br>V <sub>IH</sub><br>X<br>V <sub>IL</sub> | X<br>X<br>V <sub>IL</sub><br>V <sub>IL</sub> | VIH<br>X<br>VIH<br>VIL | HI Z/D <sub>OUT</sub><br>HI Z<br>HI Z/D <sub>OUT</sub><br>No Operation<br>(HI Z) | X: Any TTL level Table 1. Q Cell is a trademark of SEEQ Technology, Inc. #### Write Operation: The write operation is similar to static RAM. Because of the fast address and data latches, the write data latch cycle is as fast as a read cycle. The address is latched on the falling edge of CE or WE whichever occurs last and data is latched on the rising edge of CE or WE whichever occurs first. After the data is latched the built-in timer completes the non-volatile write cycle within a maximum time of 5 ms. A typical device has a write cycle time faster than the maximum specified 5 ms. The 38C16/32 feature DATA polling to enable the user to optimize write time. During the internal write cycle, the complement of bit 7 of the data byte written is presented at the output I/O<sub>7</sub> when a read is performed. Once the write cycle is completed, true data is presented at the outputs. A software 'polling' routine (see fig. 1) can be used to determine write cycle completion. The data bit 7 polling cycle specifications are the same as a read operation. During data polling, the addresses are a don't care. ## Write data protection: 38C16 and 38C32 provide protection against false write during powerup/down using on chip circuitry. Writing is prevented under any one of the following conditions: - 1. When V<sub>CC</sub> is below write inhibit voltage V<sub>WI</sub>. - 2. A high to low write enable transition has not occured when V<sub>CC</sub> is between V<sub>WI</sub> and V<sub>CC</sub> min. 3. WE, CE or OE are in TTL logical states other than those specified for byte write in the mode table (Table 1). 38C16 and 38C32 feature an on-board bandgap voltage level detector. The detector disables the EEPROM write circuitry whenever V<sub>CC</sub> falls below write inhibit voltage Vwi. The internal charge pump (voltage multiplier) is disabled, preventing the high voltages which are necessary for the programming cycle from being generated. It is impossible for data corruption to occur when the charge pump is disabled. Seeq's EEPROMs are guaranteed to be write disabled when V<sub>CC</sub> falls below write inhibit voltage Vwi. Vwi is between 3.8 to 4.25 V over the military temperature range. Figure 1. BYTE WRITE WITH DATA POLLING. Since present day systems employ a mixmatch of both TTL and CMOS components, it is recommended that external hardware write protection circuitry be used in addition to the on-board protection circuitry just described. This is needed to eliminates false writes when $V_{\rm CC}$ is between 3.8 to 4.5 V (see Application Note 11). Absolute protection from false writes can be thus achieved while having the added benefit of being totally transparent to the system software. # System Interface examples: MIL-STD-1750A is the U.S. Air Force's instruction set for 16-bit microprocessors embedded in avionic weapon systems. This standard is also used by the Navy, Army and NATO. Typical 1750A applications involve real-time avionic applications in systems incorporated into aircraft, missiles and even ships or ground vehicles. The standard specifies the microprocessor architecture and instruction set. Also defined are two memory addressing modes, a standard mode of Figure 2. MDC281 INTERFACE TO 38C16/32 64K-word direct addressing and an optional expansion mode of 1-Mword direct addressing. The latter mode is segmented into 256 blocks of 4K-words each. The 38C16 and 38C32 offer an excellent fit for 1750A processors and give system designers/programmers a wider array of choices to come up with the next generation of flexible and more powerful adaptive systems. #### MDC281 MIL-STD-1750A CPU Module: The McDonnell Douglas MDC281 is a certified MIL-STD-1750A(Notice 1) 16-bit CPU consisting three custom CMOS/SOS LSI chips MDC17501 (Execution unit), MDC 17502 (Control unit) and MDC 17503 (Interrupt unit) mounted on and interconnected within a ceramic substrate. The MDC281 CPU is designed for military avionics applications like sensor data processing, operation and control of weapons systems. The CPU is particularly suitable for embedded applications requiring less than 64Kwords of memory. #### 38C16/32 Interface: A typical MDC281 interface to 38C16/32 memory is shown in fig 2. 38C16-70 or 38C32-70 with a maximum address access time of 70 ns can be used without wait states in the memory subsystem for a 20 MHZ MDC281. For a complete description of pin assignments and signal functions refer to the MDC281 data sheet. Each machine cycle consists of a minimum of 5 OSC periods. The synchronization clock (SYNC) output high to low transition signals the start of a new machine cycle and is used as the timing reference. SYNC low indicates that address is on the AD bus. The AD bus is a bidirectional multiplexed Address and Data bus (AD00 - AD15). This bus is shared between the external system and the internal module resources and hence to avoid bus contention, the AD bus must be isolated from the external system using a bidirectional transceiver. Data Direction signal DD is used for transceiver direction control. DD low indicates read transfer. while high indicates a write transfer. High to Low transition of the address strobe AS is used to latch Address into a transparent latch during AD bus de-multiplexing. All transfers between the module and the memory are referenced to the AS and DS bus control signals and are characterized by IN/OP low and M/IO, CD high. Control Direction signal CD is used to control direction of the control signal transceiver. This signal goes high to indicate that the module is driving the AS, DS, M/IO, RD/WR and IN/OP signals. #### **Read Operation:** Read transfers begin with address being placed on the AD bus immediately following SYNC high to low transition. This address is assured to be valid for the cycle by latching it in a transparent latch on the high to low transition of AS. The DD signal is high during this portion of the transfer. RD/W indicates direction of transfer. During read (fig. 3) the AD bus drivers are placed in a high impedance state at the low to high transition of SYNC to give the memory access to the bus. Next DS signal goes low and is used by the memory system to generate output enable (OE). DD also goes low shortly after DS goes low and this signal reverses the direction of the AD bus transceivers. The memory then pulls RDY low to conclude the transfer. Read data from the 38C16/32 is latched into the module on the SYNC high to low transition. #### Write Operation: Write is indicated by $RD/\overline{W}$ going low (fig. 4). The address is replaced by data when SYNC transitions from low to high. Next, the DS signal goes low and is used by the memory system to generate WE. Data is valid at the low to high transition of DS and is latched into the 38C16/32. DD stays high for the duration of a write transfer. The memory system pulls RDY low to conclude the transfer. Figure 3. MDC281 READ CYCLE Figure 4. MDC281 WRITE CYCLE #### Fairchild 9450: Fairchild 9450 is single chip solution implementing the complete MIL-STD 1750A instruction set architecture (ISA) and its floating point standard. It allows addressing of up to 2M words of memory and with the addition of the F9451 Memory management unit (MMU), up to 16M words of memory. #### 38C16/32 Interface: A typical minimal configuration 38C16/32 memory subsystem interface is shown in fig. 5. The 20 MHz F9450 provides for a 90 ns memory access time without wait states. Hence, 38C16-70 or 38C32-70 with a maximum address access time of 70 ns can be used in the memory subsystem. Bus cycles are a minimum of 4 or 5 states long. Memory and $\overline{1/0}$ cycles are identical and the status of the $M/\overline{10}$ line distinguishes the two cycles. State $S_0$ is used for bus acquisition. This state is followed by $S_1$ state. After the start of $S_1$ state, the CPÜ outputs the address after a delay. At the end of $S_1$ , RDYA input is sampled. If RDYA is low the CPU stays in $S_1$ , extending the address phase of the bus cycle. Otherwise, it proceeds to states $S_2$ followed by $S_3$ . Figure 5. F9450 MEMORY INTERFACE Figure 6. F9450 READ CYCLE Figure 7. F9450 WRITE CYCLE SeeQ Technology, Incorporated #### **Read Operation:** STRBA signal is pulled low in state S₂ (fig. 6). The high to low transition of this signal is used to latch the memory address. The CPU the pulls STRBD output low and prepares to receive read data from 38C16/32 by turning the address/data bus around. STRBD is used to enable data from the memory. # Write Operation: During write cycles the CPU starts driving the bus with the write data immediately after the address (fig. 7). $\overline{STRBD}$ signal is activated during $S_3$ , allowing enough write data setup time to $\overline{STRBD}$ falling edge and hold time for the rising edge of $\overline{STRBD}$ to write data. At the end of $S_3$ RDYD is sampled, and if low, state $S_3$ is continued extending the data phase. If the signal is sampled high the write cycle is terminated. #### **Software Considerations:** Examples of hardware interface of MIL-STD-1750A microprocessors to 38C16/32 have been shown, 38C16/32 have a built-in timer to control the internal non-volatile write cycle. The parts feature an automatic erase before write. The write cycle takes a maximum of 5ms/byte. System software has to take into account this byte write time of the EEPROM. The system writes to the EEPROM and then follows the write with a polling routine as shown in fig. 1 to determine the end of the EEPROM internal write cycle. If the system application demands that the 5ms write time be utilized usefully, the technique shown in fig. 8 can be used. The on-board timers A or B can be used. These timers can be used to timeout the 5ms write time of the EEPROM and programmed to interrupt the CPU. The CPU can thus carry out other tasks while the internal write cycle of the EEPROM is in progress. # **DSP Applications:** Present day DSP processors are finding a wide range of applications like Encryption/Decryption, voice-band, precision servo control, pattern recognition, adaptive control and intelligent filtering. Most of today's applications use ROM or EPROM based memories to store algorithms and as a result use is restricted to applications that utilize fixed algorithms and co-efficients. Adaptive algorithms must use RAM, thus forcing the processor to repeat its adaption sequence each time power is turned on. Seeq's high speed CMOS EEPROMS 38C16 and 38C32 present an excellent fit for many of today's DSP processors and open the door for system designers and programmers. Figure 8. EEPROM BYTE WRITE SEQUENCE USING SOFTWARE CONTROLLED TIMER #### TMS320C25: The TMS320C25 is a high performance digital signal processor featuring a single accumulator and a Harvard type architecture in which program and data are implemented in separate address spaces. The processor features on-chip data RAM of 544 words, on-chip program ROM of 4K words and supports direct addressing of up to 64K words of external program memory and 64K words of external data memory. An on-chip serial port provides direct communication capabilities with serial devices. For protyping, system expansion, external memories may be required. The 38C16/32 can be used as program memory and offer the ability to implement adaptive algorithms because of their reprogrammability. #### 38C16/32 Memory Interface: The TMS320C25 distinguishes between program memory and data memory spaces using PS and $\overline{\rm DS}$ signals. For a detailed description of pin assignments and their functions refer to the 320C25 data sheet. The crystal or external clock source is divided internally by the 320C25 to produce a four phase clock. All bus activity is referenced to the four-phase clock. The interface discussed here is for a TMS320C25 running at 40 MHz. Fig. 9 shows 38C32-35 used as program memory. The 35ns maximum address time of the 38C32 satisfies the memory performance requirements of the 320C25. #### **External Read Cycle:** During the beginning of machine cycle (fig. 10) clock quarter-phase1, the 320C25 begins driving the address bus and one of the memory space select signals PS or DS. R/W is driven high to indicate a read cycle. At the beginning of quarter phase2. STRB goes low to indicate valid address. STRB is used with R/W to state memory read enable signal. After decoding the address, the memory system must set up READY during quarter-phase2. READY is sampled by the 320C25 at the beginning of quarter-phase3. If READY is sampled high, read data from the memory is clocked in at the end of quarter-phase3. Ready can be pulled high permanently, if the system components used do not require wait states. At the beginning of quarter-phase4 STRB is deasserted. The read cycle is terminated with the de-activation of the address bus and PS, DS. Care must be taken to avoid bus conflicts when a read cycle is followed by a write cycle. The 38C32 has a 15 ns max disable time and hence will not cause bus conflict. #### **External Write Cycle:** The external write cycle is similar to the read cycle described above, with the following differences: R/W is driven low indicate an external memory write. STRB is used with R/W to gate write enable signal. Write data is placed on the bus at the start of quarter-phase2. STRB is deasserted at the beginning of quarter-phase4 and the write cycle ends with the de-activation of address bus and PS, DS. As before, care must be taken to avoid bus conflict when a write cycle is followed by a read cycle. Since STRB is used to enable the 38C32, potential bus conflict is avoided. Figure 9. TMS320C25 MINIMAL EXTERNAL MEMORY INTERFACE Figure 10. TMS320C25 READ AND WRITE CYCLES #### **Software Considerations:** When 38C16 or 38C32 are used as program memory, the system can take advantage of the easy reprogrammability of these devices. Code or Program coefficients can be easily altered to implement adaptive systems. The 38C16/32 byte write time of 5ms max should be accommodated by the system software (fig. 11). The on-chip timer can be utilized to timeout the byte write time. A timer interrupt is generated every time the timer decrements to zero. The period register (PRD) can be used if necessary, so that interrupts can be programmed to occur at regular intervals. Using the 38C16/32, remote down-load capabilities can be provided to the system using the onchip serial port. Object code can be downloaded into RAM at high speed and then written into the EEPROMs from the RAM. Typical DSP algorithm implementations need up to 4K words of program space. Using the 38C16 or 38C32 only two packages are required thus minimizing package count. Figure 11. TMS320C25 WRITE SEQUENCE FOR 38C16/32 EEPROM WRITE. # Communications Products Application Brief # 28 # EEPLD's INTERFACE IBM PC BUS WITH THE EDLC® 8003 August 1988 # **Ethernet/Cheapernet Controller Design** PC/AT personal computers can be networked together via 10 Megabit per second Ethernet/Cheapernet IEEE 802.3 CSMA/CD protocol using the SEEQ 8003 Ethernet Datalink Controller (EDLC®) and the SEEQ 8020 Manchester Code Converter (MCC™). As the PC Bus data rate is typically one byte per microsecond and interrupt latency may be hundreds of microseconds, a FIFO buffer memory is required to capture Ethernet data frames which can come at any time. In this application brief, the FIFO buffer consists of an economical industry standard 8K byte static RAM together with SEEQ EEPLD20RA10Z electrically erasable programmable array logic devices. The EEPLD devices provide handshake/arbitration control logic between the FIFO, EDLC and PC Bus. Additionally, the EEPLD devices provide the memory address decode logic from the PC Bus. A system block diagram for the Ethernet Controller is shown in Figure 1. #### FIFO RAM Buffer The FIFO RAM buffer is divided into four 2K byte sections as shown in Figure 2. Incoming Ethernet data frames range from 60 to 1514 bytes which are loaded into the RAM at locations 0, 2048, 4096, and then back around to 0. The PC must unload these frames before the fourth frame overwrites the first frame. More frames could, of course, be buffered by increasing the RAM size to, say, 32K bytes. The PC is aware of the location of the frames by keeping count of the EDLC Receive End of Frame interrupts or by closely watching the status of incoming frames in the EDLC Receive Status Register. #### **Rx Counter** The FIFO RAM address is supplied by the RX Counter (EEPLD) during EDLC receive data transfers. This counter is reset to 0 on PC IO Write Command "ResetRxCounter". It is incremented on EDLC RxRD unless RxTxEOF in which case it is advanced to the next 2K boundary (0 if address greater than 4K). #### **Tx Counter** The FIFO RAM address is supplied by the Tx Counter (EEPLD) during EDLC transmit data transfers. This counter is loaded by the PC with Control/Status P **EEPAL** C Control **EDLC** 1 Logic 8003 Α Т В **FIFO** U RAM 8Kx8 S Data MCC 8020 AUI Figure 1. Ethernet Controller System Figure 2. FIFO RAM Partitioning EDLC is a registered trademark of SEEQ Technology, Inc. MCC is a trademark of SEEQ Technology, Inc. address 8191 minus the frame byte count. It is incremented on EDLC TxWR. On arriving at the terminal count, 8191, an RxTxEOF signal is supplied to the EDLC, signaling the end of the frame. The Tx Counter is used by the PC to read out Receive frames. Simultaneously, the Rx counter may be receiving a new frame while the current frame is being transferred to the PC. Care must be taken in the software design to assure that a transmit frame is completed before using the Tx counter for an Rx read out. The Tx Counter is incremented automatically when the PC IOR read signal executes a read byte. #### PC Bus Decode EEPLD devices decode the PC Bus Address, IO Read, and IO Write signals to provide PC access to the EDLC 8003, FIFO RAM, Rx Counter, Tx Counter, and miscellaneous controls such as reset, TxMode and LoopBack. #### **Bus Transceivers** Data bytes are transferred to and from the PC. FIFO RAM, and EDLC 8003 on the Data D0..D7 bus via Transceiver 74LS245 and are controlled by EEPLD signals DIR1 and G1. Control/Status bytes are transferred to and from the PC and EDLC 8003 on the CMMD D0..D7 bus via Transceiver 74LS245 and are controlled by EEPLD signals DIR2 and G2. # Attachment Unit Interface, AUI The Ethernet Controller Design provides a physical data link between the PC and the AUI interface. The six AUI signals Rx+, Rx-, COLL+, COLL-, Tx+, and Tx- will drive up to 50 meters twisted pair transmission line to another Controller as demonstrated by this application brief or to a Media Attachment Unit (MAU) for communication over single wire coax Standard Ethernet cable. The addition of a transceiver chip and electrical isolation makes possible support of Cheapernet. # PC Implementation on Half Card The Ethernet Controller has been implemented on an IBM PC expansion board using less area than that required for a half card. The schematic diagram for the design is shown in Figure 9. # Designing with SEEQ EEPLD's The EEPAL20RA10Z devices provide the glue to hook the EDLC, MCC, and FIFO RAM to the PC bus. The design methodology utilizes PC based assemblers such as PALASM® ABEL™ CUPL™ or MINC™ to transform equations and simulations into JEDEC link maps and test vectors. In this application brief, PALASM2 is chosen. The design specifications are shown in Figure 5. ## Testing the Design Four software programs demonstrate the operation of the Ethernet Controller design. The source language chosen is Turbo PASCAL 4.0™ (Borland International). PC bus operations are implemented using the PORT instructions: PC IO Write: Port[Address] := Data;PC IO Data := Port[Address]; Read: The software programs are illustrated in Figure 11. #### **RAM Test** The basic PC operations of memory address decode, load/increment Tx Counter, Read and Write RAM are exercised by this test. The 8192 RAM locations are loaded with numbers 0 thru 4095 in pairs of bytes, then read back for comparison check. # LoopBack Test The EDLC 8003 is tested by transmitting a frame to itself in LoopBack Mode. The frame received is compared with the frame that was transmitted. #### Continuous Transmit/Receive Test Using two Ethernet Controllers in two PC's, random frames are continuously transmitted from one controller to the other and echoed back, while error status is checked and errors are counted. #### Hello Hello PC to PC Terminal Emulation Two PCs are configured as terminals as shown in Figure 3., allowing simultaneous frames to be passed back and forth at each operators discretion. Figure 3. PC to PC Terminal Emulation # Command Register EEPAL U8 Figure 4. Command Register Bit Map #### Address Map Hex Read Write Add (IOR) (IOW) A0..A9 Station Add 0 300 301 Station Add 1 302 Station Add 2 303 Station Add 3 **EDLC 8003** 304 Station Add 4 305 Station Add 5 306 **Rx Status Rx Command** Tx Status Tx Command 307 308 Command Reg EEPAL U3 U4 LD Tx A0..A7 EEPAL U9 309 30A LD Tx A8..A12 EEPAL U9 U10 30B Unused 30C RAM Read RAM Write RAM 8kX8 Figure 5. Address Map Build Your Own Ethernet/Cheapernet Controller Using the SEEQ EDLC, MCC, and EEPLDs, you can build your own Ethernet/Cheapernet Controller. Contact you local SEEQ representative for a PC/XT/AT floppy disk containing the EEPLD Design Specifications and the EDLC Demonstration software as described below: EDLC.EXE EDLC.PAS EEPALU3.PDS EEPALU3.JED **EEPALU4.PDS** EEPALU4.JED EEPALU6.PDS EEPALU6.JED EEPALU7.PDS EEPALU7.JED **EEPALU8.PDS** EEPALU8.JED EEPALU9.PDS EEPALU9.JED EEPALU10.PDS EEPAL103.JED MAKE.BAT Figure 6. Ethernet/CheaperNet Controller Block Diagram Figure 7. RxRDY/RxRD Handshake Waveforms and Truth Table. - 1.RxRDY INACTIVE NO RECEIVED DATA EXISTS IN THE EDLC CHIP. $\overline{\text{RxRD}}$ , $\overline{\text{RxWE}}$ , $\overline{\text{RxCS}}$ AND $\overline{\text{RxWR}}$ ARE IN AN INACTIVE STATE. - 2.THE PLD20RA10Z SAMPLES AN ACTIVE HIGH RXRDY,AT LEAST ONE RECEIVED DATA BYTE EXISTS IN THE EDLC FIFO BUFFER. RXRD GOES ACTIVE LOW. - 3.THE STATE MACHINE OUTPUTS RXWE, RXCS AND RXWR GO LOW. RXCS AND RXWR CONTROL THE RAM INPUTS TO ENABLE AN ACTIVE WRITE CYCLE. - 4.RXCS AND RXWR GO INACTIVE TO END THE RAM WRITE CYCLE. - 5.RXRD AND RXWE GO INACTIVE HIGH TO COMPLETE THE HANDSHAKE CYCLE. - 6.RxRDY STAYS INACTIVE LOW. ALL OUTPUTS RXRD, RXWE, RXCS AND RXWR HOLD IN AN INACTIVE STATE. - 7 -11.IF RXRDY GOES HIGH THEN THE STATE MACHINE WILL REPEAT THE HANDSHAKE CYCLES WRITING TO THE RAM UNTIL RXRDY GOES INACTIVE AGAIN. # TRUTH TABLE: # RXRDY RXRD RXWE RXCS | L | Н | Н | Н | ;IDLE STATE NO HANDSHAKE ACTIVITY. | |---|---|---|---|------------------------------------| | Н | L | Н | н | ;RXRD ACKNOWLEDGES ACTIVE RXRDY. | | X | L | L | L | ;RXWE GOES LOW WITH RXCS. | | X | L | L | L | ; RxCS GOES INACTIVE AFTER WRITE. | | L | Н | н | н | ONE HANDSHAKE CYCLE IS COMPLETE. | Figure 8. Design of the RxRDY/RxRD Handshake Logic: #### **EQUATIONS:** RXRD := RXRD \* RXWE \* RXCS \* RXRDY ;HOLDS RXRD HIGH WHEN RXRDY IS INACTIVE. + RxRD \* RxWE \* RxCS ;TOGGLES RxRD INACTIVE AFTER **ACTIVE CYCLE.** + RxRD \* RxWE \* RxCS ;HOLDS RxRD HIGH WHEN THE PC IS ACCESSING MEMORY. RxWE := RxWE\*RxRD\*RxCS ;TOGGLES RxWE INACTIVE AFTER **ACTIVE CYCLE.** + RXWE\*RXRD\*RXCS ;HOLD RXWE INACTIVE WHILE NO RxCS := RxCS\*RxWE\*RxRD ;TOGGLES AFTER STATE 2 IN THE WAVEFORM DIAGRAM. PROGRAMMABLE POLARITY IS USED ON THIS OUTPUT. + G2\*DIR2 GOES LOW FOR PC READ CYCLES. RxWR := RxRD\*RxWE\*RxRD ;RxWR GOES LOW AFTER STATE 2 IN WAVEFORM DIAGRAM. PROGRAMMABLE POLARITY USED ON THIS OUTPUT. Figure 9(a). Schematic Diagram, PC Bus and Address Decode Figure 9(b). Schematic Diagram, Tranceiver and RAM SEEQ Technology, Incorporated Figure 9(c). Schematic Diagram, Tx and Rx Address Counters /IOR /CS8003 VCC 40 ΑO 2 ΑO A2 /CS TXD EDLC /RD TxRET **TXRET 8003** /WR RxTxD0 U12 /CdSt0 DATA DO..D7 RxTxD0 /CdSt0 RxTxD2 /CdSt2 33 CMMD D0..D7 /CdSt3 VCC +57 RxTxD3 /EDLCR /EDLCRST /RXRD RxTxD4 /CdSt4 31 TXCLK RxTxD5 /CdSt5 /RXWE 3 30 /CdSt6 RxTxD6 /G1 20RA10Z RxTxD7 /CdSt7 28 DIR1 19 GND 14 /TxC RxC SYSCLK RXDC /QY /TxWR RxDC 26 INT7 TXRDY Shake /QX 16 TxRDY INT 25 TXMODE /TXWR 17 RxTxEOF COLL RXTXEOF /RXWR /RxRD /RESET IORDY CSN GND 11 19 22 GND 12 GND /OE GND 20 vss RXD 13 GND 21 /RXWF RXTXEO IORDY MODE1 vcc 20 GND GND 2 GND 19 /LPBK 3 /LPBK Tx-18 TxD Rx-MCC /TxC 16 8020 CSN TxEN U13 COLL X1 RxC Х2 13 9 RxD COLL+ 12 GND 10 VSS COLL-AUI Cable\* Figure 9(d). Schematic Diagram, EDLC and MCC \*Note resistor termination as shown in 8020 data sheet Figure 10. EEPLD Design Specification # Address Decode 1 Logic Gates Example of selected Boolean Equations: | PATTERN<br>REVISION<br>AUTHOR<br>COMPANY | DECODE_1<br>U3<br>01<br>PEER RESEARCH.<br>PEER RESEARCH.<br>30TH APRIL 1988. | |------------------------------------------|------------------------------------------------------------------------------| | | | #### CHIP DECODE PAL20RA10 | PINS | 1 | 2 | 3 | 4 | 5 | 6 | |-------|------|---------|------|-----|--------|-----| | | /PL | /IOW | /IOR | A0 | A1 | A2 | | ;PINS | 7 | 8 | 9 | 10 | 11 | 12 | | | A3 | A4 | A5 | A6 | SEL | GND | | ;PINS | 13 | 14 | 15 | 16 | 17 | 18 | | | /OE | /CMMD | NC | /G1 | DIR1 | /G2 | | ;PINS | 19 | 20 | 21 | 22 | 23 | 24 | | | DIR2 | /CS8003 | LD0 | LD1 | /CSRAM | VCC | Address decode PAL20RA10 U3 is designed generate the enable inputs and direction control of two 74LS245 bi-directional buffer circuits. Also, to create an I/O mapped control load input to the transmit counters, i n addition to giving select inputs to the RAM buffer and 8003 EDLC device select inputs to the RAM buffer and 8003 EDLC device. The enable signal G2 selcts a data path to and from the 8003 EDLC device. Data read and write is controlled by the DIR2 signal. The 8003 internal registers are selected in the I/O mapping scheme address 0300 to 0307. The second 74LS245 is selected in the memory map 0308 to 030F and enables a bidirectional path to the 84 and enables a bi-directional path to the 8k byte RAM buffer store and the RXTXD0-D7 I/O path to and from the 8003 device. | G2 | = SEL*/A6*/A5*/A4*/A3*IOR<br>+ SEL*/A6*/A5*/A4*/A3*IOW<br>+ SEL*/A6*/A5*/A4*A3*/A2*IOR<br>+ SEL*/A6*/A5*/A4*A3*/A2*IOW | ;ADDRESS<br>;SELECT<br>;300 TO<br>;30B | |--------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | /DIR2 | = SEL*/A6*/A5*/A4*/A3*IOR<br>+ SEL*/A6*/A5*/A4*A3*/A2*IOR | ;READ ONLY<br>;300 - 30B<br>;(30B UNSUED) | | G1 | = SEL*/A6*/A5*/A4*A3*A2*IOR<br>+ SEL*/A6*/A5*/A4*A3*A2*IOW | ;ADDRESS<br>;SELECT<br>;30C TO | | /DIR1 | = SEL*/A6*/A5*/A4*A3*A2*IOR | ;30F DIR<br>:READ ONLY | | CS8003 | = SEL*/A6*/A5*/A4*/A3*iOR<br>+ SEL*/A6*/A5*/A4*/A3*iOW | ;SELECT<br>;8003 300<br>;TO 307 | | CMMD | = SEL*/A6*/A5*/A4*A3*/A2*/A1<br>*/A0*IOW | RESET EDLC<br>ADDRESS 308 | | CSRAM | = SEL*/A6*/A5*/A4*A3*A2*/A1<br>*/A0*IOR<br>+ SEL*/A6*/A5*/A4*A3*A2*/A1<br>*/A0*IOW | RAM SELECT<br>30C<br>ENABLES WRITE<br>FROM PC | | LD0 | = SEL*/A6*/A5*/A4*A3*/A2*/A1<br>*A0*IOW | LOAD DO-D6<br>ADDRESS 309 | | LD1 | = SEL*/A6*/A5*/A4*A3*/A2<br>*A1*/A0*IOW | LOAD D7, D0<br>TO D4<br>ADDRESS 30A | SIMULATION TRACE\_ON /IOR /IOW END FOR K := 0 TO 1 DO BEGIN IF K = 1 THEN BEGIN SETF A2 /A1 /A0 END FOR J := 0 TO 3 DO BEGIN IF J = 0 THEN BEGIN SETF /AO /A1 END IF J = 1 THEN BEGIN SETF AO END IF J = 2 THEN BEGIN SETF /AO A1 END IF J = 3 THEN BEGIN SETF AO END FOR I := 1 TO 2 DO BEGIN SETF IOR/IOW IOR/IOW /IOR IOW SETF ĔND END END TRACE\_OFF TRACE ALL SIGNALS ENABLE OUTPUT DISABLE PRELOAD. SET 10W 10OR INACTIVE ADDRESS INPUT TO ZERO SEL ACTIVE. ADDRESS A0 - A3 IS 11NCREMENTED FROM 0 TO F HEX IN LOOPS L, K, J. IN LOOP ITHE IOW AND 1OR ARE TURNED ON AND OFF IN ANTIPHASE. # Figure 10. EEPLD Design Specification #### Address Decode 2 | TITLE PATTERN REVISION AUTHOR COMPANY DATE | DECODE_2<br>U8<br>01<br>PEER RESEARCH<br>PEER RESEARCH<br>30TH APRIL 1988. | |--------------------------------------------|----------------------------------------------------------------------------| | ; | | #### CHIP DECODE PAL20RA10 | PINS | 1 | 2 | 3 | 4 | 5 | 6 | |-------|-------|---------|----------|-------|-------|--------| | | /PL | /AEN | A7 | A8 | A9 | D0 | | ;PINS | 7 | 8 | 9 | 10 | 11 | 12 | | | D1 | D2 | D3 | RESET | /CMMD | GND | | ;PINS | 13 | 14 | 15 | 16 | 17 | 18 | | | /OE | /IOW | /CSRAM | /RXWR | /WE | TXMODE | | ;PINS | 19 | 20 | 21 | 22 | 23 | 24 | | | RSTRX | /EDLCRS | ST /LPBK | TXRET | SEL | VCC | /AEN, address enable and A9, A8, A7, address inputs from the PC bus are gated to form SEL a chip select input to the lower order address decoder logic PAL20RA10 PATTERN U3. /CMMD input is a decoded signal from U3 at address location 308 which enable the data inputs D0, D1, D2 and D3. When D0 and CMMD are valid the 8003 EDLC chip is reset. D1 and CMMD reset the RX counters U6 and U7. A loop back test in the EDLC chip is enabled when D2 and CMMD are valid local testing of the interface is possible when this mode is selected. D3 and CMMD enable the EDLC device to mode 1 operation and D3 with a valid CMMD input enable the EDLC 8003 device to perform transimission over the interface. /AEN, address enable and A9, A8, A7, address to perform transimission over the interface. A composite RAM WE signal is generated from CSRAM and IOW or RXWR, for PC and RXCounter access respectively. :ACTIVE HIGH | SEL | = A9*A8*/A7*AEN | ADDRESS | |-----------------------------------------|-----------------------|---------------------------------------| | EDLCRST<br>EDLCRST.CLKF<br>EDLCRST.SETF | | RESET EDLC.<br>8003 LOGIC<br>PC RESET | | RSTRX | := D1 | RESET RECIEVE | | RSTRX.CLKF | = /CMMD | COUNTER. | | RSTRX.RSTF | = RESET | PC RESET. | | LPBK | := D2 | ENABLE | | LPBK.CLKF | = /CMMD | LOOPBACK | | LPBK.SETF | = RESET | PC RESET. | | TXMODE | := D3 | ENABLE EDLC | | TXMODE.CLKF | = /CMMD | FOR TRANS- | | TXMODE.SETF | = TXRET | PC RESET. | | WE | = IOW*CSRAM<br>+ RXWR | COMPOSITE<br>WRITE ENABLE<br>TO RAM. | | TRACE_ON | | |-------------------------------------------------------|----| | EDLCRST RSTRX LPBK SIGNALS TXMODE /WE | | | | | | IOW CSRAM RXWR : | | | RESET TXRET | | | SETF /AEN /CMMD A7 A8 A9 | | | /D0 /D1 /D2 /D3 | | | /IOW /CSRAM /RXWR ; | | | /RESET /TXRET ; | | | OE /PL ; SETF AEN ;TEST SEL OUTPUT | т | | SETF /A7 | • | | SETF A7 /A8 | | | SETF A8/A9 ; | | | SETF /AEN ; SETF CMMD :TEST EDLC RESET | т | | SETF DO :TEST RXRST | ' | | SETF /D0 D1 ;OUTPUT | | | SETF /D1 D2 ;TEST LOOPBACK<br>SETF /D2 D3 ;SELECT | | | SETF /D2 D3 ,SELECT, TXMODE | = | | SETF /CMMD | - | | SETF CSRAM IOW TEST WRITE MODI | Έ | | SETF /IOW ;SELECTION FOR SETF /CSRAM :THE RAM BUFFER. | , | | SETF RXWR : | ١. | | SETF /RXWR : | | | TRACE_OFF | | # Figure 10. EEPLD Design Specification #### Handshake Logic | TITLE PATTERN REVISION AUTHOR COMPANY DATE ; | HANDSHAKE_LOGIC<br>U4<br>04.<br>PEER RESEARCH.<br>PEER RESEARCH.<br>30TH MAY 1988. | |----------------------------------------------|------------------------------------------------------------------------------------| | ! | | #### CHIP HSHAKE1 PAL20RA10 | PINS | 1<br>/PL | 2<br>/EDLCRS | | 4<br>RXRDY | 5<br>/G1 | 6<br>DIR1 | |-------|----------|--------------|----------|------------|----------|-----------| | ;PINS | 7 | 8 | 9 | 10 | 11 | 12 | | | SYSCLK | TXRDY | TXMODE | RXTXEO | NC | GND | | ;PINS | 13 | 14 | 15 | 16 | 17 | 18 | | | /OE | IORDY | /RXWR | /TXWR | /QX | /QY | | ;PINS | 19 | 20 | 21 | 22 | 23 | 24 | | | NC | BXTXEO | FD /RXCS | /RXWE | /BXRD | VCC | Pins RXRDY and /RXRD perform the handshake operation between the 8003 ethernet interface and the PAL20RA10 the RXRDY high output from the 8003 chip tells the PAL20RA10 that there exists, at least one, data byte in the internal 16 byte FIFO. when this signal goes high it is sampled by the rising edge of TXCLK which is the transmitter clock output of the 8020 Manchester exceder delice the internal extent which is the respectory darker the strength of stren encoder device, the internal state machine output of /RXRD performs the handshake response, while /RXWE and /RXCS cycles through a write operation. The /RXWE signal is not used for RAM write operations it signal is not used for RAM write operations it is used here as an additional register to enable the correct sequence in the /RXRD RXRDY handshake state machine. It is /RXCS going active LOW that creates the RAM write operation. The TXRDY and /TXWR are the transmitter handshake signals. The EDLC 8003 sends a valid TXRDY signal when its internal 16 byte FIFO is empty. If the handshake operation is enabled by TXMODE then the process of reading data from the buffer RAM and writing to the 8003's fifo continues until an end of file (RXTXEOF) is generated by PAL20RA10 U10. Control of the buffer RAM is handled by RXCS and RXWE. RXCS is the RAM chip select signal that is active during write operations. It is gated with active during write operations. It is gated with two other signals in PAL20RA10 U5 to select the RAM during both read and write operations. TXMODE is enabled or disabled by software in the PC. | /RXRD | := RXRD*RXWE*/RXCS<br>+ TXWR<br>+ /RXRD*/RXWE*RXCS<br>+ /RXWE*/RXCS*/RXRD<br>*/RXRDY<br>= TXCLK<br>= EDLCRST | TOGGLE RXRD. WAIT TXWR. HOLD RXRD ACTIVE. HOLD RXRD IF RXRDY NOT TRUE. CLOCK RXRD. RESET RXRD. | |--------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------| | , | | | | /RXWE | := /RXRD*/RXWE*/RXCS<br>+ RXRD*RXWE*/RXCS<br>+ /RXRD*/RXWE*RXCS | ;HOLD RXWE.<br>;TOGGLE RXWE.<br>:HOLD RXWE. | | /RXWE.CLKF | = TXCLK | ; | | /RXWE.RSTF | = EDLCRST | • | | RXCS | := RXRD*/RXWE*/RXCS<br>+ G1*DiR1 | ENABLE RAM | | /RXCS.CLKF | = TXCLK | ; | | /RXCS.RSTF | = EDLCRST | ; | | RXWR | = RXRD*RXWE*RXCS | WRITE TO RAM<br>WHEN RXRD,RXWE | | IORDY | := G1*/RXRD | RXCS ACTIVE | | IORDY.CLKF<br>IORDY.SETF | = SYSCLK<br>= EDLCRST | ;ENABLE AND<br>:CONTROL U2 | | IORDY.TRST | = GND | DIRECTION. | | TXWR | := /TXWR*TXRDY*TXMODE<br>*/RXTXEOFD*/RXRDY*/RXRD<br>+ TXWR*QX | ;<br>;TXWR ACTIVE<br>D;IF TXRDY AND<br>;TXMODE SET. | |----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TXWR.CLKF<br>TXWR.RSTF | + TXWR*QY<br>= TXCLK<br>= EDLCRST | ; OX AND GY<br>; HOLD TXWR<br>; ACTIVE FOR<br>; THREE CLOCK | | QX | := /TXWR*TXRDY*TXMODE<br>*/RXTXEOFD*/RXRDY*/RXRD | CYCLES. TO | | QX.CLKF<br>QX.RSTF | */HXTXEOFD*/HXHDY*/HXHL<br>= TXCLK<br>= /TXMODE | ;WRITE CYCLE<br>;TIME. | | QY<br>QY.CLKF<br>QY.RSTF | := QX<br>= TXCLK<br>= /TXMODE | REGISTERS QX<br>AND QY STRETCH<br>TXWR. | | RXTXEOFD<br>RXTXEOFD.CLKF<br>RXTXEOFD.SETF | := RXTXEOF<br>= /TXWR<br>= /TXMODE | ; | | SIMULATION<br>TRACE_ON | TXCLK EDLCRST TXRDY<br>/TXWR /QX /QY RXRDY /RXRI<br>/RXWE /RXCS /RXWR /SYSCI<br>IORDY /G1 DIR1 | ;<br>;TRACE ON ALL<br>D ;SIGNALS.<br>LK ;<br>; | | SETF | /TXCLK /SYSCLK EDLCRST<br>/RXRDY OE /PL /G1<br>DIR1 /TXRDY TXMODE<br>/EDLCRST | SET IDLE MODE,<br>NO INCOMING DATA<br>FROM ETHERNET.<br>NO PC ACCESS. | | FOR I := 1 TO 8 D<br>BEGIN<br>SETF<br>SETF | TXCLK /SYSCLK<br>/TXCLK SYSCLK | CLOCK FOR EIGHT<br>PERIODS TO TEST<br>HOLD CONDITION. | | END SETF FOR J := 1 TO 2 E BEGIN FOR I := 1 TO 8 D BEGIN SETF IFI = 2 THEN BEC SETF END SETF | O<br>RXRDY<br>SIN<br>/RXRDY<br>TXCLK /SYSCLK | SET RECIEVER READY<br>8003 FIFO HAS DATA<br>FROM ETHERNET.<br>SET A LOOP FOR<br>SIXTEEN CLOCK<br>CYCLES. FOUR HAND-<br>SHAKE CYCLES TAKE<br>PLACE. RXRDY TURNS<br>OFF THEN ON AFTER<br>FRST AND THIRD | | SETF END END SETF FOR J := 1 TO 4 E BEGIN SETF FOR I := 1 TO 4 D BEGIN SETF SETF SETF | G1 | HANDSHAKE. TURN OF RXRDY SELECTION OF G1 BY DECODING ADD- RESS FROM PC TO TEST I/O READY SIGNAL. | | END<br>SETF<br>SETF<br>SETF<br>END | /G1<br>/TXCLK SYSCLK<br>TXCLK /SYSCLK<br>XMODE /RXTXEOF<br>DO<br>CLK | TURN OF PC SELEC-<br>TION. TURN OF END OFF<br>FILE TURN ON TXRDY<br>AND TXMODE TO TEST<br>THE TXRDY AND TXWR<br>HANDSHAKE FOR<br>SIXTEEN CYCLES. | # Figure 10. EEPLD Design Specification Rx Counter Q0..Q7 | TITLE PATTERN REVISION AUTHOR COMPANY DATE | RXCOUNTER_Q0-Q7<br>U6<br>04.<br>PEER RESEARCH.<br>PEER RESEARCH.<br>30TH MAY 1988. | |--------------------------------------------|------------------------------------------------------------------------------------| | | 00117 WIRT 1300. | #### CHIP COUNTER PAL20RA10 | PINS | 1 | 2 | 3 | 4 | 5 | 6 | |-------|------|--------|---------|---------|------|------| | | /PL | RSTRXD | C RXTXE | OF/RXRD | NC | NC | | ;PINS | 7 | 8 | 9 | 10 | 11 | 12 | | | NC | /RXWR | NC | NC | NC | GND | | ;PINS | 13 | 14 | 15 | 16 | 17 | 18 | | | /OE | CWY1 | Q7RX | Q6RX | Q5RX | Q4RX | | ;PINS | 19 | 20 | 21 | 22 | 23 | 24 | | | CWY0 | Q3RX | Q2RX | Q1RX | Q0RX | VCC | The receive counter has been designed to give a binary count output to the 8K RAM. Registers QORX - Q7FX are contained in PAL20RA10 U6 and registers Q8RX - Q12RX in U7. The carry outputs counter to point to the next location to the result of this signal is used to reset the counter after a complete data frame has been received | QORX<br>QORX.CLKF<br>QORX.SETF<br>QORX.TRST | := /QORX*/RXTXEOF<br>= /RXWR<br>= RSTRXDC<br>= RXRD | ;TOGGLE QORX WHEN<br>;RXTXEOF INACTIVE<br>;CLEAR OUTPUT<br>;HIGH - Z WHEN | |---------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | Q1RX | := /Q1RX*Q0RX*/RXTXEOF | | | Q1RX.CLKF<br>Q1RX.SETF<br>Q1RX.TRST | + Q1RX*/Q0RX*/RXTXEOF<br>= /RXWR<br>= RSTRXDC<br>= RXRD | ;HOLD Q1RX<br>;CLOCK Q1RX<br>;CLEAR OUTPUT<br>;HIGH - Z WHEN<br>;RXRD NOT ACTIVE. | | Q2RX | := /Q2RX*Q0RX*Q1RX<br>*/RXTXEOF | TOGGLE Q2RX | | Q2RX.CLKF<br>Q2RX.SETF<br>Q2RX.TRST | + Q2RX*/Q1RX*/RXTXEOF<br>+ Q2RX*/Q0RX*/RXTXEOF<br>= /RXWR<br>= RSTRXDC<br>= RXRD | | | Q3RX | := /Q3RX*Q2RX*Q0RX<br>*Q1RX*/RXTXEOF | TOGGLE Q3RX | | Q3RX.CLKF<br>Q3RX.SETF<br>Q3RX.TRST | + Q3RX*/Q2RX*/RXTXEOF<br>+ Q3RX*/Q1RX*/RXTXEOF<br>+ Q3RX*/QORX*/RXTXEOF<br>= /RXWR<br>= R\$TRXDC<br>= RXRD | HOLD Q3RX | | | | ;RXRD NOT ACTIVE. | |----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | CWY0 | = Q0RX*Q1RX*Q2RX*Q3R | CARRY PROPAGATE. | | Q4RX | := /Q4RX*CWY0*/RXTXEOF<br>+ Q4RX*/CWY0*/RXTXEOF | TOGGLE Q4RX | | Q4RX.CLKF<br>Q4RX.SETF<br>Q4RX.TRST | = /RXWR<br>= RSTRXDC<br>= RXRD | CLOCK Q4RX<br>CLEAR OUTPUT<br>HIGH - Z WHEN<br>RXRD NOT ACTIVE. | | Q5RX | := /Q5RX*Q4RX*CWY0<br>*/RXTXEOF | TOGGLE Q5RX | | Q5RX.CLKF<br>Q5RX.SETF<br>Q5RX.TRST | + QSRX*/Q4RX*/RXTXEOF<br>+ Q5RX*/CWY0*/RXTXEOF<br>= /RXWR<br>= RSTRXDC<br>= RXRD | | | Q6RX | := /Q6RX*Q5RX*Q4RX<br>*CWY0*/RXTXEOF | TOGGLE Q6RX | | Q6RX.CLKF<br>Q6RX.SETF<br>Q6RX.TRST | + Q6RX*/Q5RX*/RXTXEOF<br>+ Q6RX*/Q4RX*/RXTXEOF<br>+ Q6RX*/CWY0*/RXTXEOF<br>= /RXWR<br>= RSTRXDC<br>= RXRD | HOLD Q6RX | | CWY1 | = Q6RX*Q5RX*Q4RX<br>* Q3RX*Q2RX*Q1RX*Q0RX | CARRY PROPAGATE. | | Q7RX | := /Q7RX*CWY1*/RXTXEOF<br>+ Q7RX*/CWY1*/RXTXEOF | O7RX TOGGLE | | Q7RX.CLKF<br>Q7RX.SETF<br>Q7RX.TRST | = /RXWR<br>= RSTRXDC<br>= RXRD | CLOCK Q7RX<br>CLEAR OUTPUT<br>HIGH - Z WHEN<br>NOT ACTIVE. | | SIMULATION<br>TRACE_ON | /RXWR /RXRD RSTRXDC<br>RXTXEOF Q0RX Q1RX Q2RX<br>Q3RX CWY0 Q4RX Q5RX<br>Q6RX CWY1 Q7RX | TRACE ALL SIGNALS. | | SETF | RXWR RXRD RSTRXDC /PL<br>OE /RXTXEOF | ENABLE OUTPUTS AND | | SETF<br>FOR I: = 1 TO 64<br>BEGIN<br>SETF /RXWR<br>SETF RXWR<br>END<br>TRACE_OFF | /RSTRXDC | ;FOR 64 CLOCKS<br>;COUNT A BINARY<br>;ADDRESS SEQUENCE. | Figure 10. EEPLD Design Specification ## Rx Counter Q8..Q12 | TITLE PATTERN REVISION AUTHOR COMPAN DATE | ł | RXCOUNTER_Q8-Q12<br>U7<br>04.<br>PEER RESEARCH.<br>PEER RESEARCH.<br>30TH MAY 1988. | | | | | |-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------|--------------|----------------------------|--------------------------------------------| | CHIP COL | UNTER P | AL20RA10 | | | | | | PINS | 1<br>/PL | 2<br>RSTRX | 3<br>RXTXEO | 4<br>F/RXRD | 5<br>NC | 6<br>CWY1 | | ;PINS | 7<br>/RXWR | 8<br>/CSRAM | 9<br>/TXWR | 10<br>RXDC | 11<br>Q7RX | 12<br>GND | | ;PINS | 13<br>/OE | 14<br>RSTRXD | 15<br>C/CE1 | 16<br>/INCTX | 17<br>CWY2 | 18<br>Q12RX | | ;PINS | 19<br>CWY3 | 20<br>Q11RX | 21<br>Q10RX | 22<br>Q9RX | 23<br>Q8RX | 24<br>VCC | | | PAL20RA10 U7 is used in conjunction with U6 as an counter to address the 8K RAM as a receive buffer. When the EDLC 8003 device is receiving data the RXRDY and /RXRD handshake control the flow of data from the EDLC's FIFO. As with U6 RXWR and RXRD control the incrementing and 3 - State disable of the output buffers from each counter register. Q7RX - Q10RX perform the conventional binary count, but Q11RX and Q12RX point to the page boundaries at 0 - 2K, 2K - 4K and 4K - 6K. The RXCOUNTER does not encroach into the RAM space allocated for transmittion of data, 6K - 8K. The count sequence of Q11RX and Q12RX is of the sequence 0 to 1 to 2 then back to 0. Additional logic has been incorporated in this device, /iNCTX and /CE1. The /INCTX output is a combinational sum of CSRAM and /TXWR and is responsible for incrementing the transmitter counter U9 and U10 after a PC or EDLC access. The /CE1 is a sum of CSRAM, /TXWR and /RXRD to enable RAM access from the PC, EDLC in transmit mode or EDLC in receive mode. | | | | | | | EQUATIO | NS | | | • | | THROUGH | | CWY2 | | = CWY | | DVT\ | FROM U | | | Q8RX<br>Q8RX.CLI<br>Q8RX.SE<br>Q8RX.TRS | KF<br>TF<br>ST | | XDC | | ;HOLD C | 28RX | | Q9RX | | */RXTXE<br>+ Q9RX | X*Q8RX*0<br>:OF<br>(*/Q8RX*/I<br>(*/CWY2*/ | RXTXEOF | ;TOGGL<br>:HOLD C | E Q9RX<br>Q9RX | | Q9RX.CLI<br>Q9RX.SE<br>Q9RX.TR | KF<br>TF<br>ST | = /RXW<br>= /RXW<br>= RSTR<br>= RXRD | R<br>XDC | FATAEUF | CLOCK | Q9RX<br>Q9RX<br>OUTPUT<br>Z WHEN<br>CTIVE. | | Q10RX | ı KE | *CWY2*<br>+ Q10R<br>+ Q10R<br>+ Q10R | RX*Q9RX*<br>/RXTXEOI<br>X*/Q8RX*<br>X*/Q9RX*<br>X*/CWY2 | - | F;HOLD C<br>F;HOLD C | E Q10HX<br>Q10RX<br>Q10RX<br>Q10RX | | Q10RX.CI<br>Q10RX.SE<br>Q10RX.TF | ETF | = /RXW<br>= RSTR<br>= RXRD | XDC | | CLOCK<br>CLEAR<br>HIGH - 2 | OUTPUT<br>Z WHEN | | CWY3 | | = CWY | 2*Q8RX*0 | 9RX*Q10 | RX;CARE | Y PROPAGATE. | | Q11RX | := /Q11RX*/Q12RX<br>*RXTXEOF | Q11RX TOGGLES IF<br>Q12RX IS LOW. | |----------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------| | Q11RX.CLKF<br>Q11RX.SETF<br>Q11RX.TRST | + Q11RX*/RXTXEOF<br>= /RXWR<br>= RSTRX<br>= RXRD | ;AND NOT RXTXEOF<br>;ELSE HOLD.<br>;CLEAR OUTPUT<br>;HIGH - Z WHEN<br>:NOT ACTIVE. | | Q12RX | := /Q12RX*Q11RX*RXTXEO | ;Q12RX TOGGLES IF | | Q12RX.CLKF | + Q12RX*/RXTXEOF<br>= /RXWR | ;Q11RX HIGH AND<br>:NOT RXTXEOF ELSE | | Q12RX.SETF | = RSTRX | HOLD. CLEAR | | Q12RX.TRST | = RXRD | OUTPUT HIGH - Z<br>WHEN NOT ACTIVE. | | RSTRXDC | = RSTRX + RXDC;RESET C | | | INCTX | = CSRAM | CSRAM OR TXWR | | | + TXWR | :INCREMENTS TX<br>:COUNTER. | | CE1 | = CSRAM | RAM IS SELECTED | | | + TXWR<br>+ RXRD | FOR PC, TX OR | | SIMULATION | | | | TRACE ON | /RXWR /RXRD RSTRX | TRACE ALL SIGNALS. | | - | RXTXEOF Q8RX Q9RX<br>Q10RX CWY3 Q11RX | : | | | Q12RX | ; | | SETF | RXWR RXRD RSTRX /PL<br>OE Q7RX CWY1 :DISABLE | PRELOAD. | | OFTE | /RXTXEOF | WHEN RXTXEOF NOT | | SETF<br>FOR I := 1 TO 64 E | /RSTRX<br>DO | ;ACTIVE CLOCK<br>;COUNTER 64 TIMES. | | BEGIN<br>SETF /RXWR | | • | | SETF RXWR | | ; | | END<br>TRACE OFF | | | | | | | #### Figure 10. EEPLD Design Specification #### Tx Counter Q0..Q6 | TITLE PATTERN REVISION AUTHOR COMPANY DATE | TXCOUNTER_Q0-Q6<br>U9<br>04.<br>PEER RESEARCH.<br>PEER RESEARCH.<br>30TH MAY 1988. | |--------------------------------------------|------------------------------------------------------------------------------------| | • | | #### CHIP COUNTER PAL20RA10 | PINS | 1 | 2 | 3 | 4 | 5 | 6 | |-------|------|--------|------|-----|-----|-----| | | /PL | /INCTX | NC | D0 | D1 | D2 | | ;PINS | 7 | 8 | 9 | 10 | 11 | 12 | | | D3 | D4 | D5 | D6 | LD0 | GND | | ;PINS | 13 | 14 | 15 | 16 | 17 | 18 | | | /OE | NC | CTY1 | Q6T | Q5T | Q4T | | ;PINS | 19 | 20 | 21 | 22 | 23 | 24 | | | CTY0 | Q3T | Q2T | Q1T | Q0T | VCC | The transmit RAM buffer counter is a loadable binary counter from the PC bus. When LD0 is active data on D0 - D6 is loaded into registers Q0 - Q6. LD0 is a signal decoded from the PC at the I/O location 309. The /INCTX input performs two functions, it controls the enable output of the counter during a transmission access to the RAM buffer and then increments the counter on the rising edge. When HIGH the counter outputs are in a 3 - State condition. In a 3 - State the recieve counter can be enabled onto the address inputs of the buffer RAM. /INCTX comes from the RAM SELECT PAL20RA10 U5. The binary counter Q0 - Q6 is synchronous with carry enable signals CTY1 and CTY0 linking the registers in the counter. #### **EQUATIONS** | QOT<br>COT.CLKF<br>QOT.SETF<br>QOT.RSTF<br>QOT.TRST | := /Q0T<br>= /INCTX<br>= /D0*LD0<br>= D0*LD0<br>= INCTX | QOT LSB OF COUNT<br>INCREMENT<br>LOAD LOW<br>LOAD HIGH<br>HIGH - Z | |-----------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------| | Q1T | := /Q1T*Q0T<br>+ Q1T*/Q0T | TOGGLE Q1T | | Q1T.CLKF<br>Q1T.SETF<br>Q1T.RSTF<br>Q1T.TRST | = /INCTX<br>= /D1*LD0<br>= D1*LD0<br>= INCTX | INCREMENT<br>LOAD LOW<br>LOAD HIGH<br>HIGH - Z | | Q2T | := /Q2T*Q0T*Q1T<br>+ Q2T*/Q1T<br>+ Q2T*/Q0T | TOGGLE Q2T<br>HOLD Q2T<br>HOLD Q2T | | Q2T.CLKF<br>Q2T.SETF<br>Q2T.RSTF<br>Q2T.TRST | + Q2T*/Q1T<br>+ Q2T*/Q0T<br>= /INCTX<br>= /D2*LD0<br>= D2*LD0<br>= INCTX | INCREMENT<br>;LOAD LOW<br>;LOAD HIGH<br>;HIGH - Z | | Q3T | := /Q3T*Q2T*Q0T*Q1T<br>+ Q3T*/Q2T<br>+ Q3T*/Q1T<br>+ Q3T*/Q0T | TOGGLE Q3T<br>HOLD Q3T<br>HOLD Q3T<br>HOLD Q3T | | Q3T.CLKF<br>Q3T.SETF<br>Q3T.RSTF<br>Q3T.TRST | = /INCTX<br>= /D3*LD0<br>= D3*LD0<br>= INCTX | ;INCREMENT<br>;LOAD LOW<br>;LOAD HIGH<br>;HIGH - Z | | CTY0 | = Q0T*Q1T*Q2T*Q3T | CARRY TO<br>;Q4T, Q5T Q6T | | Q4T.CLKF<br>Q4T.SETF<br>Q4T.RSTF<br>Q4T.TRST | := /Q4T*CTY0<br>+ Q4T*/CTY0<br>= /INCTX<br>= /D4*LD0<br>= D4*LD0<br>= INCTX | ;TOGGLE Q4T<br>;HOLD Q4T<br>;INCREMENT<br>;LOAD LOW<br>;LOAD HIGH<br>;HIGH - Z | |------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | Q5T.CLKF<br>Q5T.SETF<br>Q5T.RSTF<br>Q5T.TRST | := /Q5T*Q4T*CTY0<br>+ Q5T*/Q4T<br>+ Q5T*/CTY0<br>= /INCTX<br>= /D5*LD0<br>= D5*LD0<br>= INCTX | TOGGLE QT5<br>HOLD QT5<br>HOLD QT5<br>INCREMENT<br>LOAD LOW<br>LOAD HIGH<br>HIGH - Z | | Q6T.CLKF<br>Q6T.SETF<br>Q6T.RSTF<br>Q6T.TRST | := /Q6T*Q5T*Q4T*CTY0<br>+ Q6T*/Q5T<br>+ Q6T*/Q4T<br>+ Q6T*/CTY0<br>= /INCTX<br>= /D6*LD0<br>= D6*LD0<br>= INCTX | TOGGLE OT6<br>HOLD OT6<br>HOLD OT6<br>HOLD OT6<br>HOLD OT6<br>INCREMENT<br>LOAD LOW<br>LOAD HIGH<br>HIGH - Z | | CTY1 | = Q6T*Q5T*Q4T*Q3T*Q2T<br>*Q1T*Q0T | CARRY FOR<br>NEXT STAGE | | SIMULATION<br>TRACE_ON | /INCTX LD0<br>Q0T Q1T Q2T Q3T CTY0<br>Q4T Q5T Q6T CTY1 OE /PL | TRACE ALL<br>SIGNALS. | | SETF<br>SETF<br>SETF | /LD0 D0 D1 D2 D3 D4<br>D5 D6<br>OE /PL INCTX<br>LD0<br>/LD0 /D0 /D1 /D2 /D3 | TEST LOAD;<br>FUNCTION;<br>FOR ALL HIGH;<br>THEN ALL LOW. | | SETF SETF FOR I := 1 TO 128 BEGIN SETF INCTX SETF /INCTX END TRACE_OFF | /D4 //D5 /D6<br>LD0<br>/LD0<br>DO | DISABLE LOAD<br>ENABLE COUNT<br>FOR 128 TEST<br>VECTORS. | Figure 10. EEPLD Design Specification #### Tx Counter Q7..Q12 | TITLE | TXCOUNTER_Q7-Q12 | |----------|------------------| | PATTERN | U10 | | REVISION | 04. | | AUTHOR | PEER RESEARCH. | | COMPANY | PEER RESEARCH. | | DATE | 30TH MAY 1988. | #### CHIP COUNTER PAL20RA10 | ;PINS | 1 | 2 | 3 | 4 | 5 | 6 | |-------|------|--------|------|-------|---------|--------| | | /PL | /INCTX | NC | D7 | D0 | D1 | | ;PINS | 7 | 8 | 9 | 10 | 11 | 12 | | | D2 | D3 | D4 | CTY1 | LD1 | GND | | ;PINS | 13 | 14 | 15 | 16 | 17 | 18 | | | /OE | LD0 | CTY2 | Q7T | Q8T | Q9T | | ;PINS | 19 | 20 | 21 | 22 | 23 | 24 | | | Q10T | Q11T | Q12T | RXTXE | OFTXMOD | DE VCC | The transmit buffer counter outputs Q7T - Q12T are the higher order address bits to Q0T - Q6T registers from PAL2DRA10 U9, Q7T is loaded from the PC bus I/O location 309 and Q10T - Q12T is loaded from D0 - D4 at I/O location 30A. The outputs when enabled to count access locations in the buffer RAM and are incremented by the rising edge of /INCTX, when HIGH this signal puts the output buffers into 3 - State. The RXTXEOF goes active at the final count of the counter, that is when registers Q0 - Q12 contain all logic HIGHs. The start location of the data tranfer to RAM is loaded from the PC bus. The RXTXEOF signal, when active informs the EDLC device that a block of data has been read from the buffer RAM and tranmitted by the 8003 EDLC device The 3 - State condition of RXTXEOF is qualified by TXMODE (and input) and /INCTX. This is because the EDLC RXTXEOF signal also serves as an RXTXEOF output during receive activity. The RXTXEOF line is connected to the RXTXEOF pin of the 8003 EDLC chip. #### EQUATIONS | Q7T | := /Q7T*CTY1<br>+ Q7T*/CTY1 | TOGGLE Q7T | |----------------------|------------------------------------|-------------------------| | Q7T.CLKF<br>Q7T.SETF | = /INCTX<br>= /D7*LD0 | INCREMENT | | Q7T.RSTF<br>Q7T.TRST | = D7*LD0<br>= INCTX | LOAD HIGH<br>HIGH - Z | | Q8T | := /Q8T*Q7T*CTY1<br>+ Q8T*/Q7T | TOGGLE Q8T<br>HOLD Q8T | | Q8T.CLKF | + Q8T*/CTY1<br>= /INCTX | ;HOLD Q8T<br>;INCREMENT | | Q8T.SETF<br>Q8T.RSTF | = /D0*LD1<br>= D0*LD1 | ;LOAD LOW<br>;LOAD HIGH | | Q8T.TRST | = INCTX | HIGH - Z | | Q9T | := /Q9T*Q8T*Q7T*CTY1<br>+ Q9T*/Q8T | TOGGLE Q9T<br>HOLD Q9T | | | + Q9T*/Q7T<br>+ Q9T*/CTY1 | HOLD Q9T | | Q9T.CLKF<br>Q9T.SETF | = /INCTX<br>= /D1*LD1 | INCREMENT | | Q9T.RSTF | = D1*LD1 | LOAD HIGH | | Q9T.TRST | = INCTX | ;HIGH - Z | | CTY2 | = Q9T*Q8T*Q7T*CTY1 | CARRY TO<br>NEXT STAGE | | Q10T | := /Q10T*CTY2<br>+ Q10T*/CTY2<br>= /INCTX<br>= /D2*LD1<br>= D2*LD1 | ;TOGGLE Q10T<br>;HOLD Q10T | |---------------------------|--------------------------------------------------------------------|------------------------------| | Q10T.CLKF<br>Q10T.SETF | = /INCTX<br>= /D2*LD1 | INCREMENT<br>LOAD LOW | | Q10T.RSTF<br>Q10T.TRST | = D2*LD1<br>= INCTX | ;LOAD HIGH<br>;HIGH - Z | | Q11T | := /Q11T*Q10T*CTY2 | TOGGLE Q11T | | 0447 0147 | + Q11T*/Q10T<br>+ Q11T*/CTY2 | HOLD Q11T | | Q11T.CLKF<br>Q11T.SETF | = /INCTX<br>= /D3*LD1 | INCREMENT | | Q11T.RSTF<br>Q11T.TRST | = D3*LD1<br>= INCTX | ;LOAD HIGH<br>;HIGH - Z | | Q12T | := /Q12T*Q11T*Q10T*CTY2 | | | | + Q12T*/Q11T<br>+ Q12T*/Q10T | HOLD Q12T | | Q12T.CLKF | + Q12T*/CTY2<br>= /INCTX | HOLD Q12T | | Q12T.SETF<br>Q12T.RSTF | = /D4*LD1<br>= D4*LD1 | LOAD LOW<br>LOAD HIGH | | Q12T.TRST | = INCTX | HIGH - Z | | RXTXEOF | = Q12T*Q11T*Q10T*Q9T<br>*Q8T*Q7T*CTY1 | END OF FILE | | RXTXEOF.TRST | = TXMODE*INCTX | i | | SIMULATION<br>TRACE ON | INCTX LD1 LD0 Q7T | TRACE ALL | | TRACE_ON | Q8T Q9T Q10T CTY2 | SIGNALS | | | Q11T Q12T RXTXEOF<br>TXMODE OE /PL | | | SETF | /LD1 /LD0 INCTX<br>D7 D0 D1 D2 D3 D4 | TEST FOR LOADING OF | | SETF | CTY1 TXMODE OE /PL<br>LD1 LD0 | ;REGISTERS<br>;Q7T - Q12T | | SETF | /LD1 /LD0 /D7 /D0<br>/D1 /D2 /D3 /D4 | ENABLE LOAD | | SETF<br>SETF | LD1 LD0<br>/LD1 /LD0 /INCTX | THEN ALL LOW<br>DISABLE LOAD | | FORI:= 1 TO 64 I<br>BEGIN | 00 | ENABLE COUNT | | SETF INCTX | | PULSES. | | SETF /INCTX | | | | TRACE_OFF | | ; | #### program EDLC; { EDLC Helio Test } { Turbo Pascal Source Listing for PC/XT/AT 5/1/88 } Figure 11. PASCAL Software Source uses crt: type Str2 = string[2]; Str4 = string[4]; Frame = record DestinationAddress, SourceAddress : array[1..6] of byte; ByteCount : array[1..2] of byte; Data : array[1..46] of byte; end; Variable var TransmitFrameBuffer, ReceiveFrameBuffer: Frame; ReadByte, Rx2kBank, TestData, TestData1 : byte; Declaration InKey, OutChar, Select : char; TxCount, TxFail, RxCount, RxFail : word; i : integer; Address, LastAddress, ReadWord : word; Fail, InhibitMessage : boolean; const Constants = \$300; = \$306; = \$307; = \$308; = \$309; = \$30A; = \$30C; EDLCStationAddress EDLCReceive **EDLCTransmit** Command LoadTransmitCounter0 LoadTransmitCounter1 Fifo Data ResetEDLC ResetRxCounter = \$02; = \$02; = \$04; = \$08; = \$00; = \$00; SetEDLClpbk SetTxMode ResetTxMode ResetAllCommands NoCommand StartTransmitCommand = \$08; TransmissionSuccess = \$08; StartReceiveCommand = \$E0; ReceivedGoodFrame = \$20; = \$80; OldTransmitStatus **OldReceiveStatus** = \$80: ResetStatus = \$80: $\underline{\text{TestStationAddress}}: \text{array}[1..6] \text{ of byte} = (00,11,22,33,44,55);$ TestFrame : Frame = (DestinationAddress: (00,11,22,33,44,55); SourceAddress: (00,11,22,33,44,55); (46,00); ByteCount : Data : (00,01,02,03,04,05,06,07,08,09,10,11,12,13,14,15, 16,17,18,19,20,21,22,23,24,25,26,27,28,29,30,31, 32,33,34,35,36,37,38,39,40,41,42,43,44,45)); ESC = #27; CR = #13; BKSP = #08; function UpCase(inchar : char): char; Misc. begin if inchar in ['a'..'z'] then Upcase := chr( ord(inchar) and \$DF) **Functions** else UpCase : = inchar; end: $\begin{array}{ll} \text{function h(number: integer): char; begin } \\ \text{case number of 0:h: = 0';1:h: = 1';2:h: = 12';3:h: = 13';4:h: = 14';5:h: = 15'; } \\ \text{6:h: = 6';7:h: = 1'7;8:h: = 8';9:h: = 19';10:h: = 1A';11:h: = 1B';12:h: = 1C'; } \\ \text{13:h: = D';14:h: = 1E';15:h: = 1F';end: end;} \\ \end{array}$ ``` function HexByte(Number: byte): str2; begin HexByte:= h((Number shr 4) and 15) + h((Number) and 15); end; ``` function HexWord(Number: byte): str4; begin HexWord:= h((Number shr 12) and 15) + h((Number shr 8) and 15) + h((Number shr 4) and 15) + h((Number) and 15); end; #### Screen **Functions** procedure ClearScreen(Color: Word); begin TextBackGround(Color); cirscr; end; ``` function Match (Mask, Arg: byte): boolean; begin Match:= not ((Mask and Arg) = 0); end; procedure WritePCBus(Address: word; Data: byte); begin port[Address] := Data; end; function ReadPCBus(Address: word): byte; begin ReadPCBus:= port[Address]; end; procedure ClearRAM; var i,j : integer; begin WritePCBus(LoadTransmitCounter0, 0); WritePCBus(LoadTransmitCounter1, 0); for j := 1 to 8192 do WritePCBus(FifoData, 0 ); procedure DumpRAM; var i,j,k : integer; begin WritePCBus(LoadTransmitCounter0, 0); WritePCBus(LoadTransmitCounter1, 0); while (not(k = 16)) and not(lnKey = ESC) do begin for j := 0 to 15 do begin write((k*512+j*32):4, ' ') for i := 0 to 31 do Write(HexByte(ReadPCBus(FifoData))); writein("); end; writeln("); k := k + 1; lnKey := ReadKey; end; procedure WriteInRAM(Address : word); var i : integer; WritePCBus(LoadTransmitCounter0, Lo(Address)); WritePCBus(LoadTransmitCounter1, Hi(Address)); write(' ', Address:5, ''); for i := 0 to 31 do Write(HexByte(ReadPCBus(FifoData))); writeln("); end: procedure DumpRAMPackets; var i : integer; begin writein ("); WriteinRAM(0000); WriteinRAM(0032); writein ("); WriteinRAM(2048); WriteinRAM(2080); writein ("); WriteinRAM(4096); WriteinRAM(4128); writein ("); WriteinRAM(8128); WriteinRAM(8160); procedure LoadStationAddress; var i : integer; begin for i := 1 to 6 do WritePCBus(EDLCStationAddress + i-1, TestStationAddress[i]); Function ReceiveEqualTransmit : boolean; type Fb = array[1..60] of byte; var TfPtr, RfPtr: ^Fb; i: integer; begin ReceiveEqualTransmit := true; RfPtr:=addr(ReceiveFrameBuffer); TfPtr: = addr(TransmitFrameBuffer); for i := 1 to 60 do if not(RfPtr ^ [i] = TfPtr ^ [i]) then ReceiveEqualTransmit := false; end: procedure InitialTransmitFrameBuffer; var i : integer; begin for i := 1 to 46 do if TestData = $11 then TransmitFrameBuffer.Data[i]:=random(255) else TransmitFrameBuffer.Data[i]:= Testdata; end: procedure initializeEDLC: begin Write PCBus (Command, ResetEDLC + ResetRxCounter); Write PCBus (Command, ResetAll Commands); Clear RAM; ``` PC/XT/AT I/O Port Bus Instructions RAM Test Procedures RAM **Tests** Continued ``` Rx2kBank := 0: Load Station Address: WritePCBus(EDLCReceive, StartReceiveCommand); WritePCBus(EDLCTransmit, StartTransmitCommand); procedure Initialize: begin TxCount:= 1; RxCount:= 0; TxFail:= 0; RxFail:= 0; Randomize; Inkey : = ''; TransmitFrameBuffer : = TestFrame; InitialTransmitFrameBuffer; InitializeEDLC; gotoxy(20, 2); write('SEEQ 8003 EDLC Demonstration V1.0'); procedure RAMTest; begin InKey:= '?'; Fail:= false; LastAddress:= 4095; Initialize; gotoxy(1, 3); while not (inKey = ESC )do WritePCBus(Command, ResetEDLC); WritePCBus(Command, ResetAllCommands); WritePCBus(LoadTransmitCounter0, 0); WritePCBus(LoadTransmitCounter1, 0); for Address := 0 to LastAddress do begin WritePCBus(FifoData, Hi(Address)); { write(H(Lo(Address)), ' ');} WritePCBus(FifoData, Lo(Address)); { write(H(Hi(Address)), ' ');} WritePCBus (LoadTransmitCounter0, 0); WritePCBus (LoadTransmitCounter1, 0); Address := 0; while not (Address = LastAddress + 1) and not (InKey = ESC) do begin ReadWord := ReadPCBus(FifoData); ReadWord: = ReadPCBus(FifoData); ReadWord: = swap(ReadWord) + ReadByte;; if not(ReadWord = Address) then begin end; Address := Address + 1; end; if keypressed then InKey := readkey; if Fail then writeIn('Fail RAM Test') else writeIn('Pass RAM Test'); end; end: procedure ReceiveFrame; var i : integer; begin WritePCBus(LoadTransmitCounter0, 0); WritePCBus(LoadTransmitCounter1, Rx2kBank*8); begin For i:= 1 to 6 do DestinationAddress[i]:= ReadPCBus(FifoData); for i:= 1 to 6 do SourceAddress[i]:= ReadPCBus(FifoData); for i:= 1 to 2 do ByteCount[i]:= ReadPCBus(FifoData); for i:= 1 to 46 do Data[i]:= ReadPCBus(FifoData); if Rx2kBank = 2 then Rx2kBank := 0 else Rx2kBank := Rx2kBank + 1: procedure TransmitFrame(CurrentMode: byte); var i : integer; begin WritePCBus(LoadTransmitCounter0, $C4); WritePCBus(LoadTransmitCounter1, $FF); ``` ## Receive Frame **Transmit** Frame WritePCBus(LoadTransmitCounter1, \$FF); ``` with TransmitFrameBuffer do begin Degin for i: = 1 to 6 do WritePCBus(FifoData,DestinationAddress[i]); for i: = 1 to 6 do WritePCBus(FifoData,SourceAddress[i]); for i: = 1 to 2 do WritePCBus(FifoData,ByteCount[i]); for i: = 1 to 46 do WritePCBus(FifoData,Data[i]); WritePCBus(LoadTransmitCounter0, $C4); WritePCBus(LoadTransmitCounter1, $FF); WritePCBus(Command, SetTxMode + CurrentMode); end: procedure ReadCharacter; var SaveX,SaveY: byte; begin while not keypressed do begin ReadByte := ReadPCBus(EDLCReceive); if not Match( OldReceive Status, ReadByte) then SaveX := whereX; SaveY := whereY; gotoxy(3,10); write('Receive Status = ', HexByte(Readbyte), ' '); ReceiveFrame; gotoxy(3,6); write('Receive Message'); i:= 1; repeat if i = 1 then clreol; OutChar := (chr(ReceiveFrameBuffer.Data[i])); if OutChar in ['0'..'9', 'a'..'z', 'A'..'Z',',',' '] then write(OutChar); until (! = 47) or (OutChar = CR) or (OutChar = ESC); gotoxy(1,13); DumpRAMPackets; gotoxy(SaveX,SaveY); end; end; InKey := readkey; end; procedure HelloHello; var i : integer; begin Initialize; InKey := '?' while not (InKey = ESC) do begin gotoxy(3,4); cireol; write('Transmit Message '); i := 1; repeat ReadCharacter; if InKey in ['0'...'9', 'a'...'z', 'A'...'Z', '.',',' '] then begin write(InKey); TransmitFrameBuffer.Data[i] := ord(InKey); i := i + 1; end; if (InKey = BKSP) and not (i = 1) then begin write(BKSP); write(' '); write(BKSP); TransmitFrameBuffer.Data[i] := ord(' '); end; until (i = 47) or (InKey = CR) or (InKey = ESC); while not (i = 47) do begin TransmitFrameBuffer.Data[i] := 0; i := i + 1; end; TransmitFrame(NoCommand); ReadByte : = OldTransmitStatus; while Match (OldTransmitStatus, ReadByte) and not (i = 1000) do begin ReadByte := ReadPCBus(EDLCTransmit); i := i + 1; WritePCBus(Command, ResetTxMode); gotoxy(3,8); ``` Read Character Hello Hello ``` write('Transmit Status = ', HexByte(Readbyte), ' '); Figure 11. PASCAL Software Source TxFail: = TxFail + 1: gotoxy(1,13); DumpRAMPackets; end: end; Procedure WriteFrame(Buffer: Frame); Procedure write-rame(Buffer: Frame); type Fb = array[1.60] of byte; var RiPtr: ^ Fb; i: integer; begin RiPtr: = addr(Buffer); for i:= 1 to 14 do write(HexByte(RiPtr^[i]), ''); writeln("); for i:= 15 to 37 do write(HexByte(RiPtr^[i]), ''); writeln("); for i:= 38 to 60 do write(HexByte(RiPtr^[i]), ''); writeln("); Display Frame write(HexByte(RfPtr ^ [i]), ' '); writeIn("); end: procedure WaitWhile(Device : word; Status : byte); var i : integer; Wait begin ReadByte : = Status; for Status while Match (Status, Read Byte) and not (i = 10000) do begin ReadByte := ReadPCBus(Device); i := i + 1; write (HexByte(Readbyte), ':'); end; procedure EchoFrames; var i : integer; Echo begin Initialize: Frame while not(InKey = ESC) do begin pegin gotoxy(1,13); ReadByte := OldReceiveStatus; while Match(OldReceiveStatus , ReadByte) and not keypressed do ReadByte := ReadPCBus(EDLCReceive); write (HexByte(Readbyte), ":); if Match(ReceivedGoodFrame, ReadByte) then writeIn('Receive Good Frame') else begin writeln('Receive Fail '); RxFail := RxFail + 1; end; ReceiveFrame; TransmitFrameBuffer := ReceiveFrameBuffer; if not InhibitMessage then WriteFrame(TransmitFrameBuffer); writeIn("); TransmitFrame(NoCommand); WaitWhile (EDLCTransmit, OldTransmitStatus); WritePCBus(Command, ResetTxMode); if Match( TransmissionSuccess, ReadByte ) then writeln ('Transmit Successful') else begin writeIn('Transmit Fail'); RxFail := RxFail + 1; end: writeln("); Write('Count = ', TxCount, ' RxFail = ', RxFail,' TxCount := TxCount + 1; '); if keypressed then lnKey : = readkey; end; procedure LoopBackTest(CurrentMode : byte); var i : integer; LoopBack begin Initialize; WritePCBus(Command, CurrentMode); while not(InKey = ESC) do Test begin begin gotoxy(1,13); TransmitFrame(CurrentMode); WaitWhile (EDLCTransmit, OldTransmitStatus); WritePCBus (Command, ResetTxMode + CurrentMode); clreol; if Match( TransmissionSuccess, ReadByte) then writeIn(Transmission Successful') else writeIn(Transmission Fail'); if not InhibitMessage then WriteFrame(TransmitFrameBuffer); writeIn("); WaitWhile (EDLCReceive, OldReceiveStatus); ``` ``` if Match (Received Good Frame, Read Byte) then begin ReceiveFrame; writeIn('Receive Good Frame'); if not InhibitMessage then WriteFrame(ReceiveFrameBuffer); if ReceiveEqualTransmit then begin if CurrentMode = SetEDLCLpbk then write ('EDLC Loopback Test Pass') else write ('EDLC Transmit Test Pass'); end else begin if CurrentMode = SetEDLCLpbk then write('EDLC Loopback Test Fail') else write('EDLC Transmit Test Fail'); RxFail := RxFail + 1; InitializeEDLC; end: end else begin writeln('Receive Fail writeIn("); cireo; Write('TxCount = ', TxCount, 'RxFail = ', RxFail, ''); TxCount: = TxCount + 1; InitialTransmitFrameBuffer; if keypressed or (inKey = '') then inKey: = readkey; end; end: begin {main program} Initialize: TextColor(Yellow); InhibitMessage := false; TestData := $11; Select := '?'; while not (Select = ESC) do willier lot (Select – ESD) do begin ClearScreen(Blue); InKey: = '7'; gotoxy(20, 2); write('SEEQ 8003 EDLC Demonstration V1.0'); gotoxy(25, 5); write('H - Hello Hello'); gotoxy(25, 5); write('T - Loop Back Test'); gotoxy(25, 7); write('T - Transmit Data Frames'); gotoxy(25, 7); write('T - Echo Frames'); gotoxy(25, 9); write('B - Echo Frames'); gotoxy(25, 9); write('B - PAM Test'); gotoxy(25, 10); write('B - Dump RAM'); gotoxy(25, 11); write('B - Dump RAM'); gotoxy(25, 12); if not inhibitMessage then write('I - Messages = ON') else write('I - Messages = OFF'); gotoxy(25, 13); case TestData of $11: write('C - Data = Random'); $00: write('C - Data = hexOO'); $55: write('C - Data = hexFF'); end $55: write('C - Data = hexFF'); end gotoxy(25, 14); write('Esc - Quit to DOS'); gotoxy(25, 16); if Select = '$\frac{1}{2}$ then begin sound(400); delay(10); begin begin sound (400); delay(10); write ('ERROR!, enter new selection'); nosound; write ('enter selection'); Select := UpCase(readkey); ClearScreen (red); case Select of 'H': HelloHello; 'L': LoopBackTest(SetEDLCLpbk); 'T': LoopBackTest(NoCommand); 'E': EchoFrames; 'R': RAMTest; 'D': DumpRAM; D: Dumpram; B: begin gotoxy(1,13); DumpRAMPackets; InKey := readkey; end; "I: InhibitMessage := not InhibitMessage; C: begin case TestData of $11: TestData1 := $00; $00: TestData1 := $55;$55: TestData1 := $AA; $AA: TestData1 := $FF; $FF: TestData1 := $11: end; TestData: = TestData1 end; ESC: write ('Quit'); else Select : end; {case} end; ClearScreen (Black); ``` LoopBack Test Continued Main Program Menu Display Menu Calls PALASM is a registered trademark of Monolithic Memories, a wholly owned subsidiary of Advanced Micro Devices. ABEL is a trademark of DATA I/O Corporation. CUPL is a trademark of Logical Devices Inc. MINC is a trademark of MINC. Turbo PASCAL 4.0 is a trademark of Borland International Inc. # GENERAL INFORMATION # GENERAL NEORMATION # Thermal Resistance of SEEQ Products March 1987 | LEAD COUNT | PACKAGE TYPE | Ø <sub>JA</sub> (C/WATTS) | Θ <sub>JC</sub> (C/WATTS) | |------------|------------------------|---------------------------|---------------------------| | 20 | CERDIP (300 MILS) | 60 | 22 | | 20 | PLCC | 60 | UE | | 24 | CERDIP (600 MILS) | 58 | 21 | | 24 | PLASTIC DIP (600 MILS) | 49 | UE | | 28 | CERDIP (600 MILS) | 45 — 55 | 21 | | 20 | PLASTIC DIP (600 MILS) | 40 — 50 | UE | | 32 | LCC | 50 — 65 | 18 | | | PLCC | 58 | UE | | 40 | CERDIP (600 MILS) | 42 | 18 | NOTES: 1. Actual Thermal Resistance of a given device may vary from the value on the table, this table contains the representative values for the package types specified. - 2. All plastic package data refers to CU leadframe material. - 3. All values are for socketed units. - 4. UE = Under evaluation - LCC = Leadless Chip Carrier - DIP = Dual-In Line Package - PLCC = Plastic Leaded Chip Carrier # **Packaging Information** ## **SEEQ Plastic Packages Incorporate:** - High thermal conductivity copper leadframe. - Silver-filled epoxy die attach material. - · Gold bond wires. - Low stress, moisture-resistant molding compound. ## **SEEQ Cerdip Packages Incorporate:** - Thermal conductivity Alumina substrates. - Gold Silicon Eutectic die attach. - Alloy 42 leadframe. - Aluminum bond wires. #### 20 LEAD PLASTIC PACKAGE TYPE P - NOTES 1. All dimensions are in inches and (millimeters). 2. Dimensions do not include mold flash. Max. allowable mold flash is .010 (.25). - 3. Dimension is measured from shoulder to shoulder 4. Tolerances are $\pm$ .010 (.25) unless otherwise specified. 5. For solder dipped leads, thickness will be .020 (.51) max. #### 24 LEAD PLASTIC PACKAGE TYPE P #### NOTES - NOTES 1. All dimensions are in inches and (millimeters). 2. Dimensions do not include mold flash. Max. allowable mold flash is .010 (.25). 3. Dimension is measured from shoulder to shoulder 4. Tolerances are ± .010 (.25) unless otherwise specified. 5. For solder dipped leads, thickness will be .020 (.51) max. ## 24-LEAD SLIM PLASTIC PACKAGE TYPE P - NOTES: 1. All dimensions in inches and (millimeters). 2. Dimensions do not include mold flash. Maximum allowable mold flash is .010 (.25). 3. Dimension is measured from shoulder to shoulder. 4. Tolerances are ± .010 (.25) unless otherwise specified. 5. For solder dipped leads, thickness will be .020 (.51) max. ## 28 LEAD PLASTIC PACKAGE TYPE P #### NOTES NOTES 1. All dimensions are in inches and (millimeters). 2. Dimensions do not include mold flash. Max. allowable mold flash is .010 (.25). 3. Dimension is measured from shoulder to shoulder. 4. Tolerances are ± .010 (.25) unless otherwise specified. 5. For solder dipped leads, thickness will be .020 (.51) max. #### **40 LEAD PLASTIC PACKAGE TYPE P** - NOTES 1. All dimensions in inches and millimeters). 2. Dimensions do not include mold flash. Allowable mold flash is .010 (.25). 3. Dimension is measured from shoulder to shoulder. 4. Tolerances are ± .010 (.25) unless otherwise specified. 5. For solder dipped leads, thickness will be .020 (.51) max. ## 20 LEAD HERMETIC CERAMIC DIP PACKAGE TYPE D #### NOTES NOTES 1. For solder dipped leads, thickness will be .020 max. 2. All dimensions in inches and (millimeters). 3. Dimension is measured from outside shoulder to shoulder. This complies with Mil-M-38510, Appendix C, Dimension E<sub>2</sub> on D outlines which measures from center of shoulder-to-shoulder per section 50c min. .290 (7.37) max. .320 (8.13). ## 24 LEAD HERMETIC CERAMIC DIP PACKAGE TYPE D #### NOTES NOTES 1. All dimensions in inches and (millimeters). 2. For solder dipped leads, thickness will be .020 (.51) max. 3. Dimension is measured from outside shoulder-to-shoulder. This complies with Mil-M-38510, Appendix C, Dimension E<sub>2</sub> on D outlines which measures from center of shoulder-to-shoulder per section 50c min. .590 (14.99) max .620 (15.75). ## 24-LEAD HERMATIC SLIM CERAMIC PACKEGE TYPE D NOTES 1. For solder dipped leads, thickness will be .020 max. 2. All dimensions in inches and (millimeters). 3. Dimension is measured from outside shoulder-to-shoulder. This complies with Mill-M-3510, Appendix C, Dimension E2 on D outlines which measures from center of shoulder-to-shoulder per section 50c min. .290 (7.37) max. .320 (8.13). #### 28-LEAD HERMETIC CERAMIC DIP PACKAGE TYPE D NOTES 1. All dimensions in Inches and (millimeters). 2. For solder dipped leads, thickness will be .020 (.51) max. 3. Dimension is measured from outside shoulder-to-shoulder. This compiles with Mil-M-38510, Appendix C, Dimension E<sub>2</sub> on D outlines which measures from center of shoulder-to-shoulder per section 50c min. .590 (14.99) max. .820 (15.75). #### 28 LEAD HERMETIC WINDOWED CERAMIC DIP PACKAGE TYPE D #### NOTES NOTES 1. All dimensions in inches and (millimeters). 2. For solder dipped leads, thickness will be .020 (.51) max. 3. Dimension is measured from outside shoulder-to-shoulder. This complies with Mil-M-38510, Appendix C, Dimension E<sub>2</sub> on D outlines which measures from center of shoulder-to-shoulder per section 50c min. .590 (14.99) max. .620 (15.75). #### 32-LEAD HERMATIC CERAMIC DIP PACKAGE TYPE D #### NOT ES: - 1. FOR SOLDER DIPPED LERDS, THICKNESS WILL BE .828 MAX. 2. ALL DIMENSIONS IN INCHES AND (HILLIMETERS). 3. # DIMENSION IS MEASURED FROM OUTSIDE SHOULDER TO SHOULDER. ## 32-PIN CERAMIC SUBSTRATE MODULE TYPE M NOTE: All dimensions in inches (millimeters). ## 40 LEAD HERMETIC CERAMIC DIP PACKAGE TYPE D #### NOTES - NOTES 1. For solder dipped leads, thickness will be .020 max. 2. All dimensions in inches and (millimeters). 3. Dimension is measured from outside shoulder to shoulder. This complies with Mil-M-38510, Appendix C, Dimension E<sub>2</sub> on D outlines which measures from center of shoulder-to-shoulder per section 50c min. .590 (14.99) max. .620 (15.75). #### 28-PIN CERAMIC LEADLESS CHIP CARRIER TYPE L Notes: 1. All dimensions in inches and (millimeters). 2. All tolerences shall be $\pm\,0.010$ (0.25) unless otherwise specified. 32 PIN CERAMIC LEADLESS CHIP CARRIER TYPE L #### NOTES 1. All dimensions in inches and (millimeters). 2. All tolerances shall be $\pm$ .010 (.25) unless otherwise specified. ## 32 PIN WINDOWED CERAMIC LEADLESS CHIP CARRIER TYPE L #### NOTES - 1. All tolerances shall be ± .010 (.25) unless otherwise specified. - 2. All dimensions are in inches and (millimeters). - 3. Drawing 295003 forms a part of this drawing. #### 20 PIN PLASTIC LEADED CHIP CARRIER TYPE N - NOTES 1. All dimensions in inches and (millimeters). 2. All tolerances shall be ± .003 (.08) unless otherwise specified. 3. Dimensions do not include mold flash. Max allowable flash is .008 (.20). ## 28-PIN PLASTIC LEADED CHIP CARRIER TYPE N #### Notes: IOLES. All dimensions in inches and (millimeters). All tolerences shall be ± .003 (.08) unless otherwise specified. Dimensions do not include mold flash. Maximum allowable flash is .008 (.20) #### 32 PIN PLASTIC LEADED CHIP CARRIER TYPE N - NOTES 1. All dimensions in inches and (millimeters). 2. All tolerances shall be ± .003 (.076) unless otherwise specified. 3. Dimensions do not include mold flash. Max allowable flash is .008 (.20). ## **SURFACE MOUNT PACKAGES** #### 68 PIN PLASTIC LEADED CHIP CARRIER TYPE N - 1. All dimensions are in inches and (millimeters). 2. Tolerances are ± .003 (.08) unless otherwise specified. 3. Dimensions do not include mold flash. Max. allowable flash is .008 (.20). ### **SURFACE MOUNT PACKAGES** #### 28-LEAD HERMETIC CERAMIC FLATPACK TYPE F NOTES 1. All dimensions are in inches and (millimeters). 2. Tolerances are $\pm$ .003 (.076) unless otherwise specified. # NERAL ## **SEEQ Die Sales** Many of the SEEQ Technology Products contained in this Data Book are available in unencapsulated die form. Products sold in die form have been specifically screened to a special die sales test flow and are ideally suited for hybrid and memory card applications. After screening, all die are optically inspected per method 2010 condition B of MIL-STD 883C. Die are then placed in waffle packs and enclosed in anti-static vacuum sealed bags prior to shipment. For your reference, the following pages detail product specific bond pad locations and die dimensions for the SEEQ products available in die form. Contact the factory or your local SEEQ representative for additional information. GENERAL INFORMATIO NOTE: 1. Should be double bonded. NOTE: 1. Should be double bonded. #### NOTE: 1. Should be double bonded. #### SALES OFFICES Corporate Sales and Marketing Headquarters SEEQ Technology, Inc. 1849 Fortune Drive San Jose CA 95131 Tel: (408) 432-9550 Telex: 296609 FAX: (408) 432/9549 Northern California Sales Office SEEQ Technology, Inc. 2105 So. Bascom Ave. Suite 185 Campbell CA 95008 Tel: (408) 371-2100 FAX: (408) 371-1392 Southern California Sales Office SEEQ Technology, Inc. 23101 Lake Center Dr. Suite 120 El Toro CA 92630 Tel: (714) 472-2015 FAX: (714) 472-0835 Central Area Sales Office SEEQ Technology, Inc. 300 Martingale Road Schaumburg IL 60173 Tel: (312) 517-1515 FAX: (312) 517-1519 Fastern Area Sales Office SEEQ Technology, Inc. 24 New England Executive Park Burlington MA 01803 Tel: (617) 229-6350 FAX: (617) 273-0322 #### Authorized North American Manufacturer's Representatives Alabama Rep., Inc. Huntsville AL Western High Tech Scottsdale AZ (602) 860-2702 California Bager Electronics Encinitas CA (619) 944-4188 First Rep Chatsworth CA (818) 718-6155 Taarcom, Inc. Mountain View CA (415) 960-1550 Connecticut New England Tech Sales Wallingford CT (203) 284-8300 Colorado Component Sales Englewood CO (303) 779-8060 Dyne-A-Mark Corp. Casselberry FL (305) 831-2822 Clearwater FL (813) 441-4702 Fort Lauderdale FL (305) 771-6501 Maitland FI (305) 629-5557 Georgia Rep., Inc. Tucker GA (404) 938-4358 Kansas Advanced Technical Sales Olathe KS (913) 782-8702 New Era Sales (301) 554-4100 Illinois KMA Sales Arlington Heights IL (312) 398-5300 Indiana Valentine & Assoc Greenwood IN (317) 888-2260 South Bend IN (219) 288-7070 Advanced Technical Sales Cedar Rapids IA (319) 365-3150 Maryland Severna Park MD Massachusetts New England Tech Sales Burlington MA (617) 272-0434 Michigan A. Blumenberg Assoc., Inc. Oak Park MI (313) 968-3230 Minnesota Cahill, Schmitz, & Cahill St. Paul MN (612) 646-7217 Advanced Tech Sales St. Louis MO (314) 878-2921 New Mexico Nelco Electronix Alburquerque NM (505) 293-1399 New York Gen Tech Binghamton NY (607) 648-8833 Liverpool NY (315) 451-3480 Penfield NY (716) 381-5159 J-Square Marketing, Inc. Hicksville NY (516) 935-3200 **North Carolina** Rep., Inc. Charlotte NC (704) 563-5554 Morrisville NC (919) 469-9997 Ohio Omega Sales Inc. Centerville OH (513) 434-5507 Shaker Heights OH (216) 751-9600 Oregon Electronic Component Sales Tigard OR (503) 245-2342 Pennsylvania Delta Technical Sales Willow Grove PA (215) 657-7250 Tennessee Rep., Inc. Jefferson City TN (615) 475-9012 Texas Southern States Marketing Austin TX (512) 835-5822 Richardson TX (214) 238-7500 Houston TX (713) 960-9556 Utah Harris/CSI, Inc. Salt Lake City UT (801) 974-5155 Washington Flectronic Component Sales Mercer Island WA (206) 232-9301 Wisconsin KMA Sales Milwaukee Wi (414) 259-1771 Canada Electro Source, Inc. Nepean, Ontario (613) 726-1452 Pointe Claire, Quebec (514) 630-7486 Rexdale, Ontario (416) 675-4490 #### **Authorized North American Distributors** Alabama O.C./Southeast, Inc. Huntsville AL (205) 830-1881 Schweber Elect., Inc. Huntsville AL (205) 895-0480 Arizona Anthem Temne AZ (602) 966-6600 Schweber Elect., Inc. Phoenix AZ (602) 997-4874 Time Electronics Tempe AZ (602) 967-2000 California Anthem Chatsworth CA (818) 700-1000 E. Irvine CA (714) 768-4444 Sacramento CA (916) 922-6800 San Diego CA (619) 453-9005 San Jose CA (408) 295-4200 Schweber Elec., Inc. Calabazas CA (818) 880-9686 Torrence CA (213) 320-8090 Irvine CA (714) 863-0200 Sacramento CA (916) 929-9732 San Diego CA (619) 450-0454 San Jose, CA (408) 432-7171 Agora Hills CA (818) 707-2890 (714) 937-0911 Time Electronics Chateworth CA (818) 998-7200 San Diego CA (619) 586-1331 Sunnyvale CA (408) 734-9888 Torrance CA (213) 320-0880 Zeus Components San Jose CA (408) 998-5121 Yorba Linda CA (714) 921-9000 Colorado Anthem Englewood CO (303) 790-4500 Schweber Elect., Inc. Englewood CO (303) 799-0258 Time Électronics Englewood CC (303) 799-8851 Connecticut Anthem Meridian CT (203) 237-2282 Schweber Elect., Inc Danbury CT (203) 748-7080 Time Electronics Chesire CT (203) 271-3200 Florida Schweber Elect., Inc. Altamonte Springs FL (305) 331-7555 Pompano Beach (305) 977-7511 Time Electronics Ft. Lauderdale FL (305) 974-4800 Orlando FI (305) 841-6565 Zeus Components Oviedo FL (305) 365-3000 Georgia O.C./Southeast, Inc. Norcross GA (404) 449-9508 Schweber Elect., Inc. Norcross GA (404) 449-9170 Time Électronics Norcross GA (404) 448-4448 Illinois Anthem Elk Grove Village IL (312) 640-6066 Schweber Elect., Inc. Elk Grove IL (312) 364-3750 Time Electronics Wood Dale IL (312) 350-0610 > Indiana Schweber Elect., Inc. Indianapolis IN (317) 843-1050 Kansas Schweber Elect., Inc. Overland Park KS (913) 492-2921 Maryland Anthem Columbia MD (301) 964-0400 Schweber Elect., Inc. Gaithersburg MD (301) 840-5900 Time Electronics Columbia MD (301) 964-3090 Zeus Components Columbia MD Massachusetts Anthem Wilmington MA (617) 657-5170 Schweber Elect., Inc. Bedford MA (617) 275-5100 Time Electronics Peabody MA (617) 532-6200 Zeus Components Lexington MA (617) 863-8800 Michigan Schweber Elect., Inc. Livonia MI (313) 525-8100 Minnesota Anthem Eden Prarie MN (612) 944-5454 Schweber Elect., Inc. Edina MN (612) 941-5280 Time Électronics Edina MN (612) 835-1250 Missouri Schweber Flect Inc. Earth City MO (314) 739-0526 Time Electronics St. Louis MO (314) 391-6444 **New Hampshire** Schweber Elec., Inc. Manchester NH (603) 625-2250 New Jersey Anthem Fairfield NJ (201) 227-7960 Schweber Elect., Inc. Fairfield NJ (201) 227-7800 Time Électronics Pinebrook NJ (201) 882-4611 New York Anthem Hauppauge NY (516) 273-1660 Schweber Elect., Inc. Rochester NY (716) 424-2222 Anthem Westbury NY (516) 334-7474 Horsham PA Time Électronics E. Syracuse NY (315) 432-0355 Horsham PA Hauppauge NY (516) 273-0100 Pittsburgh PA Zeus Components Port Chester NY North Carolina Quality Components Raleigh NC (919) 876-7767 Schweber Elect., Inc. Raleigh NC (919) 867-0000 (914) 937-7400 Schweber Elect., Inc. Beachwood OH (216) 464-2970 Dayton OH (513) 439-1800 Time Electronics Dublin OH (614) 761-1100 Zeus Components Dayton OH (513) 454-1225 Oklahoma Quality Components Tulsa OK (918) 664-8812 Schweber Elect., Inc. Tulea OK (918) 622-8000 Oregon Beaverton OR (503) 643-1114 Time Electronics Portland OR (503) 684-3780 Pennsylvania (215) 443-5150 Schweber Elect., Inc. (215) 441-0600 (412) 982-1600 Time Electronics King of Prussia PA (215) 337-0900 Texas Quality Components Addison TX (214) 733-4300 (512) 835-0200 Quality Components Sugarland TX (713) 240-2255 Schweber Elect., Inc. Austin TX (512) 339-0088 Dallas TX (214) 661-5010 Houston TX (713) 784-3600 Time Electronics Austin TX (512) 339-3051 Carrollton TX (214) 241-7441 Houston TX (713) 530-0800 Zeus Components Richardson TX (214) 783-7010 Utah Salt Lake City UT (801) 973-8555 Time Électronics Salt Lake City UT (801) 973-8181 Washington Anthem Believue WA (206) 747-1515 Redmond WA (206) 881-0850 Time Electronics Redmond WA (206) 882-1600 Wisconsin Schweber Elect., Inc. New Berlin WI (414) 784-9020 Future Electronics Calgary, Alberta (403) 259-6408 Downsview, Ontario (416) 638-4771 Edmunton, Alberta (403) 486-0974 Ottawa, Ontario (613) 829-8313 Pointe Claire, Quebec (514) 694-7710 Vancouver. British Columbia (604) 438-5545 #### INTERNATIONAL SALES OFFICES Corporate International Sales Office SEEQ Technology, Inc. 1849 Fortune Drive San Jose CA 95131 Tel: (408) 432-9550 TWX: 910-338-2313 Telex: 296609 FAX: (408) 432-9549 Northern European Sales Office SEEQ International Ltd. Dammas House Dammas Lane Old Town Swindon SN1 3EF U.K. Tel: 44 (0793) 694999 Telex: 444588 FAX: 447-93616201 Central European Sales Office SEEQ Central Europe Lussweg 2 8110 Murnau Federal Republic of Germany Tel: 49 (08841) 5951 FAX: 49 (08841) 5955 Southern European Sales Office SEEQ International Sarl 4 Allee de Pomone, RN13 78100 Saint-Germaine-en-Laye France Tel: 33 (1) 30 61 21 23 Telex: 699912 FAX: 33 (1) 30 61 21 92 #### Authorized International Manufacturer's Representatives/Distributors Australia RAE Industrial Electronics Pty, Ltd. Austinner Tel: (02) 232 6933 Perth Tel: (09) 470 2702 St. Leonards Tel: (02) 439 7599 Sydney Tel: (02) 232 6933 Victoria Tel: (03) 277 4033 Austria Sieg-Electronic Vienna Tel: 43 (222) 92 56 26 Belgium Arcobel Antwerpen-Merksem Tel: 32 (03) 646 70 48 Brazil Hitech > Sao Paulo Tel: 55-11 (531-9355) Denmark Exatek A.S. Copenhagen Tel: 45 1 19 1022 Farsoe Tel: 45 8 63 3311 Finland ITT Disti Helsinki Tel: 358-90739100 Federal Republic of Germany Astek Electronik Kaltenkirchen Tel: 49(4191)8711 Dacom Electronik Dacom Electronik Vertreibs GmbH Dusseldorf Tel: 49(212)59 30 11 Munchen Tel: 49(89)60 92 038 Dacom Elektronic Stuttgart Tel: 49(711)74 10 21 Metronik GmbH Hamburg Tel: 49(40)522 80 91 Stuttgart Tel: 49(711)76 40 33 France Radio Television Francaise (RTF) Gentilly Tel: 33(1) 46 64 11 01 Reptronic Paris Tel: 33(1) 69 28 87 00 Hong Kong Electrocon Products Ltd. Kowloon Tel: 3-687214-6 india SRI RAM Assoc. Bangalore Tel: 602-140 Ireland Allied Semiconductors International Ltd. Shannon Tel: + 353 61 61777 Israel Vectronics Ltd. Herzlia Tel: (0/52) 556070 or 71 Italy Moxel > Milano Tel: 39 (2) 61 29 05 21 Japan Japan Macnics Corporation (JMC) Kawasaki-City Tel: (0/44) 711 0022 Osaka City Tel: (0/6) 325 0880 Korea Hanaro Seoul Tel: (02) 783-7141 The Netherlands Technation Electronics Manudax Heeswijk-Dinther Tel: 31 (4189) 8895 Arcobel OSS Tel: 31(4120)30335 New Zealand VSI Electronics (N.Z.) Ltd. Epsom Auckland Tel: 600 760 Norway Exatec. A.S. Skaarer Tel: 47 2 972 950 Peoples Republic of China AET (Asia) LTD. Bejing Tel: 81-5728 Hong Kong Tel: 0-4161384 South Africa Advanced Semiconductor Devices (PTY) Ltd. Sandton Tel: (011) 802-5820 Singapore/Malaysia Desner Electronics (Far East) PTE Ltd. Singapore Tel: 3373188 Spain Semiconductors Barcelona Tel: 34 (3) 217 23 40 Sweden Svensk Teleindustri AB Vallingby Tel: (46) 8 761 7300 Switzerland Anatec AG Electronishe Bauteile Zug Tel: 41 (42) 41 24 41 Taiwan Bright Up Industries Co., Ltd. Taipei Tel: (0/2) 773 2194 United Kingdom Amega Electronics Ltd. Hampshire, U.K. Tel: 0256-843166 Pronto Electronic Systems Ltd. Gants Hill/Essex Tel: (0/1) 554 6222 #### CORPORATE HEADQUARTERS SEEQ Technology, Inc. 1849 Fortune Drive San Jose, CA 95131 (408) 432-7400 ## For more information call (1) 800 3EEPROM #### SALES OFFICES Northern California SEEQ Technology, Inc. 2105 South Bascom Ave. Suite 185 Campbell, CA 95008 (408) 371-2100 Southern California SEEQ Technology, Inc. 23101 Lake Center Dr. Suite 120 El Toro, CA 92630 (714) 472-2313 Central Area SEEQ Technology, Inc. 300 Martingale Road Suite 650 Schaumburg, IL 60173 (312) 882-6460 Eastern Area SEEQ Technology, Inc. 24 New England Executive Park Burlington, MA 01803 (617) 229-6350