# FIFO & CACHE TAG **MEMORIES** **APPLICATION NOTES** febenech II 1062 147 00 Prana 4 -THOMSON 6010Q43 # FIFO & CACHE TAG MEMORIES **APPLICATION NOTES** FEBRUARY 1989 # USE IN LIFE SUPPORT MUST BE EXPRESSLY AUTHORIZED SGS-THOMSON' PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF SGS-THOMSON Microelectronics. As used herein: 1. Life support devices to systems are devices or systems 2. A critical component is any component of a life supwhich, are intended for surgical implant into the body port device or system whose failure to perform can be to support or sustain life, and whose failure to perform, reasonably expected to cause the failure of the life supwhen properly used in accordance with instructions for port device or system, or to affect its safety or effectiuse provided in the labeling, can be reasonably expecveness. ted to result in a significant injury to the user. ### **TABLE OF CONTENTS** | SELECTION GUIDE Page | 4 | |----------------------------------------------------------|----| | APPLICATION NOTES | | | BIPORT RAMS AND FIFOS MAKE GOING FAST TWICE AS EASY | 9 | | MK4501/03 BIPORT FIFO WIDTH EXPANSION TO AVOID WORD SKEW | 19 | | USING THE MK4501 BIPORT™ FIFO AS A DIGITAL DELAY | 23 | | THE MK4501/03 BIPORT FIFO USING BIDIRECTIONAL RESET | 27 | | THE MK4503 BIPORT FIFO 16-BIT TO 8-BIT CONVERSION | 31 | | THE MK4505 CLOCKED FIFO INTRODUCTORY CONCEPTS | 35 | | USING THE MK4505 CLOCKED FIFO AS A DIGITAL DELAY | 39 | | THE MK4505 LATCHED FLAG DESIGN CONSIDERATIONS | 43 | | THE MK4505 MASTER/SLAVE WIDTH EXPANSION | 47 | | MK4202 TAGRAM™ 32-BIT CACHE DESIGN CONCEPTS | 55 | #### **FIFO** | Part Number | 0== | Access | lcc | Max | , | | Temperature | Pin | |-------------|--------|--------|-------|-------|----|-----------------|--------------|-------| | Part Number | Org. | Time | Act | St.by | | V <sub>CC</sub> | Range | Count | | MK4501K10 | 512×9 | 100ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MK4501K12 | 512×9 | 120ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MK4501K15 | 512×9 | 150ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MK4501K20 | 512×9 | 200ns | 80mA | 8.0mA | 5V | ±10% | 0 to +70°C | 32 | | MK4501K65 | 512×9 | 65ns | 80mA | 8.0mA | 5V | | 0 to +70 °C | 32 | | MK4501K80 | 512×9 | 80ns | 80mA | 8.0mA | 5V | | 0 to +70 C | 32 | | MK4501N10 | 512×9 | 100ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MK4501N12 | 512×9 | 120ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MK4501N15 | 512×9 | 150ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MK4501N20 | 512×9 | 200ns | 80mA | 8.0mA | 5V | ±10% | 0 to +70°C | 32 | | MK4501N65 | 512×9 | 65ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MK4501N80 | 512×9 | 80ns | 80mA | 8.0mA | 5V | | 0 to +70°C | 32 | | MKI4501N10 | 512×9 | 100ns | 80mA | 8.0mA | 5V | | -40 to +80°C | 28 | | MKI4501N12 | 512×9 | 120ns | 80mA | 8.0mA | 5V | | -40 to +85°C | 28 | | MKI4501N15 | 512×9 | 150ns | 80mA | 8.0mA | 5V | ,,,,, | -40 to +85°C | 28 | | MKI4501N20 | 512×9 | 200ns | 80mA | 8.0mA | 5V | ±10% | -40 to +85°C | 28 | | MKI4501N65 | 512×9 | 65ns | 80mA | 8.0mA | 5V | | -40 to +85°C | 28 | | MKI4501N80 | 512×9 | 80ns | 80mA | 8.0mA | 5V | | -40 to +85°C | 28 | | MK45H01N25* | 512×9 | 25ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H01N35* | 512×9 | 35ns | 120mA | 12mA | 5V | | ` 0 to +70°C | 28 | | MK45HO1N50* | 512×9 | 50ns | 120mA | 12mA | 5V | 100 | 0 to +70°C | 28 | | MK45H01N65* | 512×9 | 65ns | 120mA | 12mA | 5V | ±10% | 0 to +70°C | 28 | | MK45H01N80* | 512×9 | 80ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H01N12* | 512×9 | 120ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H01K25* | 512×9 | 25ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H01K35* | 512×9 | 35ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H01K50* | 512×9 | 50ns | 120mA | 12mA | 5V | ±10% | 0 to +70°C | 28 | | MK45H01K65* | 512×9 | 65ns | 120mA | 12mA | 5V | ± 10% | 0 to +70°C | 28 | | MK45H01K80* | 512×9 | 80ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H01K12* | 512×9 | 120ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H02N25* | 1024×9 | 25ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H02N35* | 1024×9 | 35ns | 120mA | 12mA | 5V | 1 | 0 to +70°C | 28 | | MK45H02N50* | 1024×9 | 50ns | 120mA | 12mA | 5V | ±10% | 0 to +70°C | 28 | | MK45H02N65* | 1024×9 | 65ns | 120mA | 12mA | 5V | ± 10% | 0 to +70°C | 28 | | MK45H02N80* | 1024×9 | 80ns | 120mA | 12mA | 5V | 1 | 0 to +70°C | 28 | | MK45H02N12* | 1024×9 | 120ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H02K25* | 1024×9 | 25ns | 120mA | 12mA | 5V | | 0 to +70°C | 32 | | MK45H02K35* | 1024×9 | 35ns | 120mA | 12mA | 5V | l l | 0 to +70°C | 32 | | MK45H02K50* | 1024×9 | 50ns | 120mA | 12mA | 5V | ±10% | 0 to +70°C | 32 | | MK45H02K65* | 1024×9 | 65ns | 120mA | 12mA | 5V | ± 10% | 0 to +70°C | 32 | | MK45H02K80* | 1024×9 | 80ns | 120mA | 12mA | 5V | | 0 to +70°C | 32 | | MK45H02K12* | 1024×9 | 120ns | 120mA | 12mA | 5V | | 0 to +70°C | 32 | | MK4503N10 | 2048×9 | 100ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK4503N12 | 2048×9 | 120ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK4503N15 | 2048×9 | 150ns | 120mA | 12mA | 5V | ±10% | 0 to +70°C | 28 | | MK4503N20 | 2048×9 | 200ns | 120mA | 12mA | 5V | ± 10% | 0 to +70°C | 28 | | MK4503N65 | 2048×9 | 65ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK4503N80 | 2048×9 | 80ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H03N25* | 2048×9 | 25ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H03N35* | 2048×9 | 35ns | 120mA | 12mA | 5V | | 0 to +70°C | 28 | | MK45H03N50* | 2048×9 | 50ns | 120mA | 12mA | 5V | ±10% | 0 to +70°C | 28 | | MK45H03N65* | 2048×9 | 65ns | 120mA | 12mA | 5V | ± 10% | 0 to +70°C | 28 | | MK45H03N80* | 2048×9 | 80ns | 120mA | 12mA | 5V | [ [ | 0 to +70°C | 28 | | MK45H03N12* | 2048×9 | 120ns | 120mA | 12mA | 5V | 1 | 0 to +70°C | 28 | Note: \*: Product to be introduced this year. #: 300-MIL Package #### FIFO (Cont'd) | Part Number | Org. | Access | I <sub>CC</sub> Max | | | V <sub>CC</sub> | Temperature | Pin | |----------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------|----------------------------------------------|----------------------------------|-----------------|------------------------------------------------------------------------------------------------|----------------------------------------------| | rait Nullibei | Oig. | Time | Act | St.by | | VCC | Range | Count | | MK45H03K25*<br>MK45H03K35*<br>MK45H03K50*<br>MK45H03K65*<br>MK45H03K80*<br>MK45H03K12* | 2048 × 9<br>2048 × 9<br>2048 × 9<br>2048 × 9<br>2048 × 9<br>2048 × 9 | 25ns<br>35ns<br>50ns<br>65ns<br>80ns<br>120ns | 120mA<br>120mA<br>120mA<br>120mA<br>120mA<br>120mA | 12mA<br>12mA<br>12mA<br>12mA<br>12mA<br>12mA | 5V<br>5V<br>5V<br>5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C | 32<br>32<br>32<br>32<br>32<br>32<br>32 | | MK45H13N25*<br>MK45H13N35*<br>MK45H13N50*<br>MK45H13N65*<br>MK45H13N80*<br>MK45H13N12* | 2048 × 9<br>2048 × 9<br>2048 × 9<br>2048 × 9<br>2048 × 9<br>2048 × 9 | 25ns<br>35ns<br>50ns<br>65ns<br>80ns<br>120ns | 120mA<br>120mA<br>120mA<br>120mA<br>120mA<br>120mA | 12mA<br>12mA<br>12mA<br>12mA<br>12mA<br>12mA | 5V<br>5V<br>5V<br>5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C | 28 #<br>28 #<br>28 #<br>28 #<br>28 #<br>28 # | | MK45H04N25*<br>MK45H04N35*<br>MK45H04N50*<br>MK45H04N65*<br>MK45H04N80*<br>MK45H04N12* | 4096 x 9<br>4096 x 9<br>4096 x 9<br>4096 x 9<br>4096 x 9<br>4096 x 9 | 25ns<br>35ns<br>50ns<br>65ns<br>80ns<br>120ns | 120mA<br>120mA<br>120mA<br>120mA<br>120mA<br>120mA | 12mA<br>12mA<br>12mA<br>12mA<br>12mA<br>12mA | 5V<br>5V<br>5V<br>5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C | 28<br>28<br>28<br>28<br>28<br>28<br>28 | | MK45H14N25*<br>MK45H14N35*<br>MK45H14N50*<br>MK45H14N65*<br>MK45H14N80*<br>MK45H14N12* | 4096 × 9<br>4096 × 9<br>4096 × 9<br>4096 × 9<br>4096 × 9<br>4096 × 9 | 25ns<br>35ns<br>50ns<br>65ns<br>80ns<br>120ns | 120mA<br>120mA<br>120mA<br>120mA<br>120mA<br>120mA | 12mA<br>12mA<br>12mA<br>12mA<br>12mA<br>12mA | 5V<br>5V<br>5V<br>5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C | 28 #<br>28 #<br>28 #<br>28 #<br>28 #<br>28 # | | MK45H08N25*<br>MK45H08N35*<br>MK45H08N50*<br>MK45H08N65*<br>MK45H08N80*<br>MK45H08N12* | 8192×9<br>8192×9<br>8192×9<br>8192×9<br>8192×9<br>8192×9 | 25ns<br>35ns<br>50ns<br>65ns<br>80ns<br>120ns | 120mA<br>120mA<br>120mA<br>120mA<br>120mA<br>120mA | 12mA<br>12mA<br>12mA<br>12mA<br>12mA<br>12mA | 5V<br>5V<br>5V<br>5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C | 28<br>28<br>28<br>28<br>28<br>28<br>28 | | MK4505MN25<br>MK4504MN33<br>MK4505MN50 | 1024×5<br>1024×5<br>1024×5 | 15ns<br>20ns<br>25ns | 100mA<br>100mA<br>100mA | | 5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C | 24<br>24<br>24 | | MK4504SN25<br>MK4505SN33<br>MK4505SN50 | 1024×5<br>1024×5<br>1024×5 | 15ns<br>20ns<br>25ns | 100mA<br>100mA<br>100mA | | 5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C | 20<br>20<br>20 | | MK45264N55<br>MK45264N + 70<br>MK45265N55<br>MK45265N + 70 | 65×5×2<br>65×5×2<br>65×5×2<br>65×5×2 | 55ns<br>+ 70ns<br>55ns<br>+ 70ns | 100mA<br>100mA<br>100mA<br>100mA | | 5V<br>5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C | 24<br>24<br>24<br>24 | | CACHE TAGRAM | | | | | | | | | | MK41H80N20<br>MK41H80N22<br>MK41H80N25<br>MK41H80N35 | 4096 × 4<br>4096 × 4<br>4096 × 4<br>4096 × 4 | 20ns<br>22ns<br>25ns<br>35ns | 120mA<br>120mA<br>120mA<br>120mA | | 5V<br>5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C<br>0 to +70°C | 22<br>22<br>22<br>22 | | MK4202Q20*<br>MK4202Q22* | 2048 × 20<br>2048 × 20 | 20ns<br>22ns | 225mA<br>225mA | 70mA<br>70mA | 5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C | 68<br>68 | | MK48H74N35*<br>MK48H74N45*<br>MK48H74N55* | 8192×8<br>8192×8<br>8192×8 | 35ns<br>45ns<br>55ns | 125mA<br>125mA<br>125mA | | 5V<br>5V<br>5V | ±10% | 0 to +70°C<br>0 to +70°C<br>0 to +70°C | 28<br>28<br>28 | Note: \*: Product to be introduced this year. #: 300-MIL Package ## **APPLICATION NOTES** #### BiPORT™ RAMS AND FIFOS MAKE GOING FAST TWICE AS EASY #### INTRODUCTION To anyone who grew up as I did, making pocket money mowing lawns in the summer time, some general things about going fast are abundantly clear. One approach is using a larger lawnmower, in fact, most of the lawns I worked on could have been done in three passes with a tractor and a gang mower. Unfortunately, houses, trees, flower beds, dogs and small children would have been in the way; besides, I couldn't afford one. Another approach is to just go faster with the mower you've got. That works quite well within some limits. Eventually, though, you find your mower choking on the load. The most practical approach seems to be getting more mowers. Each one runs at a reasonable rate, working on a different part of the lawn until it is done. Systems designers have found themselves faced with much the same dilemma; how do you get things done quickly. The oldest approach has been to apply bigger and bigger systems to the job. But as with the tractor and gang mower, both the capital investment in the machine and the intrinsic operating obstacles of such a system often make that an impractical choice. Small systems have also been tuned up to run faster. Unfortunately those speed increases are usually very hard won, and typically of relatively small proportions. The performance increases that come from simply running faster are often just not up to the tasks at hand. So system designers have done the same thing you and I did as kids, they've gotten more mowers; multiple processors working on the same task until it is done. Of course, the practically of this solution hinges upon the practicality of breaking the task into independent sections. Yards were easy for us to divide. Dividing processing tasks into independent tasks has been the key to what is referred to as "multi-processing". Details of the various approaches used in multi-processing certainly go beyond the scope of this paper, but they can be broadly divided into three main groups of approaches (as shown in figure 1); a "linear" or "pipelined" approach, a "clustered" approach or a "matrix" approach. In the linear setting, data moves through the system from one point to the next, with more data coming in behind it. The flow is undirectional and often continuous. Digital signal processing often times fits this model. Figure 1 : Multi-processing Models (A) Linear, (B) Clustered, (C) Matrix. The clustered and matrix approaches are similar to the extent that data flow may not be unidirectional in nature. Bi-directional links between the processing elements are required. Of course these architectures each lend themselves to solving different kinds of problems. The clustered approach fits well into a master CPU - smart peripheral situation, the oldest of the multi-processing applications; while the matrix architecture is finding its way into complex calculation applications. In any event, what all of these multi-processing approaches have in common is the requirement that processors talk to one another; that, in itself, turns out to be a thing easier said than done, which is why dual port RAMs and FIFOs have become so popular in the last few years. ### SGS-THOMSON BIPORT MEMORY DEVICES Make no mistake, systems have been using FIFOs and dual port RAM for a long time. But with the exception of some rather low density devices, monolithic dual port RAMs and FIFOs are only beginning to become common. While others have wrestled conventional architectures into monolithic devices and come up with shift register based FIFOs and time-multiplexed dual port RAMs, SGS-THOMSON decided that a new memory cell design would make the whole affair much simpler. The schematic of a BiPORT memory cell is shown in figure 2. The use of a BiPORT cell array allows simultaneous access to the memory array from two ports. A completely separate set of lines from the row decoders and data lines to and from the column I/O circuits, wired in parallel with the original set, guarantees that there cannot be any row or column contention, even if both ports are writing at once. But even the use of BiPORT memory cells does not allow simultaneous read/write access to a given cell without a chance of error. SGS-THOMSON BiPORT FIFO prevents such an error by halting on full or empty conditions. The BiPORT RAM provides the user handshake logic; but more on that later. Figure 2: A Full CMOS BiPORT RAM Cell. #### FIFO BASED PROCESSOR LINKS One of the beauties of many multi-processing applications is that addresses often become superfluous. There is data to be moved from one place to another. The data is contained in a defined, finite packet suitable, at least for the time it is in transit, for treatment as a sequential data stream. In short, an application just begging for a FIFO. #### The MK4501 BiPORT FIFO The MK4501 is a large, high performance FIFO that utilizes a memory based architecture and a memory matrix constructed with BiPORT memory cells. Refer to the device block diagram in figure 3. The MK4501's 512 x 9 organization and memory-like interface (see figure 4) make it a good fit for many applications. Nevertheless, for those applications requiring more width or depth, the device is designed for easy expansion, with no performance penalty (such as an extended "fall-through" delay). Two status flags are available, Empty and Full, each of which remain active (low) whenever the stated condition exists. #### Interfacing the MK4501 Although a multitude of techniques have been used to interface with the MK4501, the following three approaches cover a great many of the existing requirements. #### A RAM-Like FIFO Interface First of all, the MK4501 can be mapped into a processor's address space with conventional address decoding just like anything else. The user has the option to map it into one or many locations; that is to say, the FIFO could be reached at any of a range of addresses. Mapping the FIFO into a range of addresses allows the use of block-move transfers normally used with ordinary RAM. Users seem evenly split between whether or not to use the flags. Some applications that assure the FIFO will never empty or fill, others check the flags before every operation. Both approaches are useful depending upon the constraints placed upon the design (reference figure 5). #### Peripheral Interface Parallel ports are also used to control FIFOs. One reason is that ports generally have the ability to manage an access failure gracefully. If the user attempts illogical operations, such as read when empty or write while full, the MK4501 ignores the command. In refusing to write while full, the device protects the data that has been stored but not yet read. This sort of aborted attempt cannot occur when talking with memory. Memories always do what they are told; peripherals, however, do not. Consequently parallel ports must be prepared to make adjustments whenever they encounter a "not ready" peripheral. The MK4501 can be adapted to the common twowire handshake favored by the low density FIFO manufacturers and many parallel ports with a little bit of logic, as shown in the schematic in figure 6. Figure 3: MK4501 Block Diagram. Figure 4: MK4501 Pinout. Figure 5: Memory Mapped FIFO Interface Schematic. Figure 6: Parallel Port Interface Schematic. The logic performs three key functions. First, it blocks the port's attempt to dump data into the FIFO until the FIFO is ready, that is, until it becomes not full. Because the clearing of the Full Flag is under the control of the FIFO's read port, and because that port may remain inactive for an extended period of time, the delay between the parallel port signaling that valid data is available and the FIFO becoming ready, may be quite long. Second, because the Full Flag will go active (fall) during the last write, feedback must be provided in the gating circuit to prevent it from "pinching off" the end of the last valid write pulse. Third, the circuit provides the Acknowledge (ACK) or "shift-out" signal to the parallel port, indicating that data has been received. The delay block shown can be implemented any number of ways, but it must be selected to provide enough delay for the write pulse to the FIFO to meet specification. The schematic and timing shown illustrates transfers from a parallel port to the FIFO. The same circuit can be used on the read side of the FIFO to transfer data out of the FIFO to a parallel port. Naturally, multiplex/demultiplex chips can be used to implement bidirectional simplex links, or dual FIFOs can be specified for full duplex links. Figure 8 : Serial-to-parallel Interface Schematic. Figure 7: Parallel Port Interface Timing Diagram. Note: "B" may be ∞ (controlled by the Read Port). "D" equals Δt in schematic selected to make D + E + F Greater than or equal to the FIFOs minimum Write Pulse Width (|\(\begin{small} \text{Uprop} \)). #### Serial Bit-Stream Interface Thus far this note has only alluded to the speed of the MK4501. At this point in time, catalog parts are available with cycle times as short as 80ns (12.5MHz); that is not, however, the device's maximum data rate. Remember that the MK4501 is nine bit wide device. Doing a serial to parallel conversion allows the device to operate with serial bit streams running up to nine times faster; at 112.5MHz. Of course that is pretty tricky. Figure 9: Serial-to-parallel Timing Diagram. A much slower and simpler implementation is shown in figure 8. Even running at 30MHz, maximum frequency for ALS-logic, the 33ns serial cycles driving a 8-bit shift register allow a 266ns parallel load cycle to the FIFO. It may interest you to know that the slowest MK4501 we sell accesses in 200ns and cycles in 235ns. Performance like that makes the MK4501 an excellent candidate for all kinds of serial applications, particularly disk controllers and LAN interfaces. Figure 8 is simplified representation of a circuit that employs conventional TTL logic, a divide by 16 counter and two serial-to-parallel shift registers with three-state outputs. The counter is working as a state machine, both managing the two shift registers and generating the proper write pulse width and write pulse recovery timing for the FIFO, as shown in the timing diagram. Using two shift registers and alternating between the two of them eliminates the need to unload a single shift register into a latch within a single serial clock cycle. Other functions that would need to be implemented in an actual design would include the reset logic and appropriate preload-at-reset circuitry to get the whole thing kicked off in sync. Again, only the Write Port circuit and timing are shown because they apply equally to the Read Port. #### **DUAL PORT RAM PROCESSOR LINKS** Though they may be close, FIFOs are not the be all and end all of processor to processor links. Dual port RAMs are also a very popular choice. While the FIFOs offer many advantages in high performance links, dual port RAMs offer good speed and simultaneous bidirectionality in a single package. When those characteristics are combined with the right features, a sophisticated single chip bi-directional link can become a reality. The MK4511 is designed for just such a link. #### The MK4511 BiPORT RAM The MK4511 dual port RAM contains a single 512 x 9 CMOS memory matrix that can be accessed simultaneously from both of the input/output ports (reference figure 10). Dual port operation is achieved through the use of a memory array composed of BiPORT memory cells. Each memory cell is accessible from both ports at all times. Pin count is kept low through the use of address/data multiplexing. This technique is being used on advanced microprocessors and other devices to keep pin counts and package sizes down. The MK4511 incorporates all functions required for dual port operations, including software controlled interrupt outputs. Use of the interrupt outputs is optional, allowing both polled and interrupt controlled applications. #### **Arbitration vs Handshake Routines** Unlike other dual port RAMs, the MK4511 allows unrestricted access to all locations at all times. There is no internal arbiter to push out an access when a collision occurs. Some have suggested that the lack of an arbiter is problematic in a dual port RAM design. However, that is only true in a limited group of specialized applications. Arbiters are useful in applications where any given memory location may be written by one port and written or read by the other simultaneously. Such applications require either the old data or the new data, but they are unique in that they, by definition, cannot care which. There is no mechanism within the RAM to signal the processor which piece of data was stored or read. The arbiter simply assures the user will get one or the other, instead of a scramble of both. Figure 10: MK4511 Pinout. Relatively few processor to processor links can operate under those assumptions. Most need to know when a valid message is in the mailbox and when it has been picked up. So, in most cases, not only is an internal arbitration circuit of no real benefit, extra logic must be provided by the user to accomplish the required handshake. The MK4511 is, to date, unique in that it provides the logic required to implement a variety of polled or interrupt driven handsake routines under software control. The first byte of the memory array serves as the interrupt register for the X port. Addressing the first byte from Port X additionally accesses Port X interrupt logic. The last byte serves as the interrupt register for Port Y. Addressing the last byte from Port Y additionally accesses Port Y interrupt logic. The lower three bits of each byte written to the interrupt registers are the ones routed simultaneously to the interrupt logic. The interrupt logic consists of three flip-flops per port that serve as the interrupt Request/Cancel flag, interrupt output Enable/Disable flag, and interrupt Acknowledge/Ready flag. #### Message Passing With a MK4511 The following narrative description of a mailbox transaction should illustrate how the MK4511's onboard interrupt logic can be used : Allocate pre-defined blocks of memory to each port. Each port may write only to its assigned memory block, preventing Port X and Port Y attempting to load their messages into the same area. Write the message to be passed into the Port X message area. When finished, read the Y port Acknowledge/Ready flag (see figure 11). If ready, request an interrupt on port Y by writing a 1 to the X port Request/Cancel flag. Next, acknowledge the interrupt to Port Y by writing a 1 to the Acknowledge/Ready flag on Port Y. Begin reading the message via Port Y. The Acknowledge should not be cleared to Ready until after the message has been read. The X port will need to check to see that the message was received. The X port can poll the Y port Acknowledge/Ready flag or, the Y port can signal ready by making an interrupt request of its own. #### Interfacing the MK4511 Use of the MK4511 is not restricted to Address/Data multiplexed processors. A simple state decoding circuit, together with a three-state driver and a transceiver, allow the MK4511 to be used with any non-multiplexed processor, as shown in figure 12. Figure 11: The MK4511 Handshake Logic. Figure 12: The MK4511 and a Non-multiplexed Processor. #### SUMMARY Well, this paper has certainly run the gambit; from serial transfers to address/data multiplexed busses; from high speed burst transfers by a FIFO sitting in local memory to mid-performance bi-directional transfers managed by a single chip; and that, is the central message of this Application Note. BiPORT RAMs and FIFOs are finding their way into a vast array of applications. They are being used effectively across a broad range of performance requirements. High speed users are designing with these devices because of their speed. Low speed users, often with performance requirements well below the slowest FIFO or RAM, are designing in the MK4501 and MK4511 for their density. All of this suggests that in the multi-processing arena, one should not dive into a data link design without at least considering the benefits offered by BiPORT RAMs and FIFOs. #### **APPLICATION NOTE** #### MK4501/03 BiPORT™ FIFO WIDTH EXPANSION TO AVOID WORD SKEW By Rick TUTTLE #### INTRODUCTION The MK4501 and MK4503 are high density BiPORT CMOS FIFOs (First-In-First-Out Memories) using SGS-THOMSON's industry standard pinout. The MK4501 consists of a 512 x 9-bit organization, with two status flags: EMPTY (EF), and FULL (FF). The MK4503 is pin-for-pin compatible with the MK4501, but has a 2K x 9-bit organization, and includes an additional Half-Full status flag (HF) (see figure 1). Both devices utilize a BiPORT™ RAM cell design which allows simultaneous and asynchronous writes/reads, thus avoiding the ripple-through delay times of conventional shift register based FIFOs. The MK4501 and MK4503 are expandable to any width and depth, as well as offering a retransmit capability. Retransmit is allowed in single device or word width mode. Depth expansion is achieved by simply connecting the XO pin of one device to the XI pin of the next device in a daisy chain fashion (refer to the data sheet for example diagrams). Width expansion is accomplished by providing the necessary data bus width (usually 16 to 32 bits), and connecting control inputs of the FIFOs together for synchronized operation. The design of MK4501 and MK4503 incorporates internal logic such that when the FF is set (FF = low), further writes are inhibited. The same is true when the EF is set (EF = low), further reads are inhibited. There is an arbitration condition where either status flag may be set while receiving an asynchronous operation on the other port that would clear the status flag (i.e. read when full, or write when empty), immediately followed by another set operation (write-when-full, or read-when-empty), where the set-before-clear operation would be indeterminant. Referring to the MK4501 or MK4503 data sheet, we find when doing a write within two before the FF is cleared after a valid read, that the write is considered indeterminant. Once the FF is cleared, tFFW must be satisfied to assure a successful write cycle. The same is true when the $\overline{EF}$ is set where a read cycle, proceeded by a valid write to clear the EF, is considered interminant within tap: ; but will be valid if $t_{RFF}$ is satisfied once the EF is cleaed (EF = High). Figure 1: Pin Connections #### CIRCUIT DESCRIPTION In figures 2 and 3 we have presented an application concept showing an example of using either the MK4501 or MK4503 for width expansion of 16 to 32 bits. (Any unused Data-Inputs pins should be tied low). These diagrams also depict that once the FI-FO array is full (FF = low), further writes will be synchronously disabled. The same is true when empty (EF = low), further reads will be synchronously disabled. This type of application is only required where system designs allow write-when-full, or read-whenempty, where complete read/write control cannot be immediately obtained for a defined condition set, i.e. when the FIFOs become full (FF = low). From the previous discussion regarding indeterminant operations, one can see that in word width expansion. work skew generation is possible where the validity of the operation is dependent upon the flag-to-clear access time. Actual device flag access times could vary tens of nano-seconds producing an arbitration condition, and thus allowing valid operations to some of the devices in the array, while being indeterminant to others. This is especially true where cycle times of 120ns or greater are being used. Therefore, we have added a small amount of logic to our circuit in order to avoid word skew generation (see figure 3), and thus ensure that indeterminant reads or writes for the FIFO array never occur. This will allow all devices to remain in a synchronized operational mode. #### CIRCUIT OPERATION The schematic diagram in figure 3 displays an example for width expansion of 16-bits using either the MK4501 or MK4503. (Of course wider word widths are just as easy). In this schematic, the D-type transparent latch on either side provides a latched status flag with true logic to the OR gate. The transparent latch (7475 series) is recommended versus a clocked flip-flop to provide smoother logic transistions to avoid glitching on the OR gate inputs during control line transistions. If either status flag is latched (LFF = high, LEF = high) the corresponding OR gate is disabled providing a high level to R or W. The external control signals, $\overline{Wx}$ or $\overline{Rx}$ , are prevented from passing through the OR gate, thus further read or write operations are inhi- bited. The AND gates provides a composite clear flag status (logic one), and any FIFO in the array can produce a set condition for FFx or EFx (logic zero). For simplicity, the FF and EF have been labeled "U" or "L" to denote upper or lower device. Further explanation is given in figures 4 and 5. Figure 4 displays the timing for write-to-full then read, followed by successive read/write cycles. Reset is presumed, followed by consecutive write cycles until the FIFO array is full. Once FF is asserted low, FFx will also go low after the AND gate propagation delay time. This is turn will cause LFF to go high via QW when CW is high through the D-type transparent latch, resulting in a synchronized write inhibit as W will remain high through the OR gate until FFx is cleared (FFx = high) after a valid read. Figure 5 displays read-to-empty then write, followed by successive write/read cycles. The same exercise for figure 4 can be performed by the reader in figure 5 by simply reversing roles of write for read, and full for empty. There is a special case that could be encountered when the composite status flags are in a set (FFx or EFx = low) to clear transistion. For this condition, the set-up time to the D-type latch may be violated in reference to data in and CW going high via external control lines ( $\overline{R_X}$ or $\overline{W_X}$ ). The arbitration results would be : (1) the existing operation would be valid to the FIFO array - this is a don't care situation since the FIFOs' status flags are cleared and further operations are valid, or (2) the existing operation will be ignored since set-up times were no met, resulting in a dummy cycle which is expected. #### CONCLUSION Even though the MK4501 and MK4503 will inhibit reads while empty, and writes while full, the simple logic application concept would avoid any possible word skew probabilities in the word width expansion mode. This approach could be extremely helpful for designs where exclusive read/write processor control is not allowed within the time frame needed for a defined set of conditions. It should also be noted that while this circuit will successfully ignore write-when-full and read-when-empty in a synchronized fashion, expected data during these operations will be lost if not stored in some type of temporary buffer or memory medium. Figure 2: Block Diagram/Equivalent Circuit. Figure 3 : Schematic Diagram. Figure 4: Write-to-Full/Read-Write. Figure 5: Read-to-Empty/Write-Read. #### USING THE MK4501 BiPORT™ FIFO AS A DIGITAL DELAY By D. CHAPMAM AND R. TUTTLE #### INTRODUCTION One of the most significant features of the MK4501 FIFO (FIRST-IN-FIRST-OUT Memory) is that it does not suffer from the "ripple-through" delay that has been the common denominator between most other FIFOs. To avoid excessive delays, earlier FIFOs were made no larger than 128 bytes deep, in contrast to the MK4501 which is 512 bytes deep. Furthermore, the MK4501 can be depth expanded in 512 byte increments to any depth desired without any speed penalty. There is, however, a group of folks who have been using the ripple-through delay of conventional FIFOs to their advantage. They have been building data delay devices. The requirement for data delays most often surfaces in digital signal processing applications; video, audio, etc... #### CIRCUIT DESCRIPTION Even through the MK4501 does not exhibit a ripple-through delay characteristic, it is a very attractive device for delay applications because of its depth. With the addition of a counter, the MK4501 can serve as such a delay. (See figure 1 for a block diagram). After reset, the counter counts the desired number of write pulses (Delay time = Write cycle time x count), and then gates the write pulses into the MK4501 of the FIFO at the same rate it comes in (see figure 4). In such an application the MK4501 should never be allowed to fill, that is the Full Flag should not be allowed to become active LOW. To prevent the Full Flag from being asserted LOW, the first read must occur before or simultaneously with the next-to-last write (#511). The circuit shown in figure 3 allows the maximum delay that a single MK4501 can provide without going full. An example of the maximum read delay timing before FF is asserted can be referenced in figure 2. #### CIRCUIT OPERATION In figure 3 the flip-flop to the far left is the LSB of a 9-bit counter formed by the flip-flop and the 8-bit '592 counter. Wiring the Q output to the active low coun- Figure 1: Block Diagram - 4501 Data Delay. ter enable (CCKEN) has the effect of presetting the 9-bit counter to 1 at reset. Inasmuch as maximum count on a 9-bit counter is 511, presetting the 1 causes the counter output (RCO) to assert on write #510. The RE' (Read Enable Set) signal goes HIGH as soon as the counter output (RCO) and the inverted write signal (W) both go LOW. This will be during the write recovery time between write #510 and #511. RE (read enable) is then available at the beginning of write #511, which when NORed with the write pulse produces read #1 in sync simultaneously as the result of the MK4501's BiPORT™ cell design. This action ensures that the FF will not be asserted active LOW. Each additional write results in a read producing a constant data path. Holding the Winput HIGH will prevent further data flow. #### CONCLUSION In this application example, the counter can be preset to higher values through the '592's parallel inputs (A-H) to shorten the delay. In fact, programmatic control of the preset would allow a variable delay function to be implemented with this circuit. This would allow data delays between 2 and 510. Figure 2: Write/Read Timing - Latest Possible First Read to Prevent Full Flag Assertion. Figure 3: Delay Counter Schematic. Figure 4: Timing Diagram for Digital Delay Circuit. Note: This is a test circuit, and is intended only to illustrate an application concept. #### **APPLICATION NOTE** # THE MK4501/03 BIPORT™ FIFO USING BIDIRECTIONAL RESET By RICK TUTTLE #### INTRODUCTION The MK4501 and MK4503 are high density CMOS FIFO (First-In-First-Out) BiPORT memories from SGS-THOMSON Microelectronics. Its family of Bi-PORT memory products has gained recognition world-wide, and already claims the industry standard in high density FIFO BiPORT memories with the introduction of the MK4501 in 1983. As the family of BiPORT memory products increases, so do the design applications. This produces more demand and uses for the unique static BiPORT memory cell arrangement, and thus forces more functions, higher speed, and more density with each generation of memory devices. With the complexity of today's multi-processor designs, comes the need for high density and high speed shared memory. Some applications call for passing data from one processor to the other processor in a mailbox type fashion. This can be accomplished by using a Dual-Port SRAM, such as SGS-THOMSON MK4532A/MK4542A or MK45DP8. These are CMOS low power, high speed 2k x 8 Dual Port SRAMs with different data path organizations. The MK4532A/MK4542A allows passing data between two 8-bit processors, while the MK45DP8 allows data to flow from a 16-bit processor on the left port to an 8-bit processor on the right port. High density FIFOs, such as the MK4501 and MK4503 which have 512 x 9-bit and 2k x 9-bit organizations respectively, can also pass data from one system processor to the other, but do not allow random access Read/Write functions on the same port as do the Dual-Port SRAMs. First-In-First-Out memories are typically used as data rate buffers for writing data in one side or port at a given rate, and reading or retrieving that same data at a different rate on the other port in a first-in-first-out fashion. #### BIDIRECTIONAL BUFFERS There is a FIFO application that serves somewhat like a Dual-Port SRAM function when using a bidirectional FIFO arrangement. This type of arrangement, however, has no worries of address match arbitration as with the Dual-Port SRAMs. This is because the design of the FIFO memory does not produce contention arbitration between Read/Write functions and physical address locations. Thus bidirectional FIFO arrangements allow asynchronous Figure 1: Bidirectional FIFO Mode. \* Available for the MK4503 only. and simultaneous Read/Writes operations from either processor. Referring to figure 1, designs requiring bidirectional buffering between two systems (each system capable of Read and Write functions) can be achieved by pairing FIFOs in a suitable manner as shown (this applies for both the MK4501 and MK4503). Status flags must be monitored by each system such that the FF status is viewed where W is used, and the EF status is viewed where Ris used. When using the MK4503, the HF function may be viewed from either control side depending on its reference of intention; that is, whether sensing Half Full or Half Empty. #### CIRCUIT DESCRIPTION High density FIFOs are well suited for bidirectional applications to provide a unique handshake between two systems. Data can be manipulated between the two systems easily and efficiently. This type of arrangement can allow the systems to share common data in a pipeline fashion, or allow passing data from one processor to another for data manipulation, and having those results relayed back to the originating processor in a FIFO sequence. However, one difficulty may arise where a Master Reset to the bidirectional FIFO arrangement may not be determined by both processors at the same designated time. For example, if one processor initiates the Reset signal, then it can also determine the state of its Read and Write controls. The other processor, however, would continue Read or Write functions until an interrupt had been acknowledged. This would result in probable invalid Reset set-up times (trass), or invalid Read (trapw) or Write (twpw) pulse widths to the FIFO device matrix. (As a brief reference, see figure 2. Further timing details are provided in the MK4501 or MK4503 data sheet). In order to assure a proper Reset to the system's FIFOs, the Reset signal needs to be latched for at least the duration of its pulse width (trs), and be able to satisfy trass for the W and R inputs. The system reset circuit must also assure proper enable pulse widths as traw and two for either or both system processors. The functional schematics in figures 3 and 4 reveal two options to latch Reset, and ensure correct timing sequences. These circuits can be applied to all Read and Write controls, or only to the processor where the Read/Write controls are unpredictable during Reset. Whatever the case, each Reset is assured the correct timing on the Read/Write control signals to satisfy trass, and Read or Write pulse widths. #### CIRCUIT OPERATION Referring again to figure 3, simply stated the inverted output of the NOR gate R, will follow the Rx input as long as it is enabled, that is, when all other inputs to the NOR gate are LOW. The transparent D-type latch allows the D-input to propagate through determining the Q and Q outputs whenever Rx is HIGH. During Reset, when RS goes LOW, RS' immediately forces R HIGH, and thus disables further Reads to the FIFO during the Reset pulse duration. Meanwhile, when Rx goes HIGH at the end of the normal Read operation, Q will latch R HIGH until the next valid Read cycle. When a Reset occurs between Reads, then Q is latched HIGH keeping the NOR gate disabled after Reset until the next occurring valid Read cycle. This type of design allows the first Read after Reset to be enabled, as well as ensuring proper set-up times and Read/write pulse widths. The circuit in figure 4 shows another method of latching Reset. Here the Q output of the clocked Dtype flip-flop acts as an enable to the two input OR gate. During normal operation the Q output will remain LOW for each successive rising edge of the external Rx clock. This will keep the OR gate enabled, and thus allow R to follow Rx delayed by the OR gate propagation time. When a Reset occurs, strobing Preset LOW, then the Q output of the flip-flop would go HIGH, disabling the OR gate, thus forcing R HIGH. Further Reads from Rx would be ignored. This ensures that t<sub>RSS</sub> is satisfied in reference to Reset and R, even though the processor may attempt further reads before an interrupt is acknowledged. The main difference between this method and the previously discussed example, is that this method demands that the processor allow for a "dummy" Read or Write cycle after an initial Reset. In other words, the first Read to the circuit in figure 4 cannot be guaranteed due to possible arbitration in set-up times unless one dummy Read cycle occurs after Reset. (This is best viewed from the waveform example in figure 5). Now for instances where an interrupt after Reset produces a wait cycle, this condition has no consequence. The problem would be upon the initial start-up Reset where the first valid Read cycle may or may not be enabled, depending upon the rising edge of Reset in relation to the Rx clock input to the D-type flip-flop. This could result in set-up conditions as previously displayed in figure 2. Should a Reset always occur between Reads, as depicted in figure 6, then a dummy cycle would not be needed after Reset; however, this is not the probable consistent scenario. #### CONCLUSION Bidirectional applications using high density FIFOs are easily and effectively implemented using either SGS-THOMSON's MK4501 or MK4503. By using a D-type latch coupled with a logic gate for Read or Write enabled functions, two examples have been presented to incorporate proper set-up times and Read/Write pulse widths for a Master Reset to the bidirectional arrangement. Individual system processors are not affected, and other control signal timing to the FIFOs can be ignored during Reset and at least one cycle after Reset. These example circuits could be used for each Read/Write control line, or only for the control lines considered unpredictable during a Reset operation. Figure 2: Valid Reset Timing. **Note** : Correct timing is required for both $\overline{R}$ and $\overline{W}$ , only $\overline{R}$ is shown. Figure 3: Bidirectional Reset Using A Transparent Latch. Figure 4 : Bidirectional Reset Using An Edge Trigger Latch. Figure 5 : Reset During Read. Figure 6: Reset before Read. #### THE MK4503 BIPORT™ FIFO 16-BIT TO 8-BIT CONVERSION #### INTRODUCTION When SGS-THOMSON Microelectronics introduced the MK4501 in 1983, it was the first high density FIFO with a BiPORT™ memory cell architecture. The MK4501 quickly became the industry standard with an organization of 512 x 9 bits, and included both an Empty and Full status flag. SGS-THOMSON has extended this technology to develop a device with four times the density - the MK4503. The MK4503 has a 2K x 9-bit organization, and includes the addition of a Half Full (HF) status flag, as well as the Empty and Full status flags. Its BiPORT™ RAM cell design allows simultaneous and asynchronous Write/Reads, and avoids the added ripple-through delay times of conventional shift register based FIFOs. As with the MK4501, word with and depth expansion is easily achieved by using the XI and XO pins. The MK4503 is pin-for-pin compatible with the MK4501, and thus can be used as a density upgrade in many applications. #### CIRCUIT DESCRIPTION As shown in figure 1, the block diagram for this application concept shows an example of how to interface a 16-bit Microprocessor to an 8-bit peripheral. Due to the MK4503's architecture, which provides easy width expansion, we can interface two MK4503 FIFOs to a 16-bit Microprocessor for collecting and holding our data dumps. By using a small amount of additional logic, we can retrieve this data in consecutive 8-bit bytes. (The diagram in figure 2 shows the basic idea in an equivalent circuit). Using the two MK4503 FIFOs, we start with a 2K x 16 memory buffer as our input, and convert it to a 4K x 8 memory buffer output. The status flags will keep us updated to let us know when we are Full $(\overline{FF} = low)$ , or Empty ( $\overline{EF} = low$ ). The Half-Full status flag ( $\overline{HF}$ = low) will help to avoid those sudden unpredicted halts, for example, should there not be adequate block memory space available. We will also take advantage of the asynchronous and simultaneous Write/Read capability of the MK4503's BiPORT™ design. #### CIRCUIT OPERATION The schematic diagram in figure 3, shows that we will be writing 16-bit words designated as UPPER and LOWER 8-bit bytes, and then reading first the UPPER 8-bit byte, and then the LOWER 8-bit byte. As with all FIFO applications, we must start with RESET (RS) to initialize the circuit. Remembering that upon reset our EF output goes active low, all Read cycles are ignored until the first Write cycle has been Figure 1: Block Diagram. AN218/1288 1/4 completed. Once a succesful Write has been performed, the EF output will go inactive high. The ideal operation would allow the Write count to remain at least one cycle ahead of the Read, thus avoiding EF from being asserted active. Referring again to figure 3, the A/B select to the data multiplexers via Q of the D-type flip-flop, alternates at the end (rising edge) of each Read to get ready for the next Read cycle. This avoids additional gate delay time, as well as providing a READ strobe during the full R pulse width. Therefore, after Write, and upon the first Read, we access the UPPER byte (QA 0-7), and alternate thereafter between the LOWER (QB 0-7) and UPPER byte with each consecutive Read. The flag status needs only to be taken from the LOWER byte FIFO since it will be Read last, and both are written simultaneously. Of course an (Empty - 1) function could be implemented on the 8-bit side by using the Empty Flag output from the UPPER FIFO. In this application we have included data bus control with a fast external Output Enable (G) on the multiplexer. The waveform timing diagram is referenced in figure 4. Since there will be a specific Q-valid access time from the enabled FIFO to the data inputs of the multiplexer, the $\overline{G}$ input can be tied to the $\overline{R}$ system input without any penalty. The timing diagram in figure 5 displays the typical access times to be considered. For example, $t_{A1}$ is the combined access time of the OR gate plus Read access $(t_A)$ of the MK4503. Further definitions are : $t_{A2}$ = MUX Q-Valid access time, $t_{A3}$ = MUX Q-Valid access time from $\overline{R}$ asserted low, $t_{GLQV}$ is MUX $\overline{G}$ (Output Enable) access to Q-Valid, $t_{OH1}$ = Q-Hold time of the FIFO, $t_{OH2}$ = Q-Hold time of the MUX, and $t_{GHQZ}$ is output Enable to High Z. It should be noted that $t_{A3}$ is equal to $(t_{A1} + t_{A2})$ , where the limiting factor is $t_{A1}$ not $t_{GLQV}$ , when $\overline{G}$ = R (see figure 5). #### CONCLUSION This implementation presumes that Read strobes will be halted when the lower MK4503 indicates itself empty. In this example, should the lower FIFO become empty, additional Read strobes will continue to toggle the select D-type flip-flop even though the FIFOs will not respond. Should Read-while-Empty compatibility be required, then additional logic will be needed to disable the select flip-flop when the lower FIFO is empty. Figure 2: Equivalent Circuit. Figure 3: Asynchronous 16-Bit to Asynchronous 8-Bit Schematic. Figure 4: Timing Diagram. Figure 5 : Access Times. #### THE MK4505 CLOCKED FIFO INTRODUCTORY CONCEPTS by Rick TITTLE #### DEVICE DESCRIPTION The MK4505 from SGS-THOMSON Microelectronics is the industry's first asynchronous clocked First-In-First-Out (5FIFO) memory. This very fast clocked FIFO supports two independent, asynchronous, free running clock inputs, and has an organization of 1k x 5-bits with FULL, EMPTY, HALF FULL, ALMOST FULL, ALMOST EMPTY, DATA READY, and OUTPUT VALID status flags. As shown in the pin-out diagram in figure 1, the MK4505 has two configurations: the MK4505M (Master) which features the full compliment of status flags, and the MK4505S (Slave). Either device, however, may be used in a stand-alone mode of operation. The Master features an automatic write protect when FULL, and an automatic read protect when EMPTY. In contrast, the Slave offers no protect circuitry, but can read and write continuously. Other MK4505 features are separate read and write enable inputs with the ability to enable or disable Figure 1: Pin Configuration, 300 mil DIP. ### **DEVICE DESCRIPTION** (continued) read/write operations upon command in the presence of a continuous periodic clock train. The MK4505 is available with a cycle rate of 40MHz, offering a 15ns access time. #### MK4505M/S CIRCUIT OPERATION The MK4505 appears to the outside world as a clocked D-type flip-flop with separate enable inputs. For example, each time a D-type flip-flop receives a clock, the Q output responds with the D input after a certain propagation time, provided data and enable set-up times are met prior to the rising edge of the clock. The MK4505 responds in somewhat the same manner, but offers a First-In-First-Out, 1024 x 5-bit sized buffer. Referring to the block diagram schematic in figure 2, the input stage looks like a rising edge triggered (CKw) D-type flop with a separate enable comprised of a two input AND gate. Obviously, if either input is LOW, then the write operation is disabled. The output stage is similar, clocked by CKR with a two input AND gate providing the read enable. If either input is LOW, the read operation is disabled. This provides the automatic read and write protection logic for the Master. The MK4505 FIFO uses the BI-PORT<sup>TM</sup> RAM architecture, and appears as a dual port SRAM between the two I/O stages (see figure Internal write and read address pointers or counters automatically provide the RAM with the correct addresses. Figure 4 displays the combined logic symbol derived from the diagrams shown in figures 2 and 3. The MK4505 moves data only with each clock edge, as well as updating all status flags with the same clock edges. Each write function latches the input data with the rising edge of the write clock CKw. The latched data is then transferred to a dual port RAM array. The predetermined first-in-first-out read sequence allows the read address counter to reach the stored data and present it to the input of the output latches before it is actually read. The output latches are then clocked on the rising edge of CK<sub>R</sub>, and valid data is available to after the rising edge of the clock. Should a clock be turned off, as being locked LOW or HIGH, then the previous cycle is latched regardless of any input changes. This is true for the clocked D-type flip-flop, and the MK4505. Since MK4505 supports the asynchronous read/write clock functions, then either the read or write clock can discontinue without affecting the other port's activities. Even though the MK4505 is designed for systems potentially operating from two asynchronous free running square wave clocks with cycle rates up to 40MHz, the device can be operated at much slower clock rates. A perfect square wave clock is not essential for proper device functionality. Parameters that must be satisfied are the specified minimum clock high and low times per the data sheet, and the set-up and hold times for enable inputs to the rising edge of the operational clocks. Clock duty cycle is not critical as shown in the example of figure 5. Remember that the FIFO triggers from the rising edge of the clock, and clock transitions meeting $V_{\rm IL}$ and $V_{\rm IH}$ specifications must be obtained. The MK4505M (Master) cannot be written while FULL, nor read while EMPTY. A FULL condition results only from writing all 1024 bit locations, but an EMPTY condition results from either a RESET or by reading all bit locations previously written. Referring to the MK4505 data sheet, First Read Latency (tFRL) describes the delay from the first write clock after empty, to the first valid rising edge of CKR that is guaranteed to produce the first write data at the Q outputs. This is the time required from Data In to be latched, presented to the BiPORT RAM array, and flow through to the output latches where it will be clocked to the outside world. #### CONCLUSION The MK4505M/S from SGS-THOMSON is the industry's first high performance clocked FIFO. The MK4505 supports two independent, asynchronous, free running clock inputs. It has a 1k x 5-bit architecture, and offers a 15ns access time with a 40 MHz clock rate. The device features both read and write enable controls in the presence of continuous read and write periodic clock trains. The MK4505 is available in two versions as a Master or Slave. This provides for easy width and depth expansion FIFO array configurations. MK4505M Master provides a full compliment of status flags, as well as providing all necessary controls for width and depth expansion. A MK4505M is required for each 1k of depth, and a MK4505 Slave for each additional 5 bits of width. Either device may be used separately with certain system applications. The MK4505M cannot be written while FULL, or read when EMPTY; whereas, the MK4505S can be forced to read and write continuously regardless of device status. Both devices use SGS-THOMSON BiPORT RAM based memory cell allowing simultaneous read/write operations, and offer full TTL compatibility. Figure 2: MK4505 Block Diagram Schematic. Figure 3: MK4505 Representative Block Diagram. Figure 4: MK4505 Logic Symbols. Figure 5: Possible Valid Clock Examples. # USING THE MK4505 CLOCKED FIFO AS A DIGITAL DELAY #### INTRODUCTION The MK4505 is the first FIFO to support two independent, asynchronous, free running clock inputs. The MK4505 clocked interface makes high performance designs much simpler, eliminating the need for external registers, buffers, or pulse shaping circuits. The MK4505 is available in two configurations: the MK4505M (Master) and the MK4505S (Slave). This allows very simple width and depth expansion using one MK4505M for each 1024 bits of depth, and one MK4505M with one MK4505S for each additional 5-bits of width. Because it is Bi-PORT™ RAM based, it is not subject to the ripple-through delay times of conventional shift register type FIFOs. The MK4505 is suitable for applications with cycle rates up to 40MHz. #### CIRCUIT DESCRIPTION In the block diagram shown in figure 1, we have displayed a 1k by 10 configuration that would be typical of a high performance digital video delay application. Of course narrower or wider bit fields can be accomplished just as easily. The MK4505M provides all additional enables to the MK4505S, with WE1 going to both devices, into the counter circuit, and thus generating the Read Port Enable (RE1) once the desired count is reached. #### CIRCUIT OPERATION For the following application, we have shown an example for digital data delay in a system using one free running clock (Ø clock) for CKW and CKR, and one Write/Read (WE1) control clock, with a programmable counter for determining the desired delay from 2 to 1022 cycles. In this particular example, we have shown the maximum delay allowed to avoid the FF (Full Flag) from being asserted low (see figure 2). The output of the counter circuit serves a two-fold purpose. First it provides the enable logic to the ENT pin for the first stage of the counter. Presetting the counter to 402HEX, assures that QC of the counter's third stage is set high, which sets the ENT enable of the first stage at the beginning of the count sequence. Secondly, the counter circuit provids an active high RE1 to the FIFOs enabling the delayed READ for output data once the count of 1022 (Full -2) has been reached. After power-up and RESET (CLR), preset the counter circuit by presenting 402 HEX (01000000010) through the ABCD inputs while strobing LOAD active low. The 74161 4-bit counter to the far left is the first stage. The system clock (Øclock) goes to each of the clock inputs of the counter circuit, WE1 is ENP enable, and RC0 goes to each successive device ENT enable; with the exception of the first stage which is enabled via the QC output of the final stage (loaded high during preset). Once the counter circuit has reached the count of 800 HEX, which is the delay count of 1022 as (Full -2) for the MK4505, the QD output of the third stage is set which enables the delayed Read Port (RE1 = high) to the MK4505 1K x 10 configuration. At the same time that QD is set, the QC output of the third stage is cleared, inhibiting count of the counter circuit. Since the Read Port Enable (RE1) is latched active high, continuous Write/Reads are allowed on each successive rising edge of Øclock (see figures 3 and 4). The circuit will maintain a constant 1022 cycle delay until the next asynchronous RESET occurs. #### PROGRAMMING DELAY INTERVAL In conclusion, we have calculated a digital data delay of 1022 cycles. This is accomplished by realizing that setting QD of the third stage allows our maximum count to be 800 HEX (2048). Preset is determined by subtracting the desired delay nnn HEX from 800. Thus for this example it is (800 - 3FE HEX), which is 402. The decimal equivalent can also be used where ddd is the desired delay as (2048 - ddd) = DDDD. Preset is DDDD. Convert DDDD to nnn HEX. The final step is converting nnn HEX to its BINARY equivalent for the ABCD inputs during preset. Figure 1: Block Diagram - 4505 Data Delay 1K x 10-bits. Figure 2: Write/Read Timing - Latest Possible First Read to Prevent Full Flag Assertion. First read occurs at (full -2) to avoid full flag (FF) assertion. Figure 3: Counter Delay Schematic. Figure 4: Delay Timing Diagram. <sup>\*</sup> Timing diagram presumes preset of 40216 (1026) after reset, and full count of 1022 to latch re1 high when reaching 80016(2048) # THE MK4505 LATCHED FLAG DESIGN CONSIDERATIONS #### INTRODUCTION The MK4505M/S (Master/Slave) is a high speed clocked FIFO from SGS-THOMSON Microelectronics. The MK4505 offers high performance, high density First-In-First-Out operation, and supports two asynchronous periodic clock inputs for write/read operations. Using the master/slave concept, the MK4505's 1K x 5 architecture is easily width and/or depth expandable, with all control and flag signals provided by the MK4505 Master. This type of organization allows ease of use to the system designer, avoids word skew in width expansion, and provides write protection when Full, and read protection when Empty. In addition to Full and Empty detection, the MK4505 provides three additional status flags for early warning as : AE (Almost Empty), AF (Almost Full), and HF (Half Full). The MK4505 also provides separate write and read enable inputs which allows the write/read operations to be enabled or disabled upon command in the presence of a continuous periodic clock. The purpose of this application brief to discuss the latch function of the MK4505's EF (Empty Flag) and FF (Full Flag), proper operation, and design considerations. The latched flag function can cause subtle unexpected flag status operations when compared to previous ripple-through FIFO devices. This applies to both asynchronous and simultaneous write/read functions. Understanding how the flags operate and why, will enable the system designer to correctly manipulate the flag logic for proper system operation. #### **DEVICE OPERATION** As a brief review, the MK4505 appears to the outside world as a clocked D-type flip-flop with enable inputs. (Refer to the MK4505 application brief Introductory Concepts). Data on the D input is clocked through the flip-flop, and presented to the Q output at some propagation time (access time), and remains stable (data is held valid) until the next rising clock edge. The MK4505 functions in much the same manner, allowing 1024 bits of information to be "clocked through" in a First-In-First-Out fashion. The MK4505 also provides a full compliment of status flags dependent upont the rising edges of the write and read clocks. Figure 1 displays the logic symbols for the MK4505 Master and Slave. Figure 1: MK4505 Logic Symbols. ### LATCHED FLAGS The MK4505 can only perform a valid write operation at the rising edge of CKw, or a valid read operation at the rising edge of CK<sub>R</sub>. Updates to all status flags are also dependent upon either CKw or CKR, but not both clocks together. The EF (Empty Flag) status can only be updated with the rising edge of CKR, while the FF (Full Flag) status can only be updated with the rising edge of CKw. Therefore, using the D-type flip-flop analogy, we conclude that these status flags are latched on a rising clock edge, and cannot change logic states until another clock edge occurs (refer to figure 2). This is an important concept for design considerations when using status flag logic states to signal a processor or PAL, for example, to initiate or interrupt predefined system operations. It makes the system designer's job easier because it ensures proper set-up and hold times referenced to the rising edge. It also promises that the flag's logic state will remain valid for at least one complete cycle. Figure 2: Latched Flag Logic Diagram. ### **EDGE TRIGGERED STATUS** Let's presume that in our application we want to write the FIFO until Full, then disable write operations and read until Empty. In addition, we find that it would take fewer logic gates to turn CKR and CKw on or off than gating read (RE<sub>1</sub>) and write (WE<sub>1</sub>) enable inputs, (figures 3A and 3B are simplified block examples for enable or clock control for a write-to-full, read-to-empty sequence). However, this can set the stage for unexpected flag status if both clocks are not active. The MK4505 can be operated in this manner, and deliver correct data in a first-in-first-out manner, but the designer must remember the latched flag philosophy. Specifically, one can write the MK4505 until Full where FF is latched low, and still maintain a valid empty condition with EF active low. This can happen by turning CKw on and CK<sub>B</sub> off, as CK<sub>B</sub> updates the EF status, On the other hand, let's presume that we allow both clocks to run until full, and then disable the write clock (CK<sub>W</sub>). We will find the same type of dilemma Figure 3A: Clock Control Block Diagram (not suggested). with $\overline{\text{FF}}$ remaining active low while clocking $\text{CK}_{\text{R}}$ until the FIFO is empty. This would result again in both flags being set active low. Therefore, to ensure proper flag operation the system designer should use the write and read enable inputs when gating write/read operations. Previous ripple-through FIFOs, such as the MK4501 and MK4503, allow FF and EF status updates as soon as an operation to clear or set the flag is accomplished. The MK4505, however, must determine the operation that clears or sets the flag, and then receive a rising edge clock (CKw or CK<sub>R</sub>) to update the flag's status. This is necessary for a clocked system environment, and again ensures set-up and hold times into the next cycle. Referring to the MK4505 data sheet, one will notice that DR (Data Ready) follows FF directly, and QV (Output Valid) follows EF by one cycle. All to say that these flags are latched with EF and FF as well. Their design function constitutes the handshake control for depth expansion. #### TRUE FLAG OPERATION As with other FIFOs, the MK4505 requires a reset pulse to initialize all internal counters before normal operation begins. Since the EF is latched active low after reset, two read clocks are needed to gate valid data out of the FIFO. The first rising edge of CKR to occur tFFL (First Flag Latency) after the first write will clear the Empty Flag (EF = high) within tF1A. Read clocks less than tFFL after the first write may clear the EF, but are not guaranteed. The second rising edge of CKR to ocur tFRL (First Read Latency) after the first write will gate valid data onto the outputs provided RE1 is active high. This is the expected "fall through" delay time, and is calculated as: $t_{\rm S}+t_{\rm FRL}+t_{\rm A}$ . This is true for asynchronous or si- Figure 3B: Enable Control Block Diagram (suggested). Figure 4: True Empty Flag Operation. multaneous write/read operations. It should be noted that the RE<sub>1</sub> input should be held inactive until $t_{\rm FFL}$ has been satisfied, thereby <u>observing</u> the $t_{\rm FRL}$ parameter. This will ensure true EF operation; see figure 4. (Although WE<sub>1</sub> is clocked in this example, it is not mandatory for proper device operation noted by RE<sub>1</sub>). If the MK4505 is written to full where $\overline{FF}$ is latched low, two write clocks are required before more data is written into the FIFO. The rising edge of CK<sub>W</sub> on the last available byte of data latches the FF low within tr<sub>1</sub>A. Once $\overline{FF}$ is latched low, the first rising edge of CK<sub>W</sub> to occur after the first valid read will clear the FF status (FF = high). The second rising edge of CK<sub>W</sub> will write data into the FIFO provided WE<sub>1</sub> is acceptable. These latched flag functions are a benefit of the MK4505's clocked design, and pipeline architecture. They provide write protection when full, and read protection when empty. #### **FALSE FLAG AMBIGUITY** There are certain situations and conditions that can result in improper device operation and probable unexpected status flag results. These conditions can occur with the EF or FF during asynchronous or simultaneous write/read operations. The worse case scenario being simultaneous write/read operations when near or at Empty or Full. Remembering that this is an edge triggered device that latches logic states by using a pipeline architecture, the internal arbiter will give priority to the read operation when a simultaneous write/read cycle occurs on the last byte of data. This results in the EF being latched low even though a valid write occurred at the same time. This is the design definition for the EF flag in a pipeline architecture being updated on the rising edge of CK<sub>B</sub>. The actual last byte of data must be read without a simultaneous write, as this can "trap" one byte of data in the FIFO until a subsequent valid write is detected, the $t_{FL}$ parameter is again satisfied to $CK_{R}$ , and EF is cleared (EF = high). Figure 5: False Empty Flag. This can be best explained by the diagram in figure 5. If all operations were truly simultaneous, the false EF would not occur. In an actual system, however, the rising edges of CKw and CKR can become slightly skewed by a few nanoseconds in a simultaneous write/read operation. In the False Flag Diagram, the rising edge of CKR is presumed to occur slightly after CKw at t1, and slightly before CKw at t3. The EF update circuitry is annulled at t2 because EF is high, and waits to determine a valid write while EF is low. This example results in improper device operation as tFFL and tFRL are not satisfied, and an unexpected EF status is displayed. Therefore, if RE<sub>1</sub> is kept disabled ts prior to t3 as in the True Flag diagram, or if CK<sub>R</sub> occurs just before or exactly with CKw at t1, then tFFL is satisfied at t2, tere is observed at t3, and the unexpected empty condition will not occur. The EF flag will function as anticipated without "trapping" data by allowing the writes to stay one ahead of the reads. This allows successful data transmission with asynchronous or simultaneous write/read cycles. Since EF and FF are both latched flags, the same type of false flag can be encountered with the FF. Referring to figure 6, one can see that a simultaneous write/read on the **last available write** results in FF being latched low even though a valid read occurred at the same time. Due to the pipeline design, the ar- Figure 6: False Full Flag. biter gives priority to the write, thus latching the FF low. The FF will not be cleared until a subsequent rising edge of CKw occurs after the first valid read. The FF update circuitry is annulled at t2 because FF is high, and waits to determine a read while FF is low. This is the design definition for the latched Full Flag in a pipeline architecture being updated by CKw. #### SUMMARY The MK4505 clocked FIFO provides latched Empty and Full flags guaranteeing a stable logic state for at least one complete cycle. This allows ease of use in a clocked system environment by ensuring that set-up and hold times are met for a subsequent cycle in reference to the system clock. Since FF and EF provide the MK4505 with automatic write protection when Full, and read protection when Empty, the designer needs to understand their design definition for proper device operation. When compared to previous ripple-through FIFOs, the latched EF and FF can result in an unexpected or false flag status. In reference to the latched Empty Flag, should the EF logic present a problem of trapping data in a given clocked system as previously described, the AE signal can be used as an option. By using the Almost Empty condition (Almost Empty by 8 bytes) for Empty, one can detect AE for system logic commands. perform a valid simultaneous write/read operation, and still read the last byte of data written. This will avoid a false flag situation, and allow the system to retrieve all expected data. #### CONCLUSION In this application brief, we have highlighted some subtle benefits and operations of the MK4505 clocked FIFO in regards to latched status flags. Obviously, the MK4505 demands certain design considerations when compared to previous ripple-through type FIFOs like the MK4501. By providing latched EF and FF flags, the MK4505 ensures proper operation for set-up and hold times in a clocked system environment. Previous ripple-through FIFOs cannot within themselves ensure proper set-up and hold times in a clocked system design. Therefore, the MK4505 makes design easier, and takes the worry out of interfacing a FIFO with a system operating on a periodic or free-running clock. ## **APPLICATION NOTE** # THE MK4505 MASTER/SLAVE WIDTH EXPANSION #### INTRODUCTION The MK4505 from SGS-THOMSON Microelectronics offers high performance, high density First-In-First-Out operation, and supports two asynchronous periodic clock inputs for read/write operations. The device is designed for applications where data is moving through a system on the rising edge of a free running clock, and allows simultaneous or asynchronous read/write operations. The basic concepts of the MK4505 clocked FIFO are previously described in an application brief entitled: "The MK4505 Clocked FIFO: Introductory Concepts", publication number 4430314. The ideas described in this brief will help first time users in understanding the different functional concepts with the MK4505 from previous low and high density FIFOs. The main difference between the MK4505 and other FIFOs is that all operations are initiated on the rising edge of the read or write clocks, CKR and CKW respectively (see figure 1 for device pinout). This particular application brief will discuss read and write cycles for the MK4505M (Master), and the MK4505S (Slave) as separate devices, as well as their cascadable application. Width expansion will be reviewed as Master-to-Slave and Slave-to-Slave. Master-to-Master width expansion is not allowed. Each device has a 1K x 5 bit organization, and is width expandable to at least 40 bits with no additional logic. Cycle times range from 20 to 40MHz with access times of 15 to 25ns. ### MK4505M/S (MASTER/SLAVE) CONCEPT The MK4505M/S (Master/Slave) concept provides for easy width and depth expansion capability by using one MK4505M for each 1024 bits of depth, and one MK4505S for each additional 5 bits of width. For most applications, the Master-to-Slave width expansion configuration offers the best solution. A full set of status flags is offered by the MK4505M, and thereby providing all of the necessary controls signals to the Slave. The Master-Slave width expansion arrangement gives the system designer worry free operation from word skew ambiguities that can be realized due to status flag access times during asynchronous read/write operations. The MK4505M is supplied in a 300mil, 24 pin plastic DIP, and the MK4505S comes in a 300mil, 20 pin plastic DIP which gives additional savings in printed circuit board space. An example of some simple read and write timing diagrams are shown in figures 2 and 3 showing the differences of the MK4505M and MK4505S as stand-alone devices. These figures presume that the Master is neither full or empty. #### SLAVE WIDTH EXPANSION The key difference between the MK4505M and MK4505S is that the Master has on-chip write protection when full, and read protection when empty. whereas the Slave offers no overflow or underflow protect circuitry. The MK4505S can be used as a stand-alone device or in width expansion without the Master, but this forfeits the automatic read/write protect circuitry offered in the MK4505M. Even if no read cycles occur, previously written data will be over-written within 1025 write cycles. Of course data can also be re-read if no write cycles occur within 1025 read operations. A reset operation will also allow the user to re-read data with the MK4505S. However, during reset both the read and write pointers are reset to location (address) zero. Additionally, during reset the half full (HF) counters will be initialized. An example schematic of Slave-to-Slave width expansion is shown in figure 4. The previous read/write diagrams in figures 2 and 3 are also examples of the MK4505S (Slave) width expansion timing. Since the MK4505S allows continual read and write cycles, the MK4505S can be used in applications where data underflow and overflow to the FIFO cannot occur, or where data underflow and/or overflow is desired or doesn't matter. Here the Slave will offer high performance with additional board space reductions. The MK4505S also offers a rising edge triggered three state output bus control. Whenever RE2 is LOW at the rising edge of CKR, the Qs will be high-Z at toz from the rising edge of CKR. #### MASTER/SLAVE WIDTH EXPANSION As previously mentioned, the Master/Slave width expansion offers a full compliment of status flags and all necessary control signals for proper operation. The MK4505M provides a high impedance data bus after reset, and whenever the FIFO is empty. An example schematic of MK4505M/S width expansion is shown in figure 5. This example is presuming a data bus width of 32 bits with an additional 3 bits. The additional bits could be used to pass decode information or other control status information. Master/Slave width expansion timing is displayed in figure 6. This figure shows an initial reset with flag status, and First Read Latency ( $t_{\text{FRL}}$ ) after First Write, and finally write until full with read disabled (RE1 = LOW). Additionally, the read and write clocks are asynchronous at different cycle rates. The logic state of the DR status flag follows the FF status flag, and is updated with each rising edge of the write clock (CKw). The QV status flag follows EF by one cycle respective to the rising edge of CK<sub>R</sub>. The DR and QV outputs are latched status flags, with their main function being to incorporate Master-to-Master depth expansion, or Master-to-Slave with and depth expansion (refer to the MK4505M/S data sheet). Therefore, DR (Data Ready) and QV (Output Valid) are offered as optional status flags to be monitored by the user in Master-Slave with expansion mode. They are totem-pole outputs, and can be left disconnected in this configuration. #### **DESIGN CONSIDERATIONS** As with all FIFO applications, a reset is required to initialize all counters before normal operation begins. Referring again to the MK4505M/S data sheet, the user must take into account the first valid read delay access time from the first valid write operation after reset. This is the expected "fall-through delay time" calculated as : $t_S + t_{FRL} + t_A$ . The $t_S$ parameter being the set-up time to the First Write operation ; $t_{FRL}$ is the First Read clock delay after the First Write ; and $t_A$ is the Q output access time from the First Valid Read Clock. The MK4505M provides read protect circuitry via the EF status flag, therefore read operations will not be allowed until the EF is cleared. Thus first valid data after reset has a maximum of 75ns for a 40MHz cycle. When using the MK4505S separately, the user must observe the $t_{FRL}$ parameter to ensure First-Write-to-First Read valid data. Once $t_{FRL}$ is satisfied, valid data is guaranteed on the Q outputs at $t_A$ from the rising edge of CKR. Read operations attempted before $t_{FRL}$ is satisfied may result in reading RAM locations not yet written. Since the Slave offers no read or write protect circuitry, the user must observe $t_{FRL}$ , especially when using free running asynchronous read/write clocks on the MK4505S. #### CONCLUSION The MK4505M/S offers width expansion to any line or word size, and at least 40 bits of width without additional support circuitry. Master-to-Slave width expansion has a full compliment of status flags as well as Slave control logic for proper operation. The MK4505S is also width expandable with certain restrictions. The MK4505M cannot be written while FULL, or read when EMPTY; whereas, the MK4505S allows continuous read/write operations. Master-to-Master width expansion is not allowed. Both devices use the SGS-THOMSON Microelectronics BiPORT<sup>TM</sup> RAM based memory cell allowing simultaneous read/write operations, and a 1k x 5 pipeline architecture giving the MK4505 an unsurpassed 15ns access time with a 25ns cycle time. Figure 1: Pin Connection, 300 MIL DIP. #### **PIN NAMES** | D <sub>0</sub> - D <sub>4</sub> | - DATA INPUT | | | |-----------------------------------|------------------------|--|--| | Q <sub>0</sub> - Q <sub>4</sub> | - DATA OUTPUT | | | | CK <sub>W</sub> , CK <sub>R</sub> | - WRITE AND READ CLOCK | | | | WE <sub>1</sub> | - WRITE ENABLE INPUT 1 | | | | RE <sub>1</sub> | - READ ENABLE INPUT 1 | | | | RS | - RESET (active low) | | | | HF | - HALF FULL FLAG | | | | V <sub>CC</sub> , V <sub>SS</sub> | - + 5VOLT, GROUND | | | ## (4505M only) | FF, EF | - FULL AND EMPTY FLAG (active low) | |--------|------------------------------------| | AF,AE | - ALMOST FULL, ALMOST EMPTY FLAG | | DR, QV | - INPUT READY, OUTPUT VALID | ## (4505S only) | WE <sub>2</sub> | - WRITE ENABLE INPUT 2 | |-----------------|---------------------------------------------------------------| | RE <sub>2</sub> | - READ ENABLE INPUT 2 (rising edge triggered 3 state control) | Figure 2: MK4505M/S Read Timing. Note: Waveforms for master or slave stand-alone operation. Figure 3: MK4505M/S Write Timing. Note: Waveforms for master or slave stand-alone operation Figure 4 : Slave width Expansion. Figure 5: Master/Slave width Expansion. Figure 6 : Master-to-slave widthExpansion Timing Write/Read/Write-to-full. ## **APPLICATION NOTE** # MK4202 TAGRAM™ 32-BIT CACHE DESIGN CONCEPTS #### INTRODUCTION The MK4202 cache TAGRAM from SGS-THOM-SON Microelectronics is a very fast CMOS SRAM based Cache Directory Comparator. The MK4202 offers high performance with a 25ns cycle time, and a 20ns address to tag compare access time. It is configured for the new generation 32-bit microprocessors, and implements a 2K x 20 architecture (see figure 1). The device contains a 20-bit on-board comparator with dual compare or match outputs for easy interface to various 32-bit processors. An on-board chip enable decoder is also included to allow both width and/or depth expansion. Depth expansion is allowed up to a 32K density without speed (propagation time) penalties. The MK4202 can enhance both system performance and cost. The high speed compare access time enhances the zero wait state logic to the processor for better system performance. Secondly, the MK4202 has high impedance data bus control inputs $(\overline{S})$ $(\overline{G})$ , and eliminates separate latch, transceiver, and comparator components. This reduces the required real estate in PC board area, and results in lower system cost with no added gate delays through separate components. #### TAGRAM OPERATION TAGRAM. What is a TAGRAM? A TAGRAM is that part of a cache subsystem that determines if data or instructions is retained in the cache memory (data cache). While this may be obvious to some, it should be noted that typical cache subsystems are designed in three sections: the data cache which stores the data to be used by the microprocessor, the cache tag buffer or cache directory, which stores the upper order address of each cache entry, and the cache control logic for processor interface, and cache read/write operations (see figure 2). The data is identified by address location, and is stored in the cache directory (the MK4202 serves as the cache directory). If the TAGRAM "sees" a match, meaning that the necessary data is resident in the cache, it determines a hit and initiates a zero wait state operation to the processor. Conversely, a miss (nomatch) condition results in longer cycles for program execution since the cache does not contain the requested information. During a compare cycle, the MK4202's on-board 20-bit comparator compares the upper address inputs (DQ0 - DQ19) with internal RAM data at the specified index address (A0 - A10). (The TAGRAM's architecture is shown in figure 3). If all bits are equal (match), a hit is determined, and both Compare Outputs (C0 and C1) will go HIGH. If at least one bit is different, a miss condition exists, and both C0 and C1 will go LOW. The user can optionally force a MISS or $\overline{\text{HIT}}$ on either or both compare outputs by asserting $\overline{\text{M}} \times \overline{\text{M}}$ or $\overline{\text{H}} \times \overline{\text{M}} \overline$ ### CIRCUIT DESCRIPTION A Direct Mapped Cache subsystem application using the MK4202 is shown in the schematic block diagram in figure 4. In this example, we are serving a 32-bit microprocessor with a 32-bit address bus and data bus. The 12 lower significant address lines (A<sub>0</sub> - A<sub>11</sub>) are connected to the address inputs of the MK4202, with A<sub>11</sub> connected to E<sub>0</sub> of both TAGRAMs as shown. This input will implement a 4K address index for the Cache Directory in this example, and a 4K address for the Cache Data RAM. The upper address bits of the processor (A<sub>16</sub> - A<sub>31</sub>), function as the tag data bits for the MK4202 TAGRAM, with CDQ<sub>0</sub> pulled up to V<sub>CC</sub> (+ 5 volts) as a valid bit. Therefore, the cache tag buffer, or Cache Directory, consists of 4K x 16 bits, or 8K bytes. The Data Cache consists of eight very fast MK41H68 4K x 4 SRAMs with Chip Enable (E) for a 32-bit line width, resulting in a total of 16K bytes of memory (refer to figure 5). Cache subsystem studies have shown that a cache design using this mapping scheme and combined memory size can yield a hit rate of better than 80%. The MK4202 TAGRAM uniquely identifies each cache entry with an address scheme consisting of the index and tag. The upper addresses of a 32-bit microprocessor are considered as the tag, and are connected to the DQ pins (DQ1 - DQ16) of the MK4202 (see figure 4). The CDQ0 pin is designated to serve as the valid bit, as it allows the internal RAM to be reset or cleared to all zeros at all locations for the CDQ0 output. The 11 address inputs (A0 - A10) of the MK4202 function as the address index, and are connected to the lower addresses of the processor. Extra lower order address lines can be connected to the Enable Inputs (E $_0$ - E $_3$ ) for on-board chip enable decode for depth expansion. (The E $_0$ - E $_3$ inputs correspond directly to the P $_0$ - P $_3$ inputs as described in the MK4202 data sheet). In this example, A $_{11}$ is connected to E $_0$ for a depth expansion of 4K. The C $_0$ and C $_1$ Compare Outputs incorporate a CMOS totem-pole 3-state design. This high impedance state allows each output to be tied together in a wired-OR configuration for multiple device applications, as shown in figures 4 and 6. A pull-up resistor is suggested to enhance proper operation. All processor address lines do not have to be connected to the TAGRAM, as most systems require designated *non-cached* addresses. Some address lines may define peripherals from an address vector for various I/O devices, or define DMA operations. Thus, a certain amount of address space is often required for various non-cacheable operations. Therefore, extra address lines from the processor can be used to decode these system operations. Unused addresses from the processor can be left open; however, unused control and address inputs or tag data inputs to the MK4202 should be tied to be determined as a logic one or logic zero. ### CIRCUIT OPERATION The basic purpose of our Direct Mapped Cache subsystem is to provide the microprocessor (henceforth CPU) with a quick response for requested data from the **data cache** to avoid long memory cycles to main memory. Since typical programs spend most of their execution time in loops or nested procedures from a few localized areas of the program, the cache subsystem can maintain a copy of this localized data for faster execution. This will make our system more efficient, and provide optimum performance. Operation begins by initializing the MK4202 TA-GRAM by asserting RS to clear all internal SRAM bits for the $CDQ_0$ output to a logic zero. This invalidates all entries in the cache directory. When the CPU begins its first read command cycle, the lower address bits select a location in the MK4202. This location in the TAGRAM is compared against the 16 bits of tag along with the single valid bit $(CDQ_0 = V_{CC})$ . The valid bit will determine a miss condition causing $C_X$ to go LOW since data ones is being compared against data zeros. This is a **cache miss**, and the CPU will wait for a response from main memory. In our Direct Mapped Cache subsystem example, we will assume the *write-through* method for main memory and cache coherency. This means that while the CPU is waiting for data during a **read/miss** operation, that the cache write/read control logic is designed to write data from main memory into the MK41H68 data cache SRAMs at the address defined by the index. When this happens, the 16 bits of tag, along with the valid bit, will be written simultaneously into the MK4202 cache directory. This way both the main memory and the **cache subsystem** contain the same information. (\* The MK41H79 is a FSRAM option with Output Enable (G), and implements a RAM flash clear function). Now the logic one valid bit on the MK4202 TAGRAM can verify that the data in the data cache is a valid copy of main memory, since both the internal data and $\text{CDQ}_0$ (valid) are data ones. Of course a cache miss will not only occur after a reset operation, but every time the lower 12 address index bits select a location where the 17 tag bits (16 bits plus valid bit) do not match. However, each time a miss occurs, the most recent data will be written into the cache memory. This maintains cache coherency with main memory by constantly updating the cache with the most recent data. After the cache has been written with valid data, and the CPU executes a read command from the same location that has been written into the cache subsystem, then the data tag bits will match, and a **cache hit** results. During a hit condition, both compare outputs, $C_0$ and $C_1$ , will go HIGH. This will cause the CPU to operate in a no-wait state, and data will be gated onto the data bus from the data cache memory. The match/hit operation takes the requested data from the data cache, avoids wait state cycles to main memory, and terminates the cycle with a data acknowledge to the CPU. It should be noted that even though both $C_0$ and $C_1$ go HIGH during a hit, that both compare/match outputs may not be required for the cache hit/miss control logic. The user could use one match output for determining a miss or hit condition, and use the other compare output to pass inputs through the MK4202 to the CPU. This is illustrated in figure 6, where $C_0$ is normally HIGH except in an error condition. In this manner, a system error or halt will alert the CPU and invalidate cache execution at the same time. This is another benefit using the MK4202, and can reduce the number of required logic gates, and therefore system components. #### CONCLUSION We have given a general application and overview of the MK4202 cache TAGRAM in conjunction with a 32-bit data bus Direct Mapped Cache subsystem concept. System operation allows the cache subsystem to be updated with the most recent data for each access to main memory. The MK4202 allows easier implementation, and reduces the number of devices or components. Of course the MK4202 can also be used to implement a two or more set-associative cache design. In fact, by using the enable and chip select inputs on the MK4202, one can easily implement several cache design arrangements. There are several features and organizational benefits when using the MK4202 for cache design. The device provides a flash clear (RS) function to invalidate cache entries, which is useful for single processor systems, and for multi-processor systems sharing a cache subsystem. Additionally, the MK4202 is wide enough to provide extra bits for storing other information besides address tag data. One example might be "dirty bit" storage in a multi-processor application using a *copy back* method for cache coherency. Another example could be identification of non-cached addresses With the introduction of SGS-THOMSON's MK4202 TAGRAM, implementing cache subsystem designs for a 32-bit processor has been made easier. Cache subsystem implementation can now be provided for small-to-medium microcomputer systems without a large investment. The MK4202 TAGRAM provides for cost effective, high speed cache memory designs for to-day's 32-bit microprocessors, and is fully TTL compatible on its inputs and outputs. 000487 RYSTON Electronics /0289 Kčs 50,00