### **Programmable Logic** Data Book Data Book # Programmable Logic 1990 1990 | General | Information | 1 | |---------|-------------|---| | | | | | Data Sheets | 2 | |-------------|---| |-------------|---| | 3 | | |---|---| | | 3 | | Development Systems | 4 | |---------------------|---| | Development Systems | 4 | | Mechanical Data | 5 | |-----------------|---| , # The Programmable Logic Data Book #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. Tl assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does Tl warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1990, Texas Instruments Incorporated #### INTRODUCTION In this data book, Texas Instruments (TI) presents technical information on TI's broad line of programmable logic devices (PLDs), including the high-speed 5-ns PAL® circuits and high-density, low-power, Erasable Programmable Logic Devices (EPLDs). More than 40 PLD functions in industry standard architectures are available from Texas Instruments. For high-performance applications, TI also offers several high-speed programmable state machine devices. Where low power and reprogrammability are key considerations, TI offers its family of EPLDs. This data book includes specifications on existing and future products including: - High-performance, low-power IMPACT™ and IMPACT-X™ 20- and 24-pin standard PAL® circuits including TI's new 5-ns device - TI's high-speed 6-ns programmable address decoder, TIBPAD18N8-6 - Flexible, '22V10-architecture macrocell PAL® ICs including TI's enhanced version, the TIBPAL22VP10 - Fast, 50-MHz programmable state machines, including enhanced versions of the '82S105B/167B and TI's complex TIBPLS506 - The TIBPSG507, programmable sequence generator with internal 6-bit counter and 50-MHz performance - Higher speed versions of the industry standard EPLD architectures including the 20-ns EP630. Texas Instruments high-speed programmable bipolar devices utilize TI's advanced IMPACT™ and new IMPACT-X™ technologies. IMPACT-X™ uses trench isolation and polysilicon emitters to increase performance and reduce power dissipation compared to traditional processes. For EPLDs, TI utilizes its 1.0 micron high-voltage EPIC™ CMOS technology to combine the benefits of low power and higher speed. This volume contains design and specification data for 183 device types. Package dimensions are given in the Mechanical Data section in metric measurement (and parenthetically in inches). In some cases, package dimensions are included in the actual data sheet. Several programmable logic application reports have been incorporated into this book to aid in the design of TI PLDs. User notes also explain considerations for programming and testing of PLDs in a manufacturing environment. Complete technical data for any Texas Instrument semiconductor product is available from your nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at 1-800-232-3200. PAL is a registered trademark of Monolithic Memories Inc. IMPACT, IMPACT-X, and EPIC are trademarks of Texas Instruments Incorporated. #### **General Information** 1 **Data Sheets** 2 **Application Reports** 3 **Development Systems** 4 **Mechanical Data** 5 #### Contents | Alphanumeric Index | |---------------------------------| | Glossary | | Explanation of Function Tables | | Ordering Information | | Hardware/Software Manufacturers | | TI IMPACT™ Design Centers | #### **ALPHANUMERIC INDEX** | | | Page | | | Page | |----------------|----------------|-------|--------------------------|----------------|-------| | EP330-15C | EP330-25I | • | TIBPAL16R4-15C TIBPAL16R | 4-20M | • | | | EP330-25M | 2-3 | TIBPAL16R4-25C TIBPAL16R | 4-30M | 2-195 | | EP610DC-25 | | 2-15 | TIBPAL16R6-5C TIBPAL16R | 6-7M | 2-115 | | EP610DC-30 | | 2-15 | TIBPAL16R6-7C TIBPAL16R | 6-10M | 2-131 | | EP610DC-35 | EP610DI-40 | 2-15 | TIBPAL16R6-10C TIBPAL16R | 6-12M | 2-149 | | EP610JC-25 | | 2-15 | TIBPAL16R6-12C TIBPAL16R | 6-15M | 2-167 | | | | | TIBPAL16R6-15C TIBPAL16R | 6-20M | 2-181 | | EP610JC-35 | EP610JI-40 | 2-15 | TIBPAL16R6-25C TIBPAL16R | 6-30M | 2-195 | | EP610LC-25 | | 2-15 | TIBPAL16R8-5C TIBPAL16R | 8-7M | 2-115 | | | | | | 8-10M | | | EP610LC-35 | EP610LI-40 | | | 8-12M | | | | | | | 8-15M | | | | | | | 8-20M | | | EP610PC-35 | EP610PI-40 | | | 8-30M | | | EP630-20C | EP630-25I | | | 3-7M | | | 2. 000 200 | EP630-25M | | • | 3-10M | | | EP910DC-30 | | | | 3-12M | | | | | | | 3-12M | | | EP910DC-40 | EP910DI-45 | | TIBPAL20L8-25C | | | | | | | TIBPAL20L8-15CNL | | | | | | | TIBPAL20L8-25CNL | | | | EP910JC-40 | EP910JI-45 | | | 4-7M | | | | EF31001-45 | | | 4-10M | | | | | | | 4-10M<br>4-12M | | | EP910LC-35 | EP910LI-45 | | | 4-12W | | | | EF910LI-45 | | TIBPAL20R4-15C TIBPAL20R | | | | | | | | | | | EP910PC-35 | EP910PI-45 | | TIBPAL 20R4 25 CNL | | | | | | | TIBPAL20R4-25CNL | | | | | ED4040 II 45 | | | 6-7M | | | EP1810JC-45 | EP1810JI-45 | | | 6-10M | | | | | | | 6-12M | | | EP1810LC-45 | EP1810LI-45 | | | 6-20M | | | | PAL16L8AM | | TIBPAL20R6-25C | | | | | PAL16L8A-2M | | TIBPAL20R6-15CNL | | | | | PAL16R4AM | | TIBPAL20R6-25CNL | | | | | PAL16R4A-2M | | | 8-7M | | | | PAL16R6AM | | | 6-10M | | | | PAL16R6A-2M | | | 6-12M | | | | PAL16R8AM | | | 6-20M | | | | PAL16R8A-2M | | TIBPAL20R8-25C | | | | | | | TIBPAL20R8-15CNL | | | | | | | TIBPAL20R8-25CNL | | | | TIBPAL16L8-5C | TIBPAL16L8-7M | | TIBPAL22V10C | | | | TIBPAL16L8-7C | TIBPAL16L8-10M | | | 10-20M | | | TIBPAL16L8-10C | TIBPAL16L8-12M | | | 10AM | | | TIBPAL16L8-12C | TIBPAL16L8-15M | | · · | P10-25M | | | TIBPAL16L8-15C | TIBPAL16L8-20M | | TIBPALR19L8C | | | | TIBPAL16L8-25C | TIBPAL16L8-30M | | TIBPALR19R4C | | | | TIBPAL16R4-5C | TIBPAL16R4-7M | 2-115 | TIBPALR19R6C | | | | TIBPAL16R4-7C | TIBPAL16R4-10M | 2-131 | TIBPALR19R8C | | 2-337 | | TIBPAL16R4-10C | TIBPAL16R4-12M | 2-149 | TIBPALT19L8C | | 2-349 | | TIBPAL16R4-12C | TIBPAL16R4-15M | 2-167 | TIBPALT19R4C | | 2-349 | | | | | | | | #### **ALPHANUMERIC INDEX** | | | Page | | Page | |------------------|-------------|-------|------------------|-------| | TIBPALT19R6C | | 2-349 | TICPAL22V10Z-35C | 2-429 | | TIBPALT19R8C | | 2-349 | TIEPAL10H16ET6C | 2-445 | | TIBPLS506C | | 2-361 | TIEPAL10H16P8-3C | 2-451 | | TIBPSG507C | TIBPSG507M | 2-375 | TIEPAL10H16P8-6C | 2-457 | | TIB82S105BC | TIB82S105BM | 2-391 | TIEPAL10H16TE6C | 2-463 | | TIB82S167BC | TIB82S167BM | 2-403 | TIEPAL10016ET6C | 2-469 | | TICPAL16L8-55C | | 2-415 | TIEPAL10016P8-3C | 2-475 | | TICPAL16R4-55C | | 2-415 | TIEPAL10016TE6C | 2-481 | | TICPAL16R6-55C | | 2-415 | TIFPLA839C | 2-487 | | TICPAL16R8-55C | | 2-415 | TIFPLA840C | 2-487 | | TICPAL22V10Z-25C | | 2-429 | | | #### INTRODUCTION These symbols, terms, and definitions are in accordance with those currently agreed upon by the JEDEC Council of the Electronic Industries Association (EIA) for use in the USA and by the International Electrotechnical Commission (IEC) for international use. #### PART 1 — GENERAL CONCEPTS AND CLASSIFICATIONS OF CIRCUIT COMPLEXITY #### Chip-Enable Input A control input that when active permits operation of the integrated circuit for input, internal transfer, manipulation, refreshing, and/or output of data and when inactive causes the integrated circuit to be in reduced-power standby mode. NOTE: See "chip-select input." #### Chip-Select Input A gating input that when inactive prevents input or output of data to or from an integrated circuit. NOTE: See "chip-select input." #### Field-Programmable Logic Array (FPLA) A user-programmable integrated circuit whose basic logic structure consists of a programmable AND array and whose outputs feed a programmable OR array. #### **Gate Equivalent Circuit** A basic unit-of-measure of relative digital-circuit complexity. The number of gate equivalent circuits is that number of individual logic gates that would have to be interconnected to perform the same function. #### Large-Scale Integration (LSI) A concept whereby a complete major subsystem or system function is fabricated as a single microcircuit. In this context, a major sybsystem or system, whether digital or linear, is considered to be one that contains 100 or more equivalent gates or circuitry of similar complexity. #### Medium-Scale Integration (MSI) A concept whereby a complete subsystem or system function is fabricated as a single microcircuit. The subsystem or system is smaller than for LSI, but whether digital or linear, is considered to be one that contains 12 or more equivalent gates or circuitry of similar complexity. #### Memory Cell The smallest subdivision of a memory into which a unit of data has been or can be entered, in which it is or can be stored, and from which it can be retrieved. #### Memory Integrated Circuit An integrated circuit consisting of memory cells and usually including associated circuits such as those for address selection, amplifiers, etc. #### **Output-Enable Input** A gating input that when active permits the integrated circuit to output data and when inactive causes the integrated circuit output(s) to be at a high impedance (off). #### **Output-Enable Input** A gating input that when active permits the integrated circuit to output data and when inactive causes the integrated circuit output(s) to be at a high impedance (off). #### Programmable Array Logic (PAL®) A user-programmable integrated circuit which utilizes proven fuse link technology to implement logic functions. Implements sum of products logic by using a programmable AND array whose outputs feed a fixed OR array. #### Read/Write Memory A memory in which each cell may be selected by applying appropriate electronic input signals and the stored data may be either (a) sensed at appropriate output terminals, or (b) changed in response to other similar electronic input signals. #### Small-Scale Integration (SSI) Integrated circuits of less complexity than medium-scale integration (MSI) #### Typical (TYP) A calculated value representative of the specified parameter at nominal operating conditions ( $V_{CC} = 5 \text{ V}$ , $T_A = 25 \, ^{\circ}\text{C}$ ), based on the measured value of devices processed, to emulate the process distribution. #### Very-Large-Scale Integration (VLSI) A concept whereby a complete system function is fabricated as a single microcircuit. In this context, a system, whether digital or linear, is considered to be one that contains 3000 or more gates or circuitry of similar complexity. PAL is a registered trademark of Monolithic Memories Inc. #### PART 2 — OPERATING CONDITIONS AND CHARACTERISTICS (IN SEQUENCE BY LETTER SYMBOLS) #### fmax Maximum clock frequency The highest rate at which the clock input of a bistable circuit can be driven through its required sequence while maintaining stable transitions of logic level at the output with input conditions established that should cause changes of output logic level in accordance with the specification. #### ICC Supply current The current into\* the VCC supply terminal of an integrated circuit. #### ICCH Supply current, outputs high The current into\* the V<sub>CC</sub> supply terminal of an integrated circuit when all (or a specified number) of the outputs are at the high level. #### ICCL Supply current, outputs low The current into\* the VCC supply terminal of an integrated circuit when all (or a specified number) of the outputs are at the low level. #### I<sub>IH</sub> High-level input current The current into\* an input when a high-level voltage is applied to that input. #### IL Low-level input current The current into\* an input when a low-level voltage is applied to that input. #### IOH High-level output current The current into\* an output with input conditions applied that, according to the product specification, will establish a high level at the output. #### IOL Low-level output current The current into\* an output with input conditions applied that, according to the product specification, will establish a low level at the output. #### IOS (IO) Short-circuit output current The current into\* an output when that output is short-circuited to ground (or other specified potential) with input conditions applied to establish the output logic level farthest from ground potential (or other specified potential). #### IOZH Off-state (high-impedance-state) output current (of a three-state output) with high-level voltage applied The current flowing into \* an output having three-state capability with input conditions established that, according to the production specification, will establish the high-impedance state at the output and with a high-level voltage applied to the output. NOTE: This parameter is measured with other input conditions established that would cause the output to be at a low level if it were enabled. #### I<sub>OZL</sub> Off-state (high-impedance-state) output current (of a three-state output) with low-level voltage applied The current flowing into \* an output having three-state capability with input conditions established that, according to the product specification, will establish the high-impedance state at the output and with a low-level voltage applied to the output. NOTE: This parameter is measured with other input conditions established that would cause the output to be at a high level if it were enabled. <sup>\*</sup>Current out of a terminal is given as a negative value. #### VIH High-level input voltage An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables. NOTE: A minimum is specified that is the least-positive value of high-level input voltage for which operation of the logic element within specification limits is guaranteed. #### VIK Input clamp voltage An input voltage in a region of relatively low differential resistance that serves to limit the input voltage swing. #### V<sub>II</sub> Low-level input voltage An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables. NOTE: A minimum is specified that is the most-positive value of low-level input voltage for which operation of the logic element within specification limits is guaranteed. #### VOH High-level output voltage The voltage at an output terminal with input conditions applied that, according to the product specification, will establish a high level at the output. #### VOL Low-level output voltage The voltage at an output terminal with input conditions applied that, according to the product specification, will establish a low level at the output. #### ta Access time The time interval between the application of a specific input pulse and the availability of valid signals at an output. #### tdis Disable time (of a three-state output) The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from either of the defined active levels (high or low) to a high-impedance (off) state. ( $t_{dis} = t_{PHZ}$ or $t_{PLZ}$ ). #### ten Enable time (of a three-state output) The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from a high-impedance (off) state to either of the defined active levels (high or low). (ten = tpzH or tpzL). #### th Hold time The time interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal. - NOTES: 1. The hold time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed. - 2. The hold time may have a negative value in which case the minimum limit defines the longest interval (between the release of the signal and the active transition) for which correct operation of the digital circuit is guaranteed. #### tpd Propagation delay time The time between the specified reference points on the input and output voltage waveforms with the output changing from one defined level (high or low) to the other defined level. ( $t_{pd} = t_{PHL}$ or $t_{PLH}$ ). #### tры Propagation delay time, high-to-low level output The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined high level to the defined low level. #### tpHZ Disable time (of a three-state output) from high level The time interval between the specified reference points on the input and the output voltage waveforms with the three-state output changing from the defined high level to a high-impedance (off) state. #### tpl Propagation delay time, low-to-high-level output The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined low level to the defined high level. #### tpLZ Disable time (of a three-state output) from low level The time interval between the specified reference points on the input and output voltage waveforms with the three-state output changing from the defined low level to a high-impedance (off) state. #### tpzH Enable time (of a three-state output) to high level The time interval between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to the defined high level. #### tpzL Enable time (of a three-state output) to low level The time interval between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to the defined low level. #### t<sub>SU</sub> Setup time The time interval between the application of a signal at a specified input terminal and a subsequent active transition at another specified input terminal. NOTES: 1. The setup time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed. 2. The setup time may have a negative value in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the digital circuit is guaranteed. #### tw Pulse duration (width) The time interval between specified reference points on the leading and trailing edges of the pulse waveform. #### **EXPLANATION OF FUNCTION TABLES** | The | following | sy | mbols are used in function tables on TI data sheets. | |------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | н | = | high level (steady state) | | | L | = | low level (steady state) | | | 1 | = | transition from low to high level | | | 1 | = | transition from high to low level | | | <b>→</b> | = | value/level or resulting value/level is routed to indicated destination | | | | = | value/level is reentered | | | Х | = | irrelevant (any input, including transitions) | | | Z | = | off (high impedance) state of a 3-state output | | | a h | = | the level of steady-state inputs A through H respectively | | | $\sigma_0$ | = | the level of Q before the indicated steady-state input conditions were established | | | <u>0</u> 0 | = | complement of $Q_{\bar{0}}$ or level of $\overline{Q}$ before the indicated steady-state input conditions were established | | | $\mathbf{Q}_{n}$ | = | level of Q before the most recent active transition indicated by $\downarrow$ or $\uparrow$ | | | Л | = | one high-level pulse | | | Ţ | = | one low-level pulse | | | TOGGLE | = | each output changes to the complement of its previous level on each transition indicated by $\downarrow$ or $\uparrow$ . | | vali | d wheneve | r th | plumns, a row contains only the symbols H, L, and/or X, this means the indicated output is<br>ne input configuration is achieved and regardless of the sequence in which it is achieved. The<br>o long as the input configuration is maintained. | | | • | | lumns, a row contains H, L, and/or X together with ↑ and/or ↓, this means the output is valid<br>out configuration is achieved but the transition(s) must occur following the achievement o | the steady-state levels. If the output is shown as a level (H, L, $Q_0$ , or $\overline{Q}_0$ ), it persists so long as the steady-state input levels and the levels that terminate indicated transitions are maintained. Unless otherwise indicated, input transitions in the opposite direction to those shown have no effect at the output. (If the output is shown as , the pulse follows the indicated input transition and persists for an interval \_\_\_\_ or dependent on the circuit.) #### PAL® NUMBERING SYSTEM AND ORDERING INSTRUCTIONS Factory orders for leadership PAL® circuits described in this catalog should include a nine-part type number as explained in the example below. Exclude the prefix when ordering standard PALs. #### HARDWARE/SOFTWARE MANUFACTURERS #### ADDRESSES FOR PAL® AND FPLA PROGRAMMING AND SOFTWARE MANUFACTURERS<sup>†</sup> adams-macDonald enterprises, Inc. 800 Airport Road Monterey, CA 93940 (408) 373-3607 ADVIN SYSTEMS INC. 1050-L East Duane Ave. Sunnyvale, CA 94086 (408) 984-8600 ANVIL SOFTWARE 427-3 Amherst St. Suite 341 Nassua, NH 03063 (617) 641-3861 Bytek Corporation 508 Northwest 77th St. Boca Raton, FL 33487 (407) 994-3520 BP MICROSYSTEMS 10681 Haddington, Suite #190 Houston, TX 77043 (713) 461-9430 DATA I/O (ABEL Design Software) 10525 Willows Road, N.E. Redmond, WA 98073-9746 (800) 247-5700 INLAB INC. (proLogic Design Software) 2150-1 West 6th Ave. Broomfield, CO 80020 (303) 460-0103 (800) 237-6759 LOGICAL DEVICES INC. (CUPL Design Software) 1201 N.W. 65th Place Ft. Lauderdale, FL 33309 (305) 974-0967 (800) 331-7766 MINC Incorporated (PLDesigner Software) 1575 York Road Colorado Springs, CO 80918 (719) 590-1155 Micropross Parc d'acivité des Prés 5, rue Denis Papin 59650 VILLENEUVE D'ASCO: **FRANCE** (20) 47.90.40 STAG MICRO SYSTEMS 1600 Wyatt Drive Santa Clara, CA 95054 (800) 227-8836 System-General Corp. 3FI., No. 6, Lane 4, Tun Hwa N. Rd.. P.O. Box: 53-591 Taipei, Taiwan, R.O.C. 886-2-9173005 886-2-9111283 FAX System-General America 510 South Paric Victoria Malpitas, CA 93035 (408) 263-6667 (408) 262-9220 FAX <sup>†</sup>Texas Instruments does not endorse or warrant the suppliers referenced. Presently, Texas Instruments has certified DATA I/O, Sunrise, Structured Design and Digital Media. Other programmers are now in the certification process. For a current list of certified programmers, please contact your local TI sales representative. #### TI IMPACT™DESIGN AND SERVICE CENTERS Design and programming assistance is offered by Texas Instruments IMPACT™ Design and Service Centers. The centers are equipped with the latest in software and hardware tools for design, debugging, prototyping, and production on a local basis. Supported by a professional engineering staff, the centers provide complete code development, device programming, symbolization, functional and DC parametric testing. #### **NORTHERN CALIFORNIA** MARSHALL IMPACT CENTER 336 Los Coches Street Milpitas, CA 95035 (408) 942-4600 #### **BOSTON** HALL-MARK IMPACT CENTER 6 Cook Street Pinehurst Park Billerica, MA 01821 (617) 935-9777 IMPACT is a trademark of Texas Instruments Incorporated. General Information Data Sheets 2 Application Reports 3 Development Systems 4 Mechanical Data 5 D3374, OCTOBER 1989 - Programmable Replacement for Conventional TTL, 74HC, and 20-Pin PAL® Family - UV-Light-Erasable Cell Technology Provides: - Reconfigurable Logic - Reprogrammable Cells - Full Factory Testing for 100% Programming Yields - High-Voltage EPIC™ Process Allows for Higher Performance as follows: Maximum $$t_{pd}$$ : - 25M . . . 25 ns -20I . . . 20 ns -15C . . . 15 ns - User-Programmable Output Logic Macrocells Provide Flexibility in Output Types with: - Selectable for Registered or - Combinational Operation - Output Polarity Control - Independently User Programmable Feedback Path - Programmable Design-Security Bit Prevents Copying of Logic Stored in Device - Advanced Software Support Featuring Schematic Capture, Interactive Netlist, Boolean Equations, and State-Machine Design Entry Pin assignments in operating mode - Package Options Include: - 20-pin Ceramic Dual-In-Line (J) UV-erasable - 20-pin Plastic Dual-In-Line (N) One-Time Programmable - 20-pin Plastic Chip Carrier (FN) One-Time Programmable #### description #### general The EP330 features advanced-CMOS speed and very low power. It combines the High-Voltage Enhanced-Processed Implanted CMOS (HVEPIC™) process with ultraviolet-light-erasable technology. Each output has an Output-Logic-Macrocell (OLM) configuration that allows user definition of the output type. This EPLD provides a reliable low-power substitute for numerous high-performance TTL PALs. #### AVAILABLE OPTIONS | | | | PACKAGE TYPE | | |----------------|----------------|--------------------------------|--------------------------------|---------------------------------| | TA<br>RANGE | SPEED<br>CLASS | CERAMIC<br>DUAL-IN-LINE<br>(J) | PLASTIC<br>DUAL-IN-LINE<br>(N) | PLASTIC<br>CHIP CARRIER<br>(FN) | | -55°C to 125°C | 25 ns | EP330-25MJB | N/A | N/A | | -40°C to 85°C | 20 ns | EP330-20IJ | EP330-20IN | EP330-20IFN | | 0°C to 70°C | 15 ns | EP330-15CJ | EP330-15CN | EP330-15CFN | EPIC is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Monolithic Memories, Inc. #### description (continued) The EP330 can accommodate up to 18 inputs and up to eight outputs. The 20-pin 300-mil package contains eight macrocells each using a programmable AND/fixed-OR structure. This AND-OR structure yields eight product terms for the logic function as well as an individual term for Output Enable. The EP330 output-logic macrocell allows the user to configure output and feedback paths for combinational or registered operation either active high or active low. With a $t_{pd}$ of 15 ns, the EP330 may be configured as a low-power substitute for popular PAL devices such as the PAL16XXB series or the PAL16XX-15 series. The CMOS EPROM technology makes it possible for the EP330 to operate at an active power-consumption level that is less than 75% of equivalent bipolar devices without sacrificing speed performance. This technology also facilitates 100% generic testability as well as UV-light erasability. As a result, designs and design modification can be quickly effected with a given EP330 without the need for post-programming testing. Programming the EP330 is accomplished with the use of the TI EPLD development system, which supports four different design entry methods. When the design has been entered, the A+PLUS software (which is the heart of the development system) performs automatic translation into logical equations, performs complete Boolean minimization, and fits the design directly into an EP330. The device can then be programmed to achieve customized working silicon within minutes at the designer's desk. The EP330M is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The EP330I is characterized for operation from $-40^{\circ}$ C to 85°C. The EP330C is characterized for operation from 0°C to 70°C. #### functional description Externally, the EP330 provides ten dedicated inputs (one of which may be used as a synchronous clock input) and eight I/O pins that may be configured for input, output, or bidirectional operation. The logic diagram shows the complete EP330, while Figure 1 shows the basic EP330 macrocell. The internal architecture is organized with the familiar sum of products (AND-OR) structure. Inputs to the programmable AND array (shown running vertically in Figure 1) come from two sources: first, the true and complement of the ten dedicated input pins and second, the true and complement of the eight feedback signals, each one originating from an I/O architecture-control block. The 36-input AND array encompasses a total of 72 product terms distributed equally among the eight macrocells. Each product term (shown running horizontally in the logic diagram) represents a 36-input AND gate. As shown in the logic diagram, the outputs of eight product terms are ORed together, then the output of the OR gate is sent as an input to an exclusive-OR gate. The purpose of this exclusive-OR gate is to allow the user to specify the polarity of the output signal by using the invert-select EPROM cell (active high if the EPROM cell is programmed and active low if it is not programmed). The exclusive-OR output then feeds the I/O architecture control block. The control block configures the output for registered or combinational operation. In the registered configuration, the output is registered via a positive edge-triggered D-type flip-flop. In this condition, the feedback signal going to the array is also registered and comes directly from the output of the D-type flip-flop. In the combinational configuration, the output is nonregistered and the feedback signal comes directly from the I/O pin. In the erased state, the EP330 contains the same architectural characteristics as the PAL16L8. ## logic diagram (positive logic) ARCHITECTURE CONTROL I/O ARCHITECTURE CONTROL 15 I/O ARCHITECTURE CONTROL I/O ARCHITECTURE CONTROL I/O ARCHITECTURE CONTROL I/O ARCHITECTURE CONTROL 11 NOTES: A. This diagram shows one of the eight macrocells within the EP330. B. The double-arrow lines (\$) show I/O feedback from a macrocell. #### FIGURE 1. LOGIC ARRAY MACROCELL #### output-enable product term The output enable (OE) product term determines whether an output signal is allowed to propagate to the output pin. If the output of the OE product term is low, then the output buffer becomes a high-impedance node, thus inhibiting the output signal from reaching the output pin. For combinational configurations, this OE product term can be used to allow for true bidirectional operation. The EP330 contains eight separate OE product terms, one per I/O pin. If it is desired that all outputs be enabled or disabled simultaneously, use an identically programmed product term at each of the outputs. If different outputs are to be enabled under different conditions, different OE product terms for each specific output may be defined. #### I/O architecture Figure 2 shows the different output configurations that can be chosen for any of the eight I/O pins on the EP330. Because of the individuality of each I/O architecture control block, both registered and combinational output can be chosen on a given EP330 device. In the combinational configuration, either active-high or active-low output polarity can be chosen. Pin feedback or no feedback is also optional. In the registered configuration, the user has control over output polarity and may choose to use the internal feedback path or no feedback. Any I/O pin can be configured as a dedicated input by choosing no output and no feedback from the array. In the erased state, the I/O architecture is configured for a combinational active-low output with pin feedback. | OUTPUT/POLARITY | FEEDBACK | | OUTPUT/POLARITY | FEEDBACK | |--------------------|----------------------|---|-----------------|------------------| | Combinational/High | Pin, None | | D Register/High | D Register, None | | Combinational/Low | tional/Low Pin, None | | D Register/Low | D Register, None | | None | Pin | ] | None | D Register | (a) Combinational Configuration (b) Registered Configration FIGURE 2. I/O CONFIGURATIONS #### PAL compatibility Figures 2(a) and 2(b) show how an EP330 can be configured as a drop-in replacement for two commonly used members of the 20-pin PAL family: the PAL16L8 and the PAL16R8. When configured in these manners, the EP330 is both a functional replacement, as well as a pin-to-pin replacement, for the PAL16L8 and PAL16R8. Tables 1 and 2 provide additional information concerning the EP330 as a replacement for the 20-pin PAL family of devices. - "Invert Select" EPROM cell is in the erased state providing active-low outputs. - "Combinational Mode" is chosen providing Combinational Output with Input (Pin) Feedback (COIF). - 8-product-term OR gate compared to 7-product-term OR gate on PAL16L8. - Pin feedback to the array at 12 through 19 is not available in PAL16L8. FIGURE 3. EP330 CONFIGURATION FOR REPLACING A PAL16L8 - "Invert Select" EPROM cell is in the erased state providing active-low outputs. - "Registered Mode" is chosen providing Registered Output with Registered Feedback (RORF). - Complement of pin 11 is used as common OE term for all eight output pins. FIGURE 4. EP330 CONFIGURATION FOR REPLACING A PAL16R8 # PRODUCT PREVIEW #### TABLE 1. CONFIGURATIONS FOR 20-PIN PAL REPLACEMENT | PAL<br>PART NUMBER | EP330<br>PIN NUMBER | EP330<br>MACROCELL NUMBER | I/O<br>CONFIGURATION MODE | OUTPUT/<br>POLARITY | FEEDBACK | |--------------------|---------------------|---------------------------|---------------------------|---------------------|----------| | 10H8 | 12-19 | 1-8 | Combinational | Comb/High | None | | 10L8 | 12-19 | 1-8 | Combinational | Comb/Low | None | | | 12 | 8 | Combinational | None | Pin | | 12H6 | 13-18 | 2-7 | Combinational | Comb/High | None | | | 19 | 1 | Combinational | None | Pin | | | 12 | 8 | Combinational | None | Pin | | 12L6 | 13-18 | 2-7 | Combinational | Comb/Low | None | | | 19 | 1 1 | Combinational | None | Pin | | | 12-13 | 7-8 | Combinational | None | Pin | | 14H4 | 14-17 | 3-6 | Combinational | Comb/High | None | | | 18-19 | 1-2 | Combinational | None | Pin | | | 12-13 | 7-8 | Combinational | None | Pin | | 14L4 | 14-17 | 3-6 | Combinational | Comb/Low | None | | | 18-19 | 1-2 | Combinational | None | Pin | | | 12-14 | 6-8 | Combinational | None | Pin | | | 15 | 5 | Combinational | Comb/Low | None | | 16C1 | 16 | 4 | Combinational | Comb/High | None | | | 17-19 | 1-3 | Combinational | None None | Pin | | | 12-14 | 6-8 | Combinational | None | Pin | | 16H2 | | 1 | Combinational | 1 | | | 1602 | 15-16 | 4-5 | | Comb/High | None | | | 17-19 | 1-3 | Combinational | None | Pin | | | 12-14 | 6-8 | Combinational | None | Pin | | 16L2 | 15-16 | 4-5 | Combinational | Comb/Low | None | | 40110 | 17-19 | 1-3 | Combinational | None None | Pin | | 16H8 | 12 | 8 | Combinational | Comb/High/Z | None | | & | 13-18 | 2-7 | Combinational | Comb/High/Z | Comb | | 16HD8 | 19 | 1 | Combinational | Comb/High/Z | None | | 16L8 | 12 | 8 | Combinational | Comb/Low/Z | None | | & | 13-18 | 2-7 | Combinational | Comb/Low/Z | Comb | | 16LD8 | 19 | 1 | Combinational | Comb/Low/Z | None | | | 12-13 | 7-8 | Combinational | Comb/Low/Z | Comb | | 16R4 | 14-17 | 3-6 | Registered | Reg/Low/Z | Reg | | | 18-19 | 1-2 | Combinational | Comb/Low/Z | Comb | | | 12 | 8 | Combinational | Comb/Low/Z | Comb | | 16R6 | 13-18 | 2-7 | Registered | Reg/Low/Z | Reg | | | 19 | 1 | Combinational | Comb/Low/Z | Comb | | 16R8 | 12-19 | 1-8 | Registered | Reg/Low/Z | Reg | | | 12 | 8 | Combinational | Comb/Option/Z | None | | 16P8 | 13-18 | 2-7 | Combinational | Comb/Option/Z | Comb | | | 19 | 1 | Combinational | Comb/Option/Z | None | | | 12-13 | 7-8 | Combinational | Comb/Option/Z | Comb | | 16RP4 | 14-17 | 3-6 | Registered | Reg/Option/Z | Reg | | | 18-19 | 1-2 | Combinational | Comb/Option/Z | Comb | | , | 12 | 8 | Combinational | Comb/Option/Z | Comb | | 16RP6 | 13-18 | 2-7 | Registered | Re/Option/Z | Reg | | | 19 | 1 | Combinational | Comb/Option/Z | Comb | | 16RP8 | 12-19 | 1-8 | Registered | Reg/Option/Z | Reg | #### TABLE 2. DEVICE SPECIFICATIONS† | SYMBOL | PARAMETER | HIGH-SPEED EPLD | HIGH-SPEED PAL SERIES 16XXB/15 | | | | |------------------|-------------------------------|-----------------|--------------------------------|-------------|--|--| | STWIBOL | PANAMETER | EP330 | PAL16L8B/-15 | PAL16R8B/15 | | | | | Supply current active | | | | | | | cc | f = 1 MHz | 45 mA | 180 mA | 180 mA | | | | t <sub>pd</sub> | Input to nonregistered output | 15 ns | 15 ns | N/A | | | | tCO1 | Clock to output delay | 12 ns | 12 ns | -12 ns | | | | t <sub>su</sub> | Input setup time | 12 ns | 15 ns | 15 ns | | | | f <sub>max</sub> | Max frequency | 42 MHz | 37 MHz | 37 MHz | | | <sup>†</sup> Over commercial temperature range #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> (see Note 1) | $\ldots$ . $-0.3~V$ to 7 $V$ | |-----------------------------------------------------------------------------|------------------------------| | Instantaneous supply voltage range, V <sub>CC</sub> (t ≤ 20 ns) | 2 V to 7 V | | Programming supply voltage range, VPP | $-0.3\;V$ to 13.5 $V$ | | Instantaneous programming supply voltage range, V <sub>PP</sub> (t ≤ 20 ns) | 2 V to 13.5 V | | Input voltage range, V <sub>1</sub> | $-0.3\;V$ to 7 $V$ | | Instantaneous input voltage range, V <sub>1</sub> (t ≤ 20 ns) | 2 V to 7 V | | V <sub>CC</sub> or GND current range | -175 mA to 175 mA | | Operating free-air temperature, T <sub>A</sub> | 65°C to 135°C | | Storage temperature range | 65°C to 150°C | NOTE 1: All voltage values are with respect to GND terminal. #### recommended operating conditions | | | EP3 | EP330-25M | | EP330-20I | | 330-15C | UNIT | |-----------------|--------------------------------------|------|----------------------|------|----------------------|------|----------------------|--------| | | | MIN | MAX | MIN | MAX | MIN | MAX | J ON I | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | 4.75 | 5.25 | V | | VI | Input voltage | 0 | Vcc | 0 | Vcc | 0 | Vcc | V | | VIH | High-level input voltage | 2 | V <sub>CC</sub> +0.3 | 2 | V <sub>CC</sub> +0.3 | 2 | V <sub>CC</sub> +0.3 | V | | VIL | Low-level input voltage (see Note 2) | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | 0 | Vcc | 0 | Vcc | V | | t <sub>W</sub> | Pulse duration, CLK high or low | 14 | | 12 | | 10 | | ns | | t <sub>su</sub> | Setup time, input | 20 | | 16 | | 12 | | ns | | th | Hold time, input | 0 | | 0 | | 0 | | ns | | t <sub>r</sub> | Rise time, input | 3 | | 3 | | 3 | | ns~ | | tf | Fall time, input | 3 | | 3 | | 3 | | ns | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | 0 | · 70 | °C | NOTE 2: The algebraic convention, in which the more negative value is designated minimum, is used in this data sheet for logic voltage levels only. #### electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) | DADAMETED | | TTOT COURT OUT | | EP330-25M | | EP330-20I | | EP330-15C | | | | |------------------|----------------------------------------|------------------------|---------------------------------------------|-----------------------------------|-----|-----------|-----|-----------|-----|-----|------| | | PARAMETER | " | TEST CONDITIONS† | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | V <sub>CC</sub> = MIN, | I <sub>OH</sub> = -8 | mA | 2.4 | - | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 24 r | nΑ | | 0.5 | | 0.5 | | 0.5 | V | | 4 | Input current | VI = VCCmax | V <sub>I</sub> = V <sub>CC</sub> max or GND | | | ±10 | | ±10 | | ±10 | μΑ | | loz | Off-state output current | V <sub>CC</sub> = MAX, | AO = ACC | or GND | | ±10 | | ±10 | | ±10 | μΑ | | lcc | Supply current | f = 1 MHz, | No load, | Programmed as<br>an 8-bit counter | | 70 | | 70 | | 45 | mA | | Ci | Input capacitance | V <sub>CC</sub> = 5 V, | V <sub>I</sub> = 2 V, | f = 1 MHz | | 10 | | 10 | | ·10 | pF | | Co | Output capacitance | | | | | 10 | | 10 | | 10 | pF | | C <sub>clk</sub> | Clock capacitance | | | | | 10 | | 10 | | 10 | рF | | Срр | Programming input capacitance (pin 11) | | | | | 20 | | 20 | | 20 | pF | #### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | + | | + | | EP330-25M | | EP330-20I | | EP330-15C | | | |-----------------|----------------------------------------|------------------------------------|------------------|-----------|-----|-----------|-----|-----------|-----|---------| | | PARAMETER <sup>‡</sup> | | TEST CONDITIONS† | | MAX | MIN | MAX | MIN | MAX | UNIT | | fmax | Maximum frequency | | | 22 | | 30 | | 42 | | MHz | | t <sub>pd</sub> | Input to nonregistered output delay | C <sub>L</sub> = 35 pF, See Note 3 | | | 25 | | 20 | | 15 | ns | | tco | Clock input to registered output delay | | | | 24 | | 18 | | 12 | ns | | tPZX | Output enable time | See Note 4 | | | 20 | | 20 | | 15 | ns | | tpxz | Output disable time | | | | 20 | | 20 | | 15 | ns | | tcnt | Minimum clock period (internal) | | | | 24 | | 20 | | 15 | ns | | f | Maximum frequency without | | | 42 | | 50 | | 66.6 | | MHz | | fcnt | feedback, (1/t <sub>cnt</sub> ) | | | 42 | | 50 | | 00.0 | | IVII IZ | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### PARAMETER MEASUREMENT INFORMATION #### functional testing The EP330 is functionally tested through complete testing of each programmable EPROM bit and all internal logic elements, thus ensuring 100% programming yield. The erasable nature of the EP330 allows test program patterns to be used and then erased. <sup>‡</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. NOTES: 3. The f<sub>max</sub> values shown represent the highest frequency of operation without feedback in the pipeline condition. <sup>4.</sup> This is for an output voltage change of 500 mV. #### PARAMETER MEASUREMENT INFORMATION † Includes capacitance. Equivalent loads may be used for testing. #### FIGURE 5. DYNAMIC TEST CIRCUIT #### design security The EP330 contains a programmable design-security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied or retrieved. Therefore, a very high level of design control is achieved since programmed data within EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset by erasing the cells in the device. #### latchup The EP330 input, I/O, and clock pins have been carefully designed to resist the latchup that is inherent in CMOS structures. The EP330 pins will not latch up for input voltages between -1 V and $\text{V}_{CC} + 1 \text{ V}$ with currents up to 250 mA. During transitions, the inputs may undershoot to -2 V for periods of less than 20 ns. Although the programming pin (pin 11) is designed to resist latchup to the 13.5-V limit, during positive-current latch-up testing, the verify mode (pin 1) and program mode (pin 11) can be inadvertently entered into, causing current flow in the pins. This should not be construed as latchup. #### PARAMETER MEASUREMENT INFORMATION #### (a) Combinational Mode (b) Synchronous Clock Mode - B. $t_{\rm W}$ is measured at 0.3 V and 2.7 V. All other timing is measured at 1.5 V. - D. Timing measurements are made from 2 V for a high level and 0.8 V for a low level to the 1.5 V level on the outputs. FIGURE 6. VOLTAGE WAVEFORMS D3177, OCTOBER 1988 - AUGUST 1989 - High-Density (Over 600 Gates) Replacement for TTL and 74HC - Virtually Zero Standby Power . . . Typ 20 μA - High Speed: Propagation Delay Time . . . 25 ns - Asynchronous Clocking of All Registers or Banked Register Operation from 2 Synchronous Clocks - Sixteen Macrocells with Configurable I/O Architecture Allowing for Up to 20 Inputs and 16 Outputs - Each Output Macrocell User-Programmable for D, T, SR, or JK Flip-Flops with Individual Clear Control or Combinational Operation - UV-Light-Erasable Cell Technology Allows for: - Reconfigurable Logic - Reprogrammable Cells - Full Factory Testing for 100% Programming Yields - Programmable Design Security Bit Prevents Copying of Logic Stored in Device - Advanced Software Support Featuring Schematic Capture, Interactive Netlist, Boolean Equations, and State Machine Design Entry - Package Options Include Plastic [for One-Time-Programmable (OTP) Devices] and Ceramic Dual-In-Line Packages and Chip Carriers #### DUAL-IN-LINE PACKAGE (TOP VIEW) #### CHIP-CARRIER PACKAGE (TOP VIEW) NC-No internal connection #### **AVAILABLE OPTIONS** | | | | PACKAC | GE TYPE | | | |--------------|-------|----------------|--------------|----------------------|--------------------------|--| | TA | SPEED | CERAMIC | CERAMIC | PLASTIC <sup>†</sup> | PLASTIC†<br>CHIP CARRIER | | | RANGE | CLASS | DUAL-IN-LINE | CHIP CARRIER | DUAL-IN-LINE | | | | | | PACKAGE (CDIP) | (CLCC) | PACKAGE (PDIP) | (PLCC) | | | | 25 ns | EP610DC-25 | EP610JC-25 | EP610PC-25 | EP610LC-25 | | | 0°C - 70°C | 30 ns | EP610DC-30 | EP610JC-30 | EP610PC-30 | EP610LC-30 | | | | 35 ns | EP610DC-35 | EP610JC-35 | EP610PC-35 | EP610LC-35 | | | -40°C − 85°C | 40 ns | EP610DI-40 | EP610JI-40 | EP610PI-40 | EP610LI-40 | | <sup>†</sup>This package is for one-time-programmable (OTP) devices. ### description #### general The Texas Instruments EP610 Erasable Programmable Logic Device is capable of implementing over 600 equivalent gates of SSI and MSI logic functions all in plastic and ceramic space-saving 24-pin, 300-mil dual-in-line (DIP) packages and 28-pin chip-carrier packages. It uses the familiar sum-of-products logic, providing a programmable AND with a fixed OR structure. The device accommodates both combinational and sequential (registered) logic functions with up to 20 inputs and 16 outputs. The EP610 has a user programmable output logic macrocell that allows each output to be configured as a combinational or registered output and feedback signals active high or active low. A unique feature of the EP610 is the ability to program D, T, SR, or JK flip-flop operation individually for each output without sacrificing product terms. In addition, each register can be individually clocked from any of the input or feedback paths available in the AND array. These features allow a variety of logic functions to be simultaneously implemented. The CMOS EPROM technology reduces the power consumption to less than 20% of equivalent bipolar devices without sacrificing speed performance. Erasable EPROM bits allow for enhanced factory testing. Design changes can be easily implemented by erasing the device with ultraviolet (UV) light. Programming the EP610 is accomplished by using the TI EPLD Development System, which supports four different design entry methods. When the design has been entered, the software performs automatic translation into logical equations, Boolean minimization, and design fitting directly into an EPLD. #### functional The EP610 is an Erasable Programmable Logic Device (EPLD) that uses a CMOS EPROM technology to implement logic designs in a programmable AND logic array. The device contains a revolutionary programmable I/O architecture that provides advanced functional capability for user programmable logic. Externally, the EP610 provides 4 dedicated data inputs and 16 I/O pins, which may be configured for input, output, or bidirectional operation. Figure 1 shows the EP610 basic logic array macrocell. The internal architecture is organized with familiar sum-of-products (AND-OR) structure. Inputs to the programmable AND array come from true and complement signals from the 4 dedicated data inputs and the 16 I/O architecture-control blocks. The 40-input AND array encompasses 160 product terms, which are distributed among 16 available macrocells. Each EP610 product term represents a 40-input AND gate. Each macrocell contains 10 product terms, 8 of which are dedicated for logic implementation. One product term is used for clear control of the macrocell internal register. The remaining product terms are used for output enable/asynchronous clock implementation. There is an EPROM connection at the intersection point of each input signal and each product term. In the erased state, all connections are made. This means both the true and complement forms of all inputs are connected to each product term. Connections are opened during the programming process. Therefore, any product term may be connected to the true or complement form of any array input signal. #### functional block diagram Pin numbers in ( ) are for DIP packages; pin numbers in [ ] are for chip-carrier packages. When both the true and complement forms of any signal are left intact, a logical false state results on the output of the AND gate. If both the true and complement connections are open, then a logical "don't care" applies for that input. If all inputs for the product term are programmed open, then a logical true state results on the output of the AND gate. Two dedicated clock inputs provide synchronous clock signals to the EP610 internal registers. Each of the clock signals controls a bank of 8 registers. CLK1 controls registers associated with macrocells 9-16, and CLK2 controls registers associated with macrocells 1-8. The EP610 advanced I/O architecture allows the number of synchronous registers to be user defined, from one to sixteen. Both dedicated clock inputs are positive-edge triggered. #### I/O architecture The EP610 input/output architecture provides each macrocell with over 50 possible I/O configurations. Each I/O can be configured for combinational or registered output, with programmable output polarity. Four different types of registers (D, T, JK, and SR) can be implemented into every I/O without any additional logic requirements. I/O feedback selection can also be programmed for registered or input (pin) feedback. Another benefit of the EP610 I/O architecture is its ability to individually clock each internal register from asynchronous clock signals. Pin numbers are for dual-in-line packages. FIGURE 1. LOGIC ARRAY MACROCELL (MACROCELL 1 ILLUSTRATED) #### OE/CLK selection Figure 2 shows the two modes of operation that are provided by the OE/CLK select multiplexer. The operation of this multiplexer is controlled by a single EPROM bit and may be individually configured for each EP610 I/O pin. In Mode 0, the 3-state output buffer is controlled by a single product term. If the output of the AND gate is true, the output buffer is enabled. If the output of the AND gate is false, the output buffer is in the high-impedance state. In this mode, the macrocell flip-flop may be clocked by its respective synchronous clock input. After erasure, the OE/CLK select multiplexer is configured in Mode 0. In Mode 1, the output-enable buffer is always enabled. The macrocell flip-flop may now be triggered from an asynchronous clock signal generated by the OE/CLK multiplexable product term. This mode allows individual clocking of flip-flops from any available signal in the AND array. Because both true and complement signals reside in the AND array, the flip-flop may be configured for positive- or negative-edge-triggered operation. With the clock now controlled by a product term, gated clock structures are also possible. The register is clocked by the synchronous clock signal, which is common to 11 other Macrocells. The output is enabled by the logic from the product term. The output is permanently enabled and the register is clocked via the product term. This allows for gated clocks that may be generated from elsewhere in the EP610. #### FIGURE 2. OE/CLK SELECT MULTIPLEXER ## output/feedback selection Figure 3 shows the EP610 basic output configurations. Along with combinational output, 4 register types are available. Each macrocell I/O may be independently configured. All registers have individual asynchronous clear control from a dedicated product term. When the product term is asserted, the macrocell register will immediately be loaded with a zero independently of the clock. On power-up, the EP610 performs the clear function automatically. When the D or T register is selected, 8 product terms are ORed together and made available to the register input. The invert select EPROM bit determines output polarity. The feedback-select multiplexer enables register, I/O (pin), or no feedback to the AND array. If the JK or SR registers are selected, the 8 product terms are shared between 2 OR gates. The allocation of product terms for each register input is optimized by the TI EPLD Development System. The invert select EPROM bit configures output polarity. The feedback-select multiplexer enables registered or no feedback to the AND array. Any I/O pin may be configured as a dedicated input by selecting no output and pin feedback. No output is obtained by disabling the macrocell output buffer. In the erased state, each I/O is configured for combinational active-low output with input (pin) feedback. (a) COMBINATIONAL (b) D-TYPE FLIP-FLOP FIGURE 3. I/O CONFIGURATIONS FIGURE 3. I/O CONFIGURATIONS (CONTINUED) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | 1 - 1 - 1 - 1 | V | |-----------------------------------------------------------------------------|---| | Instantaneous supply voltage range, $V_{CC}$ (t $\leq$ 20 ns) | • | | Programming supply voltage range, V <sub>pp</sub> | ٧ | | Instantaneous programming supply voltage range, V <sub>DD</sub> (t ≤ 20 ns) | ٧ | | Input voltage range, V <sub>1</sub> | ٧ | | Instantaneous input voltage range, $V_1$ (t $\leq 20$ ns) | ٧ | | VCC or GND current | Α | | Power dissipation at 25°C free-air temperature (see Note 2) | Ν | | Operating free-air temperature, TA | С | | Storage temperature range | С | NOTES: 1. All voltage values are with respect to GND terminal. 2. For operation above 25°C free-air temperature, derate to 120 mW at 135°C at the rate of 8.0 mW/°C. ## recommended operating conditions | | PARAMETER | | E | P610I | E | P610C | | |----------|--------------------------------------|--------------|-----|----------------------|------|----------------------|------| | | FANAMETER | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 4.5 | 5.5 | 4.75 | 5.25 | V | | VI | Input voltage | | 0 | Vcc | 0 | Vcc | V | | $V_{IH}$ | High-level input voltage | | 2 | V <sub>CC</sub> +0.3 | 2 | V <sub>CC</sub> +0.3 | V | | $V_{IL}$ | Low-level input voltage (see Note 3) | -0.3 | 0.8 | -0.3 | 0.8 | V | | | ۷o | Output voltage | | 0 | Vcc | 0 | Vcc | V | | tr | Rise time | CLK input | | 100 | | 250 | | | 4 | THIS THE | Other inputs | | 250 | | 500 | ns | | tf | Fall time | CLK input | | 100 | | 250 | | | ч | i all time | Other inputs | | 250 | | 500 | ns | | $T_A$ | Operating free-air temperature | | | 85 | 0 | 70 | °C | Note 3: The algebraic convention, in which the more negative value is designated minimum, is used in this data sheet for logic voltage levels and temperature only. ## electrical charateristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | | TEAT COND | 710110 | | EP610I | | EP610C | | | | |------------------|--------------------------|-----------|------------------------------------------------------|---------------------|------|------------------|------|--------|------|------|------| | | PARAMETER | | TEST CONDI | HONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP | MAX | UNIT | | | High-level output | TTL | IOH = -4 mA | | 2.4 | | | 2.4 | | | v | | VOH | voltage | CMOS | IOH = -2 mA | | 3.84 | | | 3.84 | | | · · | | VOL | Low-level output voltage | ) | IOL = 4 mA | | | | 0.45 | | | 0.45 | V | | 1 | Input current | | V <sub>1</sub> = V <sub>CC</sub> or GND | | | | ±10 | | | ±10 | μΑ | | loz | Off-state output current | | VO = VCC or GND | VO = VCC or GND | | | ±10 | | | ±10 | μΑ | | | | Standby | | See Note 4 | | 0.02 | 0.15 | | 0.02 | 0.1 | | | <sup>1</sup> CC | Supply current | Non-turbo | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>No load | See Note 5 | | 3 | 15 | | 3 | 10 | mA | | | | Turbo | No load | See Note 5 | | 32 | 75 | | 32 | 60 | | | Ci | Input capacitance | | V <sub>I</sub> = 0, f = 1 MHz, T <sub>A</sub> = 25°C | | | | - 20 | | | 20 | рF | | Co | Output capacitance | | $V_0 = 0, f = 1 \text{ MHz},$ | $T_A = 25^{\circ}C$ | | | 20 | | | 20 | pF | | C <sub>clk</sub> | Clock capacitance | | V <sub>I</sub> = 0, f = 1 MHz, T <sub>Δ</sub> = 25°C | | | | 20 | | | 20 | pF | <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTES: 4. When in the non-turbo mode, the device automatically goes into the standby mode approximately 100 ns after the last transition. <sup>5.</sup> These parameters are measured with device programmed as a 16-bit counter and f = 1 MHz. switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) ## combinational mode, turbo bit on | | PARAMETER† | TEST C | ONDITIONS | EP6 | 10-25 | EP6 | 10-30 | EP610-35 | | UNIT | |------|-----------------------------------|------------------------|------------|-----|-------|-----|-------|----------|-----|------| | | PARAMETER | IESI CI | SNOTTONS | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tpd1 | Input to nonregistered output | | | | 25 | | 30 | | 35 | ns | | tpd2 | I/O input to nonregistered output | C <sub>L</sub> = 35 pF | | | 27 | | 32 | | 37 | ns | | tPZX | Input to output enable | 7 . | | | 25 | | 30 | | 35 | ns | | tPXZ | Input to output disable | C <sub>L</sub> = 5 pF, | See Note 6 | | 25 | | 30 | | 35 | ns | | tclr | Asynchronous output clear time. | $C_L = 35 pF$ | | | 27 | | 32 | | 37 | ns | | tio | I/O input buffer delay | | | | 2 | | 2 | | 2 | ns | ## combinational mode, turbo bit off | | PARAMETER† | TEST | TEST CONDITIONS | | 10-25 | EP6 | 10-30 | EP610-35 | | UNIT | |------|-----------------------------------|------------------------|-----------------|-----|-------|-----|-------|----------|-----|------| | | PARAMETER | IEST | ONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tpd1 | Input to nonregistered output | | | | 55 | | 60 | | 65 | ns | | tpd2 | I/O input to nonregistered output | $C_L = 35 pF$ | | | 57 | | 62 | | 67 | ns | | tPZX | Input to output enable | | | | 55 | | 60 | | 65 | ns | | tpxz | Input to output disable | C <sub>L</sub> = 5 pF, | See Note 6 | | 55 | | 60 | | 65 | ns | | tclr | Asynchronous output clear time | $C_L = 35 pF$ | | | 57 | | 62 | | 67 | ns | | tio | I/O input buffer delay | ` | | | 2 | | 2 | | 2 | ns | ## synchronous clock mode | | PARAMETER† | TEST CONDITIONS | EP6 | EP610-25 | | 10-30 | EP610-35 | | UNIT | |------------------|-------------------------------------------------------------|-----------------|------|----------|------|-------|----------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | fmax | Maximum frequency | See Note 7 | 47.6 | | 41.7 | | 37 | | MHz | | t <sub>co1</sub> | Clock to output delay time | | | 15 | | 17 | | 20 | ns | | t <sub>cnt</sub> | Minimum clock period (register feedback to register output) | See Note 5 | | 25 | | 30 | | 35 | ns | | fcnt | Maximum frequency with feedback | See Note 5 | 40 | | 33.3 | - | 28.6 | | MHz | ## asynchronous clock mode | | PARAMETE | n† | TEST CONDITIONS | EP6 | 10-25 | EP6 | 10-30 | EP610-35 | | UNIT | |-------|-----------------------------------------|------------------------------|-----------------|------|-------|------|-------|----------|-----|------| | | PARAMETE | יחי | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | fmax | Maximum frequen | су | See Note 7 | 47.6 | | 41.7 | | 37 | | MHz | | | Clock to output Turbo bit on | | | | 27 | | 32 | | 37 | ns | | taco1 | delay time | | | | 57 | | 62 | | 67 | 115 | | tacnt | Minimum clock pe<br>feedback to registe | riod (register<br>er output) | | | 25 | | 30 | | 35 | ns | | facnt | | | | 40 | | 33.3 | | 28.6 | | MHz | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. NOTES: 5. These parameters are measured with device programmed as a 16-bit counter and f = 1 MHz. <sup>6.</sup> This is for an output voltage change of 500 mV. <sup>7.</sup> The f<sub>max</sub> values shown represent the highest frequency of operation without feedback. # timing requirements over recommended ranges of supply voltage and free-air temperature synchronous clock mode | | PARAMETE | ent. | TEST CONDITIONS | | EP610-25 | | EP610-30 | | EP610-35 | | |-----------------|--------------------------|---------------|-----------------|-----|----------|-----|----------|-----|----------|------| | | PARAMETE | in' | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Innuit natura times | Turbo bit on | | 21 | | 24 | | 27 | | | | tsu | Input setup time | Turbo bit off | | 51 | | 54 | | 57 | | ns | | th | Input hold time | | | 0 | | 0 | | 0 | | ns | | tch | Clock high pulse d | luration | | 10 | | 11 | | .12 | | ns | | t <sub>Cl</sub> | Clock low pulse duration | | | 10 | | 11 | | 12 | | ns | ## asynchronous clock mode | | PARAMETE | nt | TEST CONDITIONS | EP6 | EP610-25 | | EP610-30 | | EP610-35 | | |-----------------------|--------------------------|---------------|-----------------|-----|----------|-----|----------|-----|----------|------| | | PARAMETE | .n. | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tasu Input setup time | | Turbo bit on | | 8 | | 8 | | 8 | | | | <sup>t</sup> asu | input setup time | Turbo bit off | | 38 | | 38 | | 38 | | ns | | tah | Input hold time | | | 12 | | 12 | | 12 | | ns | | tach | | | | 10 | | 11 | | 12 | | ns | | tacl | Clock low pulse duration | | | 10 | | 11 | | 12 | | ns | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. #### functional testing The EP610 is functionally tested including complete testing of each programmable EPROM bit and all internal logic elements thus ensuring 100% programming yield. As a result, traditional problems associated with fuse-programmed circuits are eliminated. The erasable nature of the EP610 allows test program patterns to be used and then erased. Figure 4 shows the test circuit and the conditions under which dynamic measurements are made. Because power supply transients can affect dynamic measurements, simultaneous transitions of multiple outputs should be avoided to ensure accurate measurement. The performance of threshold tests under dynamic conditions should not be attempted. Large-amplitude fast ground-current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground terminal and the test-system ground can create significant reductions in observable input noise immunity. †Includes jig capacitance FIGURE 4. DYNAMIC TEST CIRCUIT #### design security The EP610 contains a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied or retrieved. This enables a high level of design control to be obtained since programmed data within the EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset by erasing the device. #### turbo bit Some EPLDs contain a programmable option to control the automatic power-down feature that enables the low-standby-power mode of the device. This option is controlled by a turbo bit that can be set using the EPLD Development System. When the turbo bit is on, the low-standby-power mode is disabled. This renders the circuit less sensitive to VCC noise transients created by the power-up/power-down cycle when operating in the low-power mode. The typical ICC versus frequency data for both the turbo-bit-on mode and the turbo-bit-off (low-power) mode is shown in Figure 5. All dynamic parameters are tested with the turbo bit on. Figure 6 shows the relationship between the output drive currents and the corresponding output voltages. If the design requires low-power operation, the turbo bit should not be set. When operating in this mode, some dynamic parameters are subject to increases. FIGURE 7. SWITCHING WAVEFORMS #### MECHANICAL DATA #### **MECHANICAL DATA** #### **MECHANICAL DATA** D3357, OCTOBER 1989 - High-Density (Over 600 Gates) Replacement for TTL and 74HC - Low Operating Current: ICC max · · · 100 mA - High Speed: Propagation Delay Time . . . 20 ns - Asynchronous Clocking of All Registers or Banked Register Operation from 2 Synchronous Clocks - Sixteen Macrocells with Configurable I/O Architecture Allowing for up to 20 Inputs and 16 Outputs - Each Output Macrocell User-Programmable for D, T, SR, or JK Flip-Flops with Individual Clear Control or Combinational Operation - UV-Light-Erasable Cell Technology Allows for: Reconfigurable Logic Reprogrammable Cells Full Factory Testing for 100% Programming Yields - Programmable Design Security Bit Prevents Copying of Logic Stored in Device - Advanced Software Support Featuring Schematic Capture, Interactive Netlist, Boolean Equations, and State Machine Design Entry - Package Options Include Plastic [for One-Time-Programmable (OTP) Devices] and Ceramic Dual-In-Line Packages, Ceramic Quad Flat Packages, and Plastic Chip Carriers ### JT OR NT PACKAGE (TOP VIEW) ### FZ OR FN PACKAGE (TOP VIEW) NC-No internal connection #### **AVAILABLE OPTIONS** | | SPEED<br>CLASS | | PACKAGE TYPE | | | | | | | | | |-------------------------|----------------|---------------------------------|-------------------------------------------------------|----------------------------------------------|----------------------------------------------|--|--|--|--|--|--| | T <sub>A</sub><br>RANGE | | CERAMIC<br>DUAL-IN-LINE<br>(JT) | J-LEADED<br>CERAMIC<br>QUAD FLAT <sup>†</sup><br>(FZ) | PLASTIC <sup>†</sup><br>DUAL-IN-LINE<br>(NT) | PLASTIC <sup>†</sup><br>CHIP CARRIER<br>(FN) | | | | | | | | 0°C to 70°C | 20 | EP630-20CJT | EP630-20CFZ | EP630-20CNT | EP630-20CFN | | | | | | | | -40°C to 85°C 25 | | EP630-25IJT | EP630-25IFZ | EP630-25INT | EP630-25IFN | | | | | | | | -55°C to 125°C | 25 | EP630-25MJTB | EP630-25MFZB | N/A | N/A | | | | | | | <sup>†</sup> Contact factory for mechanical data on this package. #### description ## general The Texas Instruments EP630 Erasable Programmable Logic Device is capable of implementing over 600 equivalent gates of SSI and MSI logic functions all in plastic and ceramic space-saving 24-pin, 300-mil dual-in-line (DIP) packages and 28-pin chip-carrier packages. It uses the familiar sum-of-products logic, providing a programmable AND with a fixed OR structure. The device accommodates both combinational and sequential (registered) logic functions with up to 20 inputs and 16 outputs. The EP630 has a user programmable output logic macrocell that allows each output to be configured as a combinational or registered output and feedback signals active high or active low. A unique feature of the EP630 is the ability to program D, T, SR, or JK flip-flop operation individually for each output without sacrificing product terms. In addition, each register can be individually clocked from any of the input or feedback paths available in the AND array. These features allow a variety of logic functions to be simultaneously implemented. The CMOS EPROM technology reduces the power consumption to less than 55% of equivalent bipolar devices without sacrificing speed performance. Erasable EPROM bits allow for enhanced factory testing. Design changes can be easily implemented by erasing the device with ultraviolet (UV) light. Programming the EP630 is accomplished by using the TI EPLD Development System, which supports four different design entry methods. When the design has been entered, the software performs automatic translation into logical equations, Boolean minimization, and design fitting directly into an EPLD. ## functional The EP630 is an Erasable Programmable Logic Device (EPLD) that uses a CMOS EPROM technology to implement logic designs in a programmable AND logic array. The device contains a revolutionary programmable I/O architecture that provides advanced functional capability for user programmable logic. Externally, the EP630 provides 4 dedicated data inputs and 16 I/O pins, which may be configured for input, output, or bidirectional operation. Figure 1 shows the EP630 basic logic array macrocell. The internal architecture is organized with familiar sum-of-products (AND-OR) structure. Inputs to the programmable AND array come from true and complement signals from the 4 dedicated data inputs and the 16 I/O architecture-control blocks. The 40-input AND array encompasses 160 product terms, which are distributed among 16 available macrocells. Each EP630 product term represents a 40-input AND gate. Each macrocell contains 10 product terms, 8 of which are dedicated for logic implementation. One product term is used for clear control of the macrocell internal register. The remaining product terms are used for output enable/asynchronous clock implementation. There is an EPROM connection at the intersection point of each input signal and each product term. In the erased state, all connections are made. This means both the true and complement forms of all inputs are connected to each product term. Connections are opened during the programming process. Therefore, any product term may be connected to the true or complement form of any array input signal. #### functional block diagram Pin numbers in ( ) are for DIP packages; pin numbers in ( ) are for chip-carrier packages. When both the true and complement forms of any signal are left intact, a logical false state results on the output of the AND gate. If both the true and complement connections are open, then a logical "don't care" applies for that input. If all inputs for the product term are programmed open, then a logical true state results on the output of the AND gate. Two dedicated clock inputs provide synchronous clock signals to the EP630 internal registers. Each of the clock signals controls a bank of 8 registers. CLK1 controls registers associated with macrocells 9-16, and CLK2 controls registers associated with macrocells 1-8. The EP630 advanced I/O architecture allows the number of synchronous registers to be user defined, from one to sixteen. Both dedicated clock inputs are positive-edge-triggered. #### I/O architecture The EP630 input/output architecture provides each macrocell with over 50 possible I/O configurations. Each I/O can be configured for combinational or registered output, with programmable output polarity. Four different types of registers (D, T, JK, and SR) can be implemented into every I/O without any additional logic requirements. I/O feedback selection can also be programmed for registered or input (pin) feedback. Another benefit of the EP630 I/O architecture is its ability to individually clock each internal register from asynchronous clock signals. Pin numbers are for dual-in-line packages. FIGURE 1. LOGIC ARRAY MACROCELL (MACROCELL 1 ILLUSTRATED) ## **OE/CLK** selection Figure 2 shows the two modes of operation that are provided by the OE/CLK select multiplexer. The operation of this multiplexer is controlled by a single EPROM bit and may be individually configured for each EP630 I/O pin. In Mode 0, the 3-state output buffer is controlled by a single product term. If the output of the AND gate is true, the output buffer is enabled. If the output of the AND gate is false, the output buffer is in the high-impedance state. In this mode, the macrocell flip-flop may be clocked by its respective synchronous clock input. After erasure, the OE/CLK select multiplexer is configured in Mode 0. In Mode 1, the output-enable buffer is always enabled. The macrocell flip-flop may now be triggered from an asynchronous clock signal generated by the OE/CLK multiplexable product term. This mode allows individual clocking of flip-flops from any available signal in the AND array. Because both true and complement signals reside in the AND array, the flip-flop may be configured for positive- or negative-edge-triggered operation. With the clock now controlled by a product term, gated clock structures are also possible. The register is clocked by the synchronous clock signal, which is common to 7 other Macrocells. The output is enabled by the logic from the product term. The output is permanently enabled and the register is clocked via the product term. This allows for gated clocks that may be generated from elsewhere in the EP630. #### FIGURE 2. OE/CLK SELECT MULTIPLEXER #### output/feedback selection Figure 3 shows the EP630 basic output configurations. Along with combinational output, four register types are available. Each macrocell I/O may be independently configured. All registers have individual asynchronous clear control from a dedicated product term. When the product term is asserted, the macrocell register will immediately be loaded with a zero independently of the clock. On power-up, the EP630 performs the clear function automatically. When the D or T register is selected, eight product terms are ORed together and made available to the register input. The invert select EPROM bit determines output polarity. The feedback-select multiplexer enables register, I/O (pin), or no feedback to the AND array. If the JK or SR registers are selected, the eight product terms are shared between two OR gates. The allocation of product terms for each register input is optimized by the TI EPLD Development System. The invert select EPROM bit configures output polarity. The feedback-select multiplexer enables registered or no feedback to the AND array. Any I/O pin may be configured as a dedicated input by selecting no output and pin feedback. No output is obtained by disabling the macrocell output buffer. In the erased state, each I/O is configured for combinational active-low output with input (pin) feedback. (a) COMBINATIONAL (b) D-TYPE FLIP-FLOP FIGURE 3. I/O CONFIGURATIONS FIGURE 3. I/O CONFIGURATIONS (CONTINUED) FIGURE 3. I/O CONFIGURATIONS (CONTINUED) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, VCC (see Note 1) | |----------------------------------------------------------------------------------------| | Instantaneous supply voltage range, $V_{CC}$ (t $\leq$ 20 ns) | | Programming supply voltage range, V <sub>DD</sub> | | Instantaneous programming supply voltage range, $V_{pp}$ (t $\leq$ 20 ns)2 V to 13.5 V | | Input voltage range, V <sub>I</sub> | | Instantaneous input voltage range, $V_I$ (t $\leq$ 20 ns) | | V <sub>CC</sub> or GND current | | Operating free-air temperature, TA | | Storage temperature range | NOTE 1: All voltage values are with respect to GND terminal. ## recommended operating conditions | | PARAM | CTED | EP6 | 30-25M | E | P630-251 | EP | 630-20C | | |-----|--------------------------------------|----------------|------|----------------------|------|-----------------------|------|----------------------|------| | | PARAM | CICK | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | VCC | Supply voltage | | 4.5 | 5.5 | 4.5 | 5.5 | 4.75 | 5.25 | V | | VI | Input voltage | | 0 | Vcc | 0 | VCC | 0 | Vcc | V | | VIH | High-level input | voltage | 2 | V <sub>CC</sub> +0.3 | 2 | V <sub>CC</sub> + 0.3 | 2 | V <sub>CC</sub> +0.3 | V | | VIL | Low-level input voltage (see Note 2) | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | VO | Output voltage | | 0 | VCC | 0 | Vcc | 0 | Vcc | V | | | Rise time | CLK input | | 100 | | 100 | | 250 | no | | ιr | nise time | Other inputs | | 250 | | 250 | | 500 | ns | | ٠. | CLK input | | | 100 | | 100 | | 250 | no | | ч | Fall time | Other inputs | | 250 | | 250 | | 500 | ns | | TA | Operating free-a | ir temperature | -55 | 125 | -40 | 85 | 0 | 70 | °C | Note 2: The algebraic convention, in which the more negative value is designated minimum, is used in this data sheet for logic voltage levels only. ## electrical charateristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | EP663 | 0-25M | EP630-20I | | EP630-20C | | UNIT | | |-----------|---------------------------------------------------------------------|-----------------|------------------------------------------------------|------------|-------|-----------|------|-----------|------|------|------| | PARAMETER | | 1231 CONDITIONS | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | | V/2 | High-level output voltage | TTL | 1 <sub>OH</sub> = -4 mA | | 2.4 | | 2.4 | | 2.4 | | V | | VOH | | CMOS | $I_{OH} = -2 \text{ mA}$ | | 3.84 | | 3.84 | | 3.84 | | V | | VOL | Low-level output voltage I <sub>OL</sub> = 4 mA | | | 0.45 | | 0.45 | | 0.45 | V | | | | 1 | Input current | | $V_1 = V_{CC}$ or GND | | | ±10 | | ±10 | | ±10 | μΑ | | loz | $_{\rm Z}$ Off-state output current $V_{\rm O} = V_{\rm CC}$ or GND | | | | ±10 | | ±10 | | ±10 | μΑ | | | | | Standby | | See Note 3 | | 150 | | 150 | | 150 | μA | | 1cc | Supply current | Nonturbo | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>No load | See Note 4 | | 15 | | 15 | | 10 | mA | | | | Turbo | No load | See Note 4 | | 150 | | 150 | | 100 | IIIA | | Ci | Input capacitance | | V <sub>I</sub> = 0, f = 1 MHz, T <sub>A</sub> = 25°C | | | 20 | | 20 | | 20 | pF | | Co | Co Output capacitance | | $V_O = 0$ , $f = 1$ MHz, $T_A = 25$ °C | | | 20 | | 20 | | 20 | pF' | | Cclk | Clock capacitance | | V <sub>I</sub> = 0, f = 1 MHz, T <sub>A</sub> = 25°C | | | 20 | | 20 | | 20 | pF | NOTES: 3. When in nonturbo, the device automatically goes into the standby mode approximately 100 ns after the last transition. 4. These parameters are measured with the device programmed as a 16-bit counter and f = 1 MHz. switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) ## combinational mode, turbo bit on | | PARAMETER† | TEST CONDITIONS | EP63 | EP630-25M | | EP630-25I | | EP630-20C | | |------------------|-----------------------------------------|-----------------------------------|------|-----------|-----|-----------|-----|-----------|------| | FALLAMETER | | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>pd1</sub> | Input to nonregistered output delay | | | 25 | | 25 | | 20 | ns | | t <sub>pd2</sub> | I/O input to nonregistered output delay | C <sub>L</sub> = 35 pF | | 27 | | 27 | | 22 | ns | | tPZX | Output enable time | | | 25 | | 25 | | 20 | ns | | tpxz | Output disable time | C <sub>L</sub> = 5 pF, See Note 5 | | 25 | | 25 | | 20 | ns | | tclr | Asynchronous output clear time | C <sub>L</sub> = 35 pF | | 30 | | 30 | | 25 | ns | | tio | I/O input buffer delay | | | 2 | | 2 | | 2 | ns | #### combinational mode, turbo bit off | | PARAMETER† | TEST CONDITIONS | EP630-25M | | EP630-251 | | EP630-20C | | UNIT | |------------------|-----------------------------------------|-----------------------------------|-----------|-----|-----------|-----|-----------|-----|------| | | PANAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | t <sub>pd1</sub> | Input to nonregistered output delay | | | 40 | | 40 | | 35 | ns | | t <sub>pd2</sub> | I/O input to nonregistered output delay | C <sub>L</sub> = 35 pF | | 42 | | 42 | | 37 | ns | | tPZX | Output enable time | Ţ | | 40 | | 40 | | 35 | ns | | tpxz | Output disable time | C <sub>L</sub> = 5 pF, See Note 5 | | 40 | | 40 | | 35 | ns | | tclr | Asynchronous output clear time | C <sub>L</sub> = 35 pF | | 45 | | 45 | | 40 | ns | | tio | I/O input buffer delay | | | . 2 | | 2 | | 2 | ns | ### synchronous clock mode | | PARAMETER† | TEST CONDITIONS | EP63 | EP630-25M | | EP630-251 | | EP630-20C | | | |------------------|-------------------------------------------------------------|-----------------|------|-----------|-----|-----------|-----|-----------|------|--| | PARAMETER | | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | fmax | Maximum frequency | See Note 6 | 50 | | 50 | | 55 | | MHz | | | t <sub>co1</sub> | Clock to output delay time | | | 18 | | 18 | | 15 | ns | | | t <sub>cnt</sub> | Minimum clock period (register feedback to register output) | See Note 4 | | 25 | | 25 | | 20 | ns | | | font | Maximum frequency with feedback | See Note 4 | 40 | | 40 | | 50 | | MHz | | #### asynchronous clock mode | PARAMETER <sup>†</sup> | | TEST CONDITIONS | EP63 | EP630-25M | | EP630-251 | | EP630-20C | | | |------------------------|-------------------------------------------------------------|-----------------|------------|-----------|-----|-----------|-----|-----------|------|-----| | | | TEST CONDITIONS | | MAX | MIN | MAX | MIN | MAX | UNIT | | | fmax | max Maximum frequency | | See Note 6 | 50 | | | | | | MHz | | | Clock to output | Turbo bit on | | | 30 | | 30 | | 25 | no | | taco1 | delay time | Turbo bit off | | | 45 | | 45 | | 40 | ns | | t <sub>acnt</sub> | Minimum clock period (register feedback to register output) | | | | 25 | | 25 | | 20 | ns | | facnt | acnt Maximum frequency with feedback | | | 40 | | 40 | | 50 | | MHz | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. NOTES: 4. These parameters are measured with device programmed as a 16-bit counter and f = 1 MHz. <sup>5.</sup> This is for an output voltage change of 500 mV. <sup>6.</sup> The fmax values shown represent the highest frequency of operation without feedback. # timing requirements over recommended ranges of supply voltage and free-air temperature synchronous clock mode | | PARAMETE | n† | TEST CONDITIONS | EP63 | EP630-25M | | EP630-251 | | EP630-20C | | |-----------------|-------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|-----|-----------|-----|-----------|------| | | PARAMETE | יחי | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Innut actus time | Turbo bit on | | 20 | | 20 | | 15 | | no. | | lsu | Input setup time | Turbo bit off | | 35 | | 35 | | 30 | | ns | | th | Input hold time | | The second state of the second state of the second | 0 | | 0 | | 0 | | ns | | tch | t <sub>ch</sub> Clock high pulse duration | | | 10 | | 10 | | 9 | | ns | | t <sub>cl</sub> | t <sub>Cl</sub> Clock low pulse duration | | | 10 | | 10 | | 9 | | ns | ### asynchronous clock mode | | PARAMETE | nt . | TEST CONDITIONS | EP63 | EP630-25M | | EP630-251 | | EP630-20C | | |-----------|-------------------------------|---------------|-----------------|------|-----------|-----|-----------|-----|-----------------------------------------|------| | PARAMETER | | | 1EST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Input setup time | Turbo bit on | | 10 | | 10 | | 8 | | ns | | lasu | | Turbo bit off | | 25 | | 25 | | 23 | | 115 | | tah | ah Input hold time | | | 15 | | 15 | | 12 | | ns | | tach | ach Clock high pulse duration | | | 10 | | 10 | | 9 | | ns | | tacl | tacl Clock low pulse duration | | | 10 | | 10 | | 9 | *************************************** | ns | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. ### functional testing The EP630 is functionally tested including complete testing of each programmable EPROM bit and all internal logic elements thus ensuring 100% programming yield. As a result, traditional problems associated with fuse-programmed circuits are eliminated. The erasable nature of the EP630 allows test program patterns to be used and then erased. Figure 4 shows the test circuit and the conditions under which dynamic measurements are made. Because power supply transients can affect dynamic measurements, simultaneous transitions of multiple outputs should be avoided to ensure accurate measurement. The performance of threshold tests under dynamic conditions should not be attempted. Large-amplitude fast ground-current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground terminal and the test-system ground can create significant reductions in observable input noise immunity. †Includes jig capacitance Equivalent loads may be used for testing FIGURE 4. DYNAMIC TEST CIRCUIT ## design security The EP630 contains a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied or retrieved. This enables a high level of design control to be obtained since programmed data within the EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset by erasing the device. #### turbo bit These EPLDs contain a programmable option to control the automatic power-down feature that enables the low-standby-power mode of the device. This option is controlled by a turbo bit that can be set using the EPLD Development System. When the turbo bit is on, the low-standby-power mode is disabled. This renders the circuit less sensitive to VCC noise transients created by the power-up/power-down cycle when operating in the low-power mode. The typical ICC versus frequency data for both the turbo-bit-on mode and the turbo-bit-off (low-power) mode is shown in Figure 5. All dynamic parameters are tested with the turbo bit on. Figure 6 shows the relationship between the output drive currents and the corresponding output voltages. If the design requires low-power operation, the turbo bit should not be set. When operating in this mode, some dynamic parameters are subject to increases. FIGURE 7. SWITCHING WAVEFORMS (c) ASYNCHRONOUS CLOCK MODE PRODUCT PREVIEW D3187, OCTOBER 1988 - REVISED AUGUST 1989 - High-Density (Over 900 Gates) Replacement for TTL and 74HC - Virtually Zero Standby Power . . . Typ 20 μA - High Speed: Propagation Delay Time . . . 30 ns - Asynchronous Clocking of All Registers or Banked Register Operation from 2 Synchronous Clocks - 24 Macrocells with Configurable I/O Architecture Allowing for Up to 36 Inputs and 24 Outputs - Each Output Macrocell User-Programmable for D, T, SR, or JK Flip-Flops with Individual Clear Control or Combinational Operation - UV-Light-Erasable Cell Technology Allows for: Reconfigurable Logic Reprogrammable Cells Full Factory Testing for 100% Programming Yields - Programmable Design Security Bit Prevents Copying of Logic Stored in Device - Advanced Software Support Featuring Schematic Capture, Interactive Netlist, Boolean Equations, and State Machine Design Entry - Package Options Include Plastic [For One-Time-Programmable (OTP) Devices] and Ceramic Dual-In-Line Packages and J-Leaded Chip Carriers #### CHIP-CARRIER PACKAGE (TOP VIEW) NC-No internal connection #### AVAILABLE OPTIONS | | | PACKAGE TYPE | | | | | | | | |--------------|-------|----------------|--------------|----------------------|--------------|--|--|--|--| | TA | SPEED | CERAMIC | CERAMIC | PLASTIC <sup>†</sup> | PLASTIC† | | | | | | RANGE | CLASS | DUAL-IN-LINE | CHIP CARRIER | DUAL-IN-LINE | CHIP CARRIER | | | | | | | | PACKAGE (CDIP) | (CLCC) | PACKAGE (PDIP) | (PLCC) | | | | | | | 30 ns | EP910DC-30 | EP910JC-30 | EP910PC-30 | EP910LC-30 | | | | | | 0°C - 70°C | 35 ns | EP910DC-35 | EP910JC-35 | EP910PC-35 | EP910LC-35 | | | | | | | 40 ns | EP910DC-40 | EP910JC-40 | EP910PC-40 | EP910LC-40 | | | | | | -40°C - 85°C | 45 ns | EP910DI-45 | EP910JI-45 | EP910PI-45 | EP910LI-45 | | | | | †This package is for One-Time-Programmable (OTP) devices. ### description #### general The Texas Instruments EP910 Erasable Programmable Logic Device is capable of implementing over 900 equivalent gates of SSI and MSI logic functions accommodating up to 36 inputs and 24 outputs all in plastic and ceramic space-saving 40-pin, 600-mil dual-in-line (DIP) packages and 44-pin chip-carrier packages. Each of the 24 macrocells contains a programmable-AND, fixed-OR PLA structure that yields 8 product terms for logic implementation and a single product term for output-enable and asynchronous-clear control functions. The architecture of the output logic macrocell allows the EP910 user to program output and feedback paths for both combinational or registered operation, active high or active low. For increased flexibility, the EP910 also includes programmable registers. Each of the 24 internal registers may be programmed to be a D, T, SR, or JK flip-flop. In addition, each register may be clocked asynchronously on an individual basis or synchronously on a banked register basis. In addition to density and flexibility, the performance characteristics allow the EP910 to be used in the widest possible range of applications. The CMOS EPROM technology reduces the power consumption to less than 20% of equivalent bipolar devices without sacrificing speed performance. Another advantage is 100% generic testing. The device can be erased with ultraviolet (UV) light. Design changes are no longer costly, nor is there a need for post-programming testing. Programming the EP910 is accomplished by using the TI EPLD Development System, which supports four different design entry methods. When the design has been entered, the software performs automatic translation into logical equations, Boolean minimization, and design fitting directly into an EP910. The device may then be programmed to achieve customized working silicon within minutes at the designer's own desktop. #### functional The EP910 is an Erasable Programmable Logic Device (EPLD) that uses a CMOS EPROM technology to implement logic designs in a programmable AND-logic array. The device also contains a revolutionary programmable I/O architecture that provides advanced functional capability for user programmable logic. Externally, the EP910 provides 12 dedicated data inputs and 24 I/O pins, which may be configured for input, output, or bidirectional operation. Figure 1 shows the EP910 basic macrocell. The internal architecture is organized with the familiar sum-of-products (AND-OR) structure. Inputs to the programmable AND array come from the true and complement signal from 12 dedicated data inputs and 24 feedback signals originating from each of the 24 I/O architectural control blocks. The 72-input AND array encompasses 240 product terms, which are distributed among 24 available macrocells. Each EP910 product term represents a 72-input AND gate. At the intersection point between each AND array input and each product term, there is an EPROM control cell. In the erased state, all connections are made. This means both the true and complement of all inputs are connected to each product term. Connections are opened during the programming process. Therefore, any product term may be connected to the true or complement form of any array input signal. #### functional block diagram CLK1 (1) [2] (2) [3] (43) (39) (3) [4] [42] (38) DE (4) [5] (41) (37) vcc Ф MACROCELL 13 MACROCELL 1 (5) [6] ARCH ARCH CONTROL CONTROL 0 MACROCELLS 0 MACROCELLS (14 THRU 23) (2 THRU 11) NOT SHOWN ർ ø MACROCELL 24 MACROCELL 12 (16) [18] ŏ CONTROL CONTROL [27] (24) (17) [19] (18) (20) (23) (19) [21] 1251 (22) (24) (21) CLK2 72 Pin numbers in parenthesis are for DIP packages. Pin numbers in brackets are for chip-carrier packages. When both the true and complement of an array input signal are connected, a logical false results on the output of the AND gate. When both the true and complement forms of any array input signal are programmed open, then a logical "don't care" results for that input. If all 72 inputs for a given product term are programmed open, then a logical true state results on the output of the corresponding AND gate. Two dedicated clock inputs (not available in the AND array) provide the clock signals used for asynchronous clocking of the EP910 internal registers. Each of these clock signals is positive-edge triggered and has control over a bank of 12 registers. CLK1 controls registers associated with macrocells 13 through 24. CLK2 controls registers associated with macrocells 1 through 12. The EP910 advanced I/O architecture allows the number of synchronous registers to be user defined, from 1 to 24. Both dedicated clock inputs are positive-edge triggered. #### I/O architecture The EP910 input/output architecture provides each macrocell with over 50 possible I/O configurations. Each I/O can be configured for combinational or registered output, with programmable output polarity. Four different types of registers (D, T, JK, and SR) can be implemented into every I/O without any additional logic requirements. I/O feedback selection can also be programmed for registered or input (pin) feedback. Another benefit of the EP910 I/O architecture is its ability to individually clock each internal register from asynchronous clock signals. Pin numbers shown are for dual-in-line packages. FIGURE 1. LOGIC ARRAY MACROCELL (MACROCELL 1 ILLUSTRATED) #### OE/CLK selection Figure 2 shows the two modes of operation that are provided by the OE/CLK select multiplexer. The operation of this multiplexer is controlled by a single EPROM bit and may be individually configured for each of the EP910 I/O pins. In Mode 0, the 3-state output buffer is controlled by the OE/CLK product term. If the output of the AND gate is true, the output buffer is enabled. If the output of the AND gate is false, the output buffer is in the high-impedance state. In this mode, the macrocell flip-flop is clocked by its respective synchronous clock input signal (CLK1 or CLK2). After erasure, the OE/CLK select multiplexer is configured in Mode 0. In Mode 1, the output-enable buffer is always enabled. The macrocell flip-flop may now be triggered from an "asynchronous clock signal generated by the OE/CLK multiplexable product term. This mode allows individual clocking of flip-flops from any of the 72 available AND array input signals. Because both true and complement signals reside in the AND array, the flip-flop may be configured for positive- or negative-edge-triggered operation. With the clock now controlled by a product term, gated clock structures are also possible. The register is clocked by the synchronous clock signal, which is common to 11 other Macrocells. The output is enabled by the logic from the product term. The output is permanently enabled and the register is clocked via the product term. This allows for gated clocks that may be generated from elsewhere in the EP910. #### FIGURE 2. OE/CLK SELECT MULTIPLEXER ### output/feedback selection Figure 3 shows the EP910 basic output configurations. Along with combinational output, 4 register types are available. Each macrocell I/O may be independently configured. All registers have individual asynchronous-clear control from a dedicated product term. When the product term is asserted, the macrocell register will immediately be loaded with a zero independently of the clock. On power-up, the EP910 performs the clear function automatically. In the combinational configuration, 8 product terms are ORed together to acquire the output signal. The invert-select EPROM bit controls output polarity and the output-enable buffer is product term controlled. The feedback-select multiplexer enables registered I/O (pin), feedback, or no feedback to the AND array. When the D or T register is selected, 8 product terms are ORed together and made available to the register input. The invert select EPROM bit determines output polarity. The OE/CLK select multiplexer is used to configure the mode of operation to Mode 0 or Mode 1 (see Figure 2). The feedback-select multiplexer enables registered I/O (pin) or no feedback to the AND array. If the JK or SR registers are selected, the 8 product terms are shared among two OR gates whose outputs feed the two primary register inputs. The allocation of product terms for each register input is optimized by the TI EPLD Development System. The invert select EPROM bit controls output polarity while the OE/CLK select multiplexer allows the mode of operation be Mode 0 or Mode 1. The feedback-select multiplexer enables registered I/O (pin) or no feedback to the AND array. Any I/O pin may be configured as a dedicated input by selecting no output and pin feedback. No output is obtained by disabling the macrocell output buffer. In the erased state, I/O is configured for combinational active-low output with input (pin) feedback. (a) COMBINATIONAL FIGURE 3. I/O CONFIGURATIONS ## EP910 HIGH-PERFORMANCE 24-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) FIGURE 3. I/O CONFIGURATIONS (CONTINUED) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, VCC (see Note 1) | -0.3 V to 7 V | |---------------------------------------------------------------------------|-----------------| | Instantaneous supply voltage range, $V_{CC}$ (t $\leq$ 20 ns) | 2 V to 7 V | | Programming supply voltage range, Vpp | 0.3 V to 13.5 V | | Instantaneous programming supply voltage range, $V_{pp}$ (t $\leq$ 20 ns) | -2 V to 13.5 V | | Input voltage range, V <sub>I</sub> | -0.3 V to 7 V | | Instantaneous input voltage range, $V_I$ ( $t \le 20$ ns) | 2 V to 7 V | | VCC or GND current | mA to 250 mA | | Power dissipation at 25°C free-air temperature (see Note 2) | 1200 mW | | Operating free-air temperature, TA – | 65°C to 135°C | | Storage temperature range | 65°C to 150°C | | | | NOTES: 1. All voltage values are with respect to GND terminal. <sup>2.</sup> For operation above 25°C free-air temperature, derate to 144 mW at 135°C at the rate of 9.6 mW/°C. ## HIGH-PERFORMANCE 24-MACROCELL **ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD)** #### recommended operating conditions | | PARAMETER | | EF | 9101 | EP | 910C | UNIT | |-----|--------------------------------------|--------------|-----|----------------------|------|----------------------|------| | 1 | FARAINETER | | MIN | MAX | MIN | MAX | UNIT | | VCC | Supply voltage | | 4.5 | 5.5 | 4.75 | 5.25 | V | | VI | Input voltage | | 0 | Vcc | 0 | Vcc | ٧ | | VIH | High-level input voltage | | 2 | V <sub>CC</sub> +0.3 | 2 | V <sub>CC</sub> +0.3 | ٧ | | VIL | Low-level input voltage (see Note 3) | -0.3 | 0.8 | -0.3 | 0.8 | V | | | Vo | Output voltage | | 0 | VCC | 0 | VCC | V | | tr | Rise time | CLK input | | 50 | | 100 | ns | | ۱۲ | nise time | Other inputs | | 50 | | 100 | 115 | | +. | Fall time | CLK input | 1 | 50 | | 100 | ns | | tf | ran une | Other inputs | | 50 | | 100 | 115 | | TA | Operating free-air temperature | | -40 | 85 | 0 | 70 | °C | Note 3: The algebraic convention, in which the more negative value is designated minimum, is used in this data sheet for logic voltage levels and temperature only. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | | TEST CONDIT | 10110 | | EP910I | | EP910C | | | UNIT | |--------------------|--------------------------|-----------|------------------------------------------------------------------|----------------------------|------|--------|------|--------|------|------|------| | | PARAMETER | | TEST CONDIT | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | | V | High-level output | TTL | $I_{OH} = -4 \text{ mA}$ | | 2.4 | | | 2.4 | | | V | | ∨он | voltage | CMOS | IOH = −2 mA | | 3.84 | | | 3.84 | | | • | | VOL | Low-level output voltage | | IOL = 4 mA | | | | 0.45 | | | 0.45 | ٧ | | II. | Input current | | $V_I = V_{CC}$ or GND | I = V <sub>CC</sub> or GND | | | ±10 | | | ±10 | μΑ | | loz | Off-state output current | | $V_O = V_{CC}$ or GND | | | | ±10 | | | ±10 | μΑ | | | | Standby | V <sub>I</sub> = V <sub>CC</sub> or GND, | See Note 4 | | 0.02 | 0.15 | | 0.02 | 0.1 | | | Icc | Supply current | Non-turbo | | See Note 5 | | 6 | 30 | | 6 | 20 | mA | | | | Turbo | No load | See Note 5 | | 45 | 100 | | 45 | 80 | | | Ci | Input capacitance | | $V_I = 0$ , $f = 1$ MHz, | $T_A = 25^{\circ}C$ | | | 20 | | | 20 | pF | | Co | Output capacitance | | $V_{O} = 0$ , $f = 1 \text{ MHz}$ , $T_{A} = 25^{\circ}\text{C}$ | | | | 20 | | | 20 | pF | | C <sub>clk</sub> ‡ | Clock capacitance | | $V_I = 0$ , $f = 1$ MHz, | <u> </u> | | | 20 | | | 20 | рF | <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ During programming, the clock capacitance of CLK2 is 60 pF maximum. NOTES: 4. When in the non-turbo mode, the device automatically goes into the standby mode approximately 100 ns after the last transition. <sup>5.</sup> These parameters are measured with device programmed as a 16-bit counter, and f = 1 MHz. ## EP910 HIGH-PERFORMANCE 24-MACROCELL ERASABALE PROGRAMMABLE LOGIC DEVICE (EPLD) switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) ## combinational mode, turbo bit on | | PARAMETER† | TEST CONDITIONS | EP910-30 | | EP910-35 | | EP910-40 | | UNIT | |------------------|------------------------------------------------------------|-----------------------------------|----------|-----|----------|-----|----------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>pd1</sub> | Input to nonregistered output | | - 30 | | | 35 | | 40 | ns | | t <sub>pd2</sub> | 2 I/O input to nonregistered output C <sub>L</sub> = 35 pF | | | 33 | | 38 | | 43 | ns | | tPZX | Input to output enable | | | 30 | | 35 | | 40 | ns | | tPXZ | Input to output disable | C <sub>L</sub> = 5 pF, See Note 6 | | 30 | | 35 | | 40 | ns | | t <sub>clr</sub> | Asynchronous output clear time | C <sub>L</sub> = 35 pF | | 33 | | 38 | | 43 | ns | | tio | I/O input buffer delay | | | 3 | | 3 | | 3 | ns | #### combinational mode, turbo bit off | | PARAMETER† | TEST CONDITIONS | EP910-30 | | EP910-35 | | EP910-40 | | UNIT | |------------------|-----------------------------------|-----------------------------------|----------|-----|----------|----|----------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN MAX | | MIN | MAX | UNII | | t <sub>pd1</sub> | Input to nonregistered output | | | 60 | | 65 | | 70 | ns | | tpd2 | I/O input to nonregistered output | C <sub>L</sub> = 35 pF | | 63 | | 68 | | 73 | ns | | tPZX | Input to output enable | | | 60 | | 65 | | 70 | ns | | tpxz | Input to output disable | C <sub>L</sub> = 5 pF, See Note 6 | | 60 | | 65 | | 70 | ns | | t <sub>clr</sub> | Asynchronous output clear time | C <sub>L</sub> = 35 pF | | 63 | | 68 | | 73 | ns | | tio | I/O input buffer delay | | | 3 | | 3 | | 3 | ns | #### synchronous clock mode | | PARAMETER† | TEST CONDITIONS | EP910-30 | | EP910-35 | | EP910-40 | | UNIT | | |------------------|-------------------------------------------------------------|-----------------|----------|-----|----------|-----|----------|-----|------|--| | , | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | ONIT | | | fmax | Maximum frequency | See Note 7 | 41.7 | | 37 | | 32.3 | | MHz | | | t <sub>co1</sub> | Clock to output delay time | | | 18 | | 21 | | 24 | ns | | | tcnt | Minimum clock period (register feedback to register output) | See Note 5 | | 30 | | 35 | | 40 | ns | | | fcnt | Maximum frequency with feedback | See Note 5 | 33.3 | | 28.6 | | 25 | | MHz | | #### asynchronous clock mode | | PARAMETER† | TEST CONDITIONS | EP9 | 10-30 | EP9 | 0-35 | EP910-40 | | UNIT | | |-------|-------------------------------------------------------------|-----------------|-----------------|-------|-----|------|----------|------|------|------| | | | | 1231 CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | fmax | Maximum frequency | | See Note 7 | 33.3 | | 31.3 | | 29.4 | | MHz | | | Turbo bit on | | | | 33 | | . 38 | | 43 | | | taco1 | Clock to output delay time Turbo bi | Turbo bit off | | | 63 | | 68 | | 73 | ns | | tacnt | Minimum clock period (register feedback to register output) | | | | 30 | | 35 | | 40 | ns | | fcnt | Maximum frequency with feedba | ack | | 33.3 | | 28.6 | | 25 | | MHz | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. NOTES: 5. These parameters are measured with device programmed as a 16-bit counter, and f = 1 MHz. <sup>6.</sup> This is for an output voltage change of 500 mV. <sup>7.</sup> The f<sub>max</sub> values shown represent the highest frequency of operation without feedback. ## timing requirements over recommended ranges of supply voltage and free-air temperature ## synchronous clock mode | | PARAMETER† | TEST | EP910-30 | | EP910-35 | | EP910-40 | | UNIT | | |-----------------|---------------------------|---------------|------------|-----|----------|-----|----------|-----|------|------| | 1 | | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | land and in time | Turbo bit on | | 24 | | 27 | | 31 | | | | <sup>t</sup> su | Input setup time | Turbo bit off | | 54 | | 57 | | 61 | | ns | | th | Input hold time | | | 0 | | 0 | | 0 | | ns | | tch | Clock high pulse duration | | | 12 | | 13 | | 15 | | ns | | t <sub>Cl</sub> | Clock low pulse duration | | | 12 | | 13 | | 15 | | ns | ## asynchronous clock mode | | PARAMETER† | TEST | EP910-30 | | EP910-35 | | EP910-40 | | UNIT | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|-----|----------|-----|----------|-----|------|-----| | ] | PARAMETER | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | ONL | | | land and a state of the o | Turbo bit on | | 10 | | 10 | | 10 | | | | lasu | Input setup time | | 40 | | 40 | | 40 | | ns | | | tah | Input hold time | | | 15 | | 15 | | 15 | | ns | | tach | Clock high pulse duration | | | 15 | | 16 | | 17 | | ns | | tacl | Clock low pulse duration | | | 15 | | 16 | | 17 | | ns | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. #### functional testing The EP910 is functionally tested including complete testing of each programmable EPROM bit and all internal logic elements thus ensuring 100% programming yield. As a result, traditional problems associated with fuseprogrammed circuits are eliminated. The erasable nature of the EP910 allows test program patterns to be used and then erased. Figure 4 shows the dynamic test circuit and the conditions under which dynamic measurements are made. Because power supply transients can affect dynamic measurments, simultaneous transitions of multiple outputs should be avoided to ensure accurate measurement. The performance of threshold tests under dynamic conditions should not be attempted. Large-amplitude fast-ground-current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground terminal and the test-system ground can create significant reductions in observable input noise immunity. †Includes jig capacitance FIGURE 4. DYNAMIC TEST CIRCUIT #### design security The EP910 contains a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied or retrieved. This enables a high level of design control to be obtained since programmed data within the EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset by erasing the device. #### turbo bit Some EPLDs contain a programmable option to control the automatic power-down feature that enables the low-standby-power mode of the device. This option is controlled by a turbo bit that can be set using the TI EPLD Development System. When the turbo bit is on, the low-standby-power mode is disabled. This renders the circuit less sensitive to VCC noise transients created by the power-up/power-down cycle when operating in the low-power mode. The typical ICC versus frequency data for both the turbo-bit-on mode and the turbobit-off (low power) mode is shown in Figure 5. All dynamic parameters are tested with the turbo bit on. Figure 6 shows the relationship between the output drive currents and the corresponding output voltages. ## EP910 HIGH-PERFORMANCE 24-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) If the design requires low-power operation, the turbo bit should be (disabled) off. When operating in this mode, some dynamic parameters are subject to increases. FIGURE 7. SWITCHING WAVEFORMS ## EP1810 HIGH-PERFORMANCE 48-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) D3232, FEBRUARY 1989 - REVISED AUGUST 1989 - Erasable, User-Configurable LSI Circuit Capable of Implementing 2100 Equivalent Gates of Conventional and Custom Logic - Speed Equivalent to 74LS TTL with 33-MHz Clock Rates - Virtually Zero Standby Power . . . 35 μA Typ - Active Power of 250 mW at 5 MHz - Programmable Clock Option Allows Independent Clocking of All Registers - Forty-eight Macrocells with Configurable I/O Architecture Allowing Up to 64 Inputs or 48 Outputs - Accepts TTL SSI and MSI Based Macrofunction Design Inputs - TTL/CMOS I/O Compatibility - 100% Generically Testable Provides 100% Programming Yield - CAD Support from the TI EPLD Development System Featuring Schematic Capture Design Entry with Extensive Primitive and Macrofunction Libraries - Packaged in a 68-Pin J-Leaded, Ceramic (with Window) and Plastic (One-Time Programmable) Chip Carrier #### CHIP-CARRIER PACKAGE (TOP VIEW) #### AVAILABLE OPTIONS | | | PACKA | GE TYPE | |---------------|-------|--------------|--------------| | TA | SPEED | CERAMIC | PLASTIC | | RANGE | CLASS | CHIP CARRIER | CHIP CARRIER | | | | (CLCC) | (PLCC) | | 0°C to 70°C | 35 ns | EP1810JC-35 | EP1810LC-35 | | 0010700 | 45 ns | EP1810JC-45 | EP1810LC-45 | | -40°C to 85°C | 45 ns | EP1810JI-45 | EP1810LI-45 | #### description The EP1810 series of CMOS EPLDs from Texas Instruments offer LSI density, TTL equivalent speed performance and low power consumption. Each device is capable of implementing over 2100 equivalent gates of SSI, MSI and custom logic circuits. The EP1810 series is packaged as a 68-Pin J-Leaded Chip Carrier, and is available in ceramic (erasable) and plastic (one-time programmable) versions. The EP1810 series is designed as an LSI replacement for traditional low-power Schottky TTL logic circuits. Its speed and density also make it suitable for high-performance complex functions such as dedicated peripheral controllers and intelligent support chips. Integrated-circuit count and power requirements can be reduced by several orders of magnitude allowing similar reduction in total size and cost of the system, with significantly enhanced reliability. ## EP1810 HIGH-PERFORMANCE 48-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) The EP1810 architecture has been configured to facilitate design with conventional TTL SSI and MSI building blocks as well as simple, optimized gate and flip-flop elements. Schematic descriptions of these functions are stored in a library. The desired TTL logic functions are selected and interconnected "on-screen" with a low-cost personal-computer based workstation. The design processor within the TI EPLD Development System then automatically places the functions in appropriate locations within the EPLD's internal structure. Included in the Development System is EPLD programming hardware and software. The TI EPLD Development System is available for the personal computer. The EP1810 uses a 1.2 $\mu$ m CMOS EPROM technoloy employing EPROM transistors to configure logic connections. User defined logic functions are constructed by selectively programming EPROM cells within the device. The EPROM technology also allows 100% generic testing (all devices are 100% tested at the factory). The devices can be erased with ultraviolet light. Design changes are no longer costly or time consuming. #### functional description The EP1810 series of Erasable Programmable Logic Devices (EPLDs) use CMOS EPROM cells to configure logic functions within the device. The EP1810 architecture is 100% user configurable, allowing the device to accommodate a variety of independent logic functions. Externally, the EP1810 provides 16 dedicated data inputs, four of which may be used as system clock inputs. There are 48 I/O pins, which may be individually configured for input, output, or bidirectional data flow. #### macrocells Internally, the EP1810 architecture consists of a series of macrocells. All logic is implemented within these cells. Each macrocell, shown in Figure 1, contains three basic elements: a logic array, a selectable register element, and 3-state I/O buffer (see Figure 1). All combinational logic such as exclusive-OR, NAND, NOR, AND, OR and invert gates are implemented within the logic array. For register applications, each macrocell provides one of 4 possible flip-flop options: D,T,JK,SR. Each EP1810 macrocell is equivalent to over 40 2-input NAND gates. The EP1810 is partitioned into four identical quadrants. Each quadrant contains 12 macrocells. Input signals into the macrocells come from the EP1810 internal bus structures. Macrocell outputs may drive the EP1810 external pins as well as the internal buses. Figure 2 illustrates a simple logic function that can be implemented within a single macrocell. Note that all combinational logic is implemented within the logic array, a JK flip-flop is selected, and the 3-state buffer is permanently enabled. ## functional block diagram Each EP1810 macrocell consists of 3 basic components (see Figure 1): - 1. A logic array for gated logic. - 2. A flip-flop for data storage (selectable options include D, T, JK, and SR). The flip-flop may be bypassed for purely combinational functions. - 3. A 3-state I/O buffer to define input, output, or bidirectional data flow. FIGURE 1. MACROCELL COMPONENTS Typical logic functional implemented into a single macrocell. Each EP1810 macrocell can accommodate the equivalent of 40 gates. FIGURE 2. SAMPLE CIRCUIT The EP1810 macrocell architecture is shown in Figures 3 and 4. There are 32 macrocells called local macrocells. These macrocells offer a multiplexed feedback path (pin or internal) which drives the local bus of the respective quadrant. There are another 16 macrocells known as the global macrocells (see Figure 4). These global macrocells have features that allow each macrocell to implement buried logic functions and, at the same time, serve as dedicated input pins. Thus, the EP1810 may have an additional 16 input pins giving a total of 32 inputs. The global macrocells have the same timing characteristics as the local macrocells. FIGURE 3. LOCAL MACROCELL LOGIC ARRAY FIGURE 4. GLOBAL MACROCELL LOGIC ARRAY #### clock options Each of the EP1810 internal flip-flops may be clocked independently or in user defined groups. Any input or internal logic function may be used as a clock. These clock signals are activated by driving the flip-flop clock input with a clock buffer (CLKB) primitive. In this mode, the flip-flops can be configured for positive or negative edge triggered operation. Four dedicated system clocks (CLK1-CLK4) also provide clock signals to the flip-flops. System clocks are connected directly from the EP1810 external pins. With this direct connection, system clocks give enhanced clock to output delay times than internally operated clock signals. There is one system clock per EP1810 quadrant. When using system clocks, the flip-flops are positive edge triggered (data transitions occur on the rising edge of the clock). #### macrofunctions The macrofunctions shown in Figure 5 allow the circuit designer to use popular TTL SSI and MSI building blocks. Many macrofunctions are standard TTL circuits such as counters, comparators, multiplexers, decoders, shift registers, etc. and are identified by their familiar TTL part numbers. Macrofunctions are constructed by combining one or more macrocells. These high-level function blocks may be combined with low-level gate and flip-flop elements to produce a complete logic design. An automatic function built into the TI EPLD Development System ensures that the use of macrofunctions causes no loss of design efficiency. The development system analyzes the complete logic schematic and automatically removes unused gates and flip-flops from any macrofunction employed. This MacroMunching™ process allows the logic designer to employ macrofunctions without the problems of optimizing their use. MacroMunching is a trademark of ALTERA Corporation. All inputs to macrofunctions are designed with intelligent-default input signal levels (V<sub>CC</sub> or GND). Normally active high and low signals or unused inputs can simply be left unconnected, further improving productivity and reducing the burden placed on the designer. Macrofunctions are TTL compatible SSI and MSI circuits giving the circuit designer a high-level approach to EPLD design. Macrofunctions include input default values to unconnected inputs and MacroMunching™ to unused outputs. The macrofunction library consists of over 100 components. #### 74162 FUNCTION TABLE | | | II | NPUTS | 3 | | | | | OUTPUTS | | | | | | | |----|-----|------|-------|--------------------------|---|---|---|---|----------|------|-------|---|---|--|--| | СК | LDN | CLRN | ENP | PENT D C B A QD QC QB QA | | | | | | | RCO | | | | | | 7 | X | L | X | X | | | | | L | L | L | L | L | | | | ┰ | L | н | Х | X | d | С | b | а | d | С | b | а | L | | | | | Н | н | Х | L | | | | | 1 | HOLD | COUNT | r | L | | | | ᠴ | Н | н | L | Х | | Ì | | | 1 | HOLD | COUNT | Г | L | | | | ┰ | Н | н | Н | Н | 1 | | | | COUNT UP | | | | | | | | | н | Н | н | Н | | l | } | | н | L | L | Н | Н | | | - H = high level (steady state) - L = low level (steady state) - X = don't care (any input including transitions) - r = transition from low to high level - a,b,c,d = level of steady state input at inputs A,B,C,D FIGURE 5. MACROFUNCTION SYMBOL #### design libraries Texas Instruments provides both primitive and macrofunction libraries within the EPLD Development System. These libraries are used with the LogiCaps™ schematic capture design entry to specify the logic. Elements from both libraries may be used in the same design, allowing full utilization of the EP1810 resources. #### primitive library The primitive library consists of 80 low-level logic gates, flip-flop, and I/O symbols. See section on primitive library in the A+PLUS™ reference guide. Basic gates provided are AND, OR, NAND, NOR, Exclusive OR and NOR, and NOT functions. De-Morgan's inversion (bubble input) of each gate is included. These logic gates have a maximum of 12 inputs. Larger gates may be constructed by chaining primitives together. Flip-flops in the form of D,T,JK and SR types are supplied. Each flip-flop has asynchronous clear capability. To connect signals to external pins, input and 3-state I/O buffers are available. For the designer's convenience, compound primitives that combine register and I/O buffers, are also supplied. #### macrofunction library The development system macrofunction library encompasses over 100 high-level building blocks that can greatly increase design productivity. See the ADLIB™ and TTL macrofunctions manual that comes with the development system. The library contains the most commonly used TTL SSI and MSI functions. In addition, a number of more specialized macrofunctions have been added. These blocks perform logic functions in an optimum manner for EPLD implementation. They include counters implemented with toggle flip-flops, inhibit gates, combinational shift-registers/counters and a variety of useful logic structures not found in standard TTL devices. LogiCaps is a trademark of ALTERA Corporation. A+PLUS is a trademark of ALTERA Corporation. ADLIB is a trademark of ALTERA Corporation. ## EP1810 HIGH-PERFORMANCE 48-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) #### starting a design To get started on an EP1810 design the following sequence of preliminary steps is suggested. The equations given will help estimate how to build your system with EP1810s. #### partitioning Partition the complete system into functional blocks. Major functional blocks may be expressed in standard MSI TTL form for integration within the EP1810. Should the design require a multiple EPLD solution, the I/O connections which interface between the EPLDs should be minimized. The complete schematic should be structured as a set of subsystems such as counters, shift registers, comparators, etc., to allow easy design entry. #### timing specifications Knowledge of the base-clock frequency and critical-timing paths are necessary to make the correct choice of EPLDs. The EP1810 series can support circuits operating up to 33 MHz. Critical-timing paths are determined based upon input buffer, logic array, and output buffer delays. See switching characteristics. Smaller EPLDs, such as the EP910 or EP610, can be used for circuits that demand higher speed requirements on critical paths. #### estimating a fit To estimate the amount of logic that will fit into an EP1810, the number of input and output pins and the number of macrocells must be specified. To estimate the number of macrocells, determine the number of buried flip-flops (flip-flops that do not drive output pins) and the number of macrocells used by macrofunctions. Since basic gates are implemented within the logic array, they usually do not require an entire macrocell. Therefore, they may be safely ignored in the estimation. Each member of the macrofunction library has a maximum number of macrocells used to build the function. This number is shown in the lower right hand corner of the symbol. Refer to the ADLIB™ and TTL macrofunction manual to determine how many macrocells each macrofunction requires. Note that some macrofunctions have no macrocell specification. These functions use only a portion of the logic array, thus other logic could be added before the entire macrocell is used. #### estimation formula The estimation formula is as follows: - 1. Determine the number of output pins = OP - 2. Determine the number of input pins = IP (if less than 16 enter zero) - 3. Determine the number of macrocells = BFF + MR where: BFF = buried flip-flops and MR = macrofunction requirements. If OP + IP + BFF + MR < 48, the design will most likely fit into an EP1810. Complete the design using the TI EPLD Development System. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, VCC (see Note 1) | |----------------------------------------------------------------------| | Instantaneous supply voltage range, $V_{CC}$ (t $\leq$ 20 ns) | | Programming supply voltage range, Vpp | | Instantaneous programming supply voltage range, Vpp (t $\leq$ 20 ns) | | Input voltage range, V <sub>1</sub> 0.3 V to 7 V | | Instantaneous input voltage range, V <sub>I</sub> (t ≤ 20 ns) | | VCC or GND current | | Power dissipation at 25°C free-air temperature (see Note 2) | | Operating free-air temperature, TA | | Storage temperature range –65°C to 150°C | NOTES: 1. All voltage values are with respect to GND terminal. ## recommended operating conditions | | DADAMETED | EP | 18101 | EP | UNIT | | | |-----|--------------------------------------|--------------|-------|---------|------|----------------------|------| | | PARAMETER | | | | MIN | MAX | UNII | | VCC | Supply voltage | | 4.5 | 5.5 | 4.75 | 5.25 | V | | VI | Input voltage | | 0 | Vcc | 0 | Vcc | V | | VIH | High-level input voltage | | 2 | VCC+0.3 | 2 | V <sub>CC</sub> +0.3 | V | | VIL | Low-level input voltage (see Note 3) | | -0.3 | 0.8 | -0.3 | 0.8 | V | | VO | Output voltage | | 0 | Vcc | 0 | Vcc | V | | | t. Rise time | | | 50 | | 100 | ns | | tr | nise tille | Other inputs | | 50 | | 100 | 115 | | ٠. | Fall time | CLK input | | 50 | | 100 | 200 | | tf | ran ume | Other inputs | | 50 | | 100 | ns | | TA | Operating free-air temperature | | -40 | 85 | 0 | 70 | °C | NOTE 3: The algebraic convention, in which the more negative value is designated minimum, is used in this data sheet for logic voltage levels and temperature only. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | EP1810I | | EP1810C | | | UNIT | | | | |------------------|---------------------|-----------------|-----------------------|-----------------------------------------------------|---------------------|---------|----------|------|------|-------|------|----| | | | | | Min | TYP | MAX | MIN | TYP | MAX | ONL | | | | V | High-level | TTL | IOH = -4 I | mA | | 2.4 | | | 2.4 | | | V | | VOH | output voltage | CMOS | IOH = -21 | nA | | 3.84 | | | 3.84 | | | ٧ | | VOL | Low-level output | voltage | IOL = 4 mA | OL = 4 mA | | | | 0.45 | | | 0.45 | ٧ | | 1 | Input current | | $V_I = V_{CC} c$ | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | ±10 | | | ±10 | μA | | loz | Off-state output of | urrent | $V_O = V_{CC}$ | VO = VCC or GND | | | | ±10 | | | ±10 | μΑ | | | | Standby | | | See Note 4 | | 0.035 | 0.15 | | 0.035 | 0.15 | | | Icc | Supply current | Non-turbo | | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>No load | | | 10 | 40 | | 10 | 30 | mA | | | | Turbo | INO IOAU | | | | 100 | 240 | | 100 | 180 | | | Ci | Input capacitance | 9 | $V_1 = 0$ , | $V_1 = 0$ , $f = 1 MHz$ , $T$ | | | | 20 | | | 20 | pF | | Co | Output capacitan | ce | $V_{O} = 0$ , | $V_O = 0$ , $f = 1 \text{ MHz}$ , $T_A$ | | | <u> </u> | 20 | | | 20 | рF | | C <sub>clk</sub> | Clock capacitanc | е | $V_{\parallel} = 0$ , | f = 1 MHz, | $T_A = 25^{\circ}C$ | | | 25 | | | 25 | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . <sup>2.</sup> For operation above 25°C free-air temperature, derate to 240 mW at 135°C at the rate of 16 mW/°C. NOTES: 4. When in the non-turbo mode, the device automatically goes into the standby mode approximately 100 ns after the last transition. 5. These parameters are measured with device programmed as four 12-bit counters and f = 1 MHz. ## EP1810 HIGH-PERFORMANCE 48-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) #### turbo-bit on | PARAMETER <sup>†</sup> | | TEST CONDITIONS | EP1810-35 | | EP1810-45 | | UNIT | |------------------------|-----------------------------------------|--------------------------------------|-----------|-----|-----------|-----|------| | | | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNII | | tpd1(tot) | Input to nonregistered output delay | C <sub>1</sub> = 35 pF | | 35 | | 45 | ns | | tpd2(tot) | I/O input to nonregistered output delay | OL = 35 pr | | 40 | | 50 | ns | | t <sub>in</sub> | Input pad and buffer delay | | | 7 | | 7 | ns | | tio | I/O input pad and buffer delay | | | 5 | | 5 | ns | | tlad | Logic array delay | | | 19 | | 27 | ns | | tod | Output buffer and pad delay | C. 05 pF | | 9 | | 11 | ns | | tPZX | Output buffer enable time | C <sub>L</sub> = 35 pF | | 9 | | 11 | ns | | tPXZ | Output buffer disable time | C <sub>L</sub> = 5 pF,<br>See Note 6 | | 9 | | 11 | ns | #### turbo-bit off | | PARAMETER† | TEST CONDITIONS | EP1810-35 | | EP1810-45 | | UNIT | |------------------|-----------------------------------------|--------------------------------------|-----------|-----|-----------|-----|------| | FARMWETER | | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNII | | tpd1 (tot) | Input to nonregistered output delay | put to nonregistered output delay | | 65 | | 75 | ns | | tpd2(tot) | I/O input to nonregistered output delay | C <sub>L</sub> = 35 pF | | 70 | | 80 | ns | | t <sub>in</sub> | Input pad and buffer delay | | | 7 | | 7 | ns | | tio | I/O input pad and buffer delay | | | 5 | | 5 | ns | | t <sub>lad</sub> | Logic array delay | | | 49 | | 57 | ns | | tod | Output buffer and pad delay | C <sub>1</sub> = 35 pF | | 9 | | 11 | ns | | tPZX | Output buffer enable time | CΓ = 35 bb | | 9 | | 11 | ns | | tPXZ | Output buffer disable time | C <sub>L</sub> = 5 pF,<br>See Note 6 | | . 9 | | 11 | ns | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. NOTE 6: This capacitance is for an output voltage change of 500 mV. ## synchronous/asynchronous clock mode, turbo-bit on | | PARAMETER† | TEST CONDITIONS | EP18 | 10-35 | EP1810-45 | | UNIT | |------------------|---------------------------------------------------------------------------------|-----------------|------|-------|-----------|-----|------| | FARAMETER! | | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNII | | fmax | Maximum frequency | See Note 7 | 40 | | 33.3 | | MHz | | t <sub>su</sub> | Register set-up time | | 10 | | 11 | | ns | | th | Register hold time | | 15 | | 18 | | ns | | tch | Clock high pulse duration | | 12 | | 15 | | ns | | <sup>t</sup> cl | Clock low pulse duration | | 12 | | 15 | | ns | | tic | Clock delay | | | 19 | | 27 | ns | | tics | System clock delay | | | 4 | | 8 | ns | | <sup>t</sup> fd | Feedback delay | | | 6 | | 7 | ns | | tclr | Register clear time nonregistered output | | | 24 | | 32 | ns | | t <sub>cnt</sub> | Minimum clock period (register output feedback to register input-internal data) | | | 35 | | 45 | ns | | fcnt | Maximum frequency with feedback | See Note 5 | 28.6 | | 22.2 | | MHz | ## synchronous/asynchronous clock mode, turbo-bit off | | PARAMETER† | TEST CONDITIONS | EP1810-35 | | EP1810-45 | | 115117 | |------------------|---------------------------------------------------------------------------------|-----------------|-----------|-----|-----------|-----|--------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNIT | | fmax | Maximum frequency | See Note 7 | 40 | | 33.3 | | MHz | | tsu | Register set-up time | | 10 | | 11 | | ns | | th | Register hold time | | 15 | | 18 | | ns | | tch | Clock high pulse duration | | 12 | | 15 | | ns | | t <sub>Cl</sub> | Clock low pulse duration | | 12 | | 15 | | ns | | tic | Clock delay | | | 49 | | 57 | ns | | tics | System clock delay | | | 4 | | 8 | ns | | tfd | Feedback delay | | | -24 | | -23 | ns | | tclr | Register clear time nonregistered output | | | 54 | | 62 | ns | | t <sub>cnt</sub> | Minimum clock period (register output feedback to register input-internal data) | | | 35 | | 45 | ns | | fcnt | Maximum frequency with feedback | See Note 5 | 28.6 | | 22.2 | | MHz | <sup>†</sup> Letter symbols for switching characteristics and timing requirements in this data sheet have been chosen for compatibility with those used in other documentation previously prepared by another supplier for similar products. Any similarity to symbols used on other TI data sheets or to those shown in glossaries in TI data books is coincidental. The meanings may not be the same. - NOTES: 5. f<sub>max</sub> is measured with device programmed as four 12-bit counters. - 7. The f<sub>max</sub> values shown represent the highest frequency of operation without feedback. - 8. The negative number shown for this specification is to compensate for the 30 ns that is being added to the t<sub>lad</sub> parameter in the turbo-bit off mode. In the non-turbo mode, t<sub>fd</sub> is not affected by the additional propagation delay because the logic array is already taken out of the non-turbo mode by the first transition into the array. See section on EPLD delay elements. #### functional testing The EP1810 is functionally tested including complete testing of each programmable EPROM bit and all internal logic elements thus ensuring 100% programming yield. As a result, traditional problems associated with fuse-programmed circuits are eliminated. The erasable nature of the EP1810 allows test program patterns to be used and then erased. Figure 6 shows the dynamic test circuit and the conditions under which dynamic measurements are made. Because power supply transients can affect dynamic measurements, simultaneous transitions of multiple outputs should be avoided to ensure accurate measurement. The performance of threshold tests under dynamic conditions should not be attempted. Large-amplitude fast-ground-current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground terminal and the test-system ground can create significant reductions in observable input noise immunity. †Includes jig capacitance FIGURE 6. DYNAMIC TEST CIRCUIT #### design security The EP1810 contains a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied or retrieved. This enables a high level of design control to be obtained since programmed data within the EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset by erasing the device. #### turbo bit Some EPLDs contain a programmable option to control the automatic power-down feature that enables the low-standby-power mode of the device. This option is controlled by a turbo bit that can be set using the TI EPLD Development System. When the turbo bit is on, the low-standby-power mode is disabled. This renders the circuit less sensitive to VCC noise transients created by the power-up/power-down cycle when operating in the low-power mode. The typical ICC versus frequency data for both the turbo-bit-on mode and the turbo-bit-off (low power) mode is shown in Figure 7. All dynamic parameters are tested with the turbo bit on. Figure 8 shows the relationship between the output drive currents and the corresponding output voltages. Figures 7 and 8 show the ICC vs f<sub>max</sub>, and output current vs output voltage. FIGURE 7 ## OUTPUT CURRENT FIGURE 8 If the design requires low-power operation, the turbo bit should be off (disabled). When operating in this mode, some dynamic parameters are subject to increases. NOTE: For combinatorial outputs, the delay between the logic array and the output buffer is zero. (i.e., $t_{SU}=0$ or $t_{h}=0$ ) FIGURE 9. EPLD MACROCELL DELAY PATHS MODEL FIGURE 10. SWITCHING WAVEFORMS #### understanding EPLD timing characteristics #### introduction One of the most important benefits of using an EPLD in any design is the integration of complex logic functions into single chip solutions in most cases. However, when the functional compatibility of a design has been determined, timing analysis should be completed to ensure AC parameter compatibility. The purpose of this applications supplement is to discuss the timing delays which exist in the TI EPLDs. The focus here is on the inherent delay paths that exist in every EPLD and their relation to the data sheet switching specifications. This should aid designers in modelling and simulating their logic designs. #### gate delays vs EPLD timing characteristics Accurately modelling the timing characteristics requires an understanding of how a given application is implemented within the EPLD. Most designs targeted for EPLDs contain basic gates, and TTL macrofunctions, which are emulated by the EPLD general macrocell structure. The macrocell structure is an array of logic in an AND/OR configuration with a programmable inversion followed by an optional flip-flop and feedback, (See Figure 11). When designing with EPLDs, the term "gate delay" is not a useful measure. Within the EPLD AND array are product terms. A product term is simply an n-input AND gate where n is the number of connections. Depending on the logic implemented, a single product term may represent one to several gate equivalents. Therefore, gate delays do not necessarily provide EPLD timing characteristics. FIGURE 11. EPLD MACROCELL #### AND/OR/INV structure The AND portion consists of a column of AND gates, each of which has a very large number of possible inputs selected by EPROM bits. The EPROM bits serve as electrical switches. An erased bit passes the input into the AND gate (switch on), while a programmed bit cuts it off (switch off). All bits are initially erased. ## EP1810 HIGH-PERFORMANCE 48-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) The number of possible inputs to an AND gate varies from 40 (EP610) to 88 (EP1810). In the EP610 and EP910 every dedicated input and its inversion and every macrocell feedback and its inversion are possible inputs to the AND gate. In the EP1810 which has local and global bussing, not all of the macrocell feedback is available at every AND gate. The reason larger devices such as the EP1810 do not have all feedbacks feeding the AND gates is to preserve the speed characteristics of the device. Following the AND gates is a fixed 8 input OR function. This structure is called a fixed OR because the AND functions are hard wired into the OR gates, and cannot be redistributed if unused. The OR gate feeds a programmable inverter (XOR). A dedicated EPROM bit either programs the inversion function on or off. #### **EPLD** delay elements The simplest solution to the architectural requirements is to model time through the logic array as a constant. This parameter is called $t_{lad}$ . The rest of the elements in the timing model are similar to those found in conventional logic. There are input and output delay parameters ( $t_{in}$ , $t_{io}$ , $t_{od}$ ); register parameters ( $t_{su}$ , $t_{h}$ , $t_{clr}$ , $t_{hs}$ , $t_{ics}$ , $t_{ic}$ ); and internal connection parameters ( $t_{fd}$ ). A detailed diagram of an EPLD Macrocell Delay Paths Model is shown in Figure 9 with a description of the signals. ## glossary - internal delay elements - t<sub>Clr</sub> Asynchronous register clear time. This is the amount of time it takes for a low signal to appear at the output of a register after the transition at the logic array, including the time required to go through the logic array. - tfd Feedback delay. In registered applications, this is the delay from the output of the register to the input of the logic array. In combinational applications, it is the delay from the combinational feedback to the input of the logic array. - th Register hold time. This is the internal hold time of the register inside a macrocell: measured from the register clock to the register data input. - t<sub>lad</sub> Logic array delay. This parameter incorporates all delay from an input or feedback through the AND/OR structure. - tic Clock delay. This delay incorporates all the delay incurred between the output of an input pad or I/O pad and the clock input of a register including the time required to go through the logic array. This delay is differentiated from the system clock delay tics by the need to pass through a CLKB primitive, which specifies individual register clocking. - tics System clock delay. This delay incorporates all delays incurred between the output of the input pad and the clock input of the registers for dedicated clock pins. - tin Input pad and buffer delay which direct the true and complement data input signals into the AND array. - $t_{iO}$ I/O input pad delay. This delay applies to I/O pins committed as inputs. - tod Output buffer and pad delay. For registered applications, this incorporates the clock to output delay of the flip flop. In combinational applications, it incorporates delay from the output of the array to the output of the device. - tsu Register setup time. This is the internal setup time of the register inside a macrocell measured from the register data input until the register clock. - t<sub>XZ</sub> Time to 3-state output delay. This delay incorporates the time between a high-to-low transition on the enable input of the 3-state buffer to assertion of a high impedance value at an output pin. - t<sub>ZX</sub> 3-state to active output delay. This delay incorporates the time between a low-to-high transition on the enable input of the 3-state buffer to assertion of a high or low logic level at an output pin. ## explaining the EPLD data sheet specifications The data sheet for each TI EPLD references timing parameters which characterize the switching operating specifications. These parameters are measured values, derived from extensive device characterization and 100% device testing. Among the switching characteristics are the following: taco1 (tot), tacnt(tot), tah(tot), tau(tot), tco1(tot), tclr(tot), tcnt(tot), th(tot), tpd1(tot), tpd2(tot), tpXZ(tot), tpZX(tot), tsu(tot). These parameters, described below in detail, may be represented by the EPLD internal delay elements. (See Figure 12) FIGURE 12. TI EPLD TIMING EQUATIONS #### glossary - external delay elements - taco1(tot) Defined as the asynchronous clock to output delay. It is the time required to obtain a valid output after a clock is asserted on an input pin. This delay is the sum of the input delay (t<sub>in</sub>), the clock delay (t<sub>ic</sub>), and the output delay (t<sub>od</sub>). - tacnt(tot) Defined as the asynchronous clocked counter period. It is the minimum period a counter can maintain when asynchronously clocked. This delay is the sum of the feedback delay (tfd) and the logic array delay (tfad), and the register setup time (tsu). - Defined as the asynchronous hold time. It is the amount of time required for data to be present after an asynchronous clock. This value is the difference between the sum of the input delay (tin), the clock delay (tic), and the hold time (th) and the sum of the input delay (tin) and logic array delay (tlad). - tasu(tot) Defined as asynchronous setup time. It is the time required for data to be present at the input to the register before an asynchronous clock. This value is the difference between the sum of the input delay (t<sub>in</sub>), array delay (t<sub>iad</sub>) and the register setup time (t<sub>su</sub>) and the sum of the input delay (t<sub>in</sub>) and the clock delay (t<sub>ic</sub>). - t<sub>CO1</sub>(tot) Defined as system clock to output delay. It is the time required to obtain a valid output after the system clock is asserted on an input pin. This delay is the sum of the input delay (t<sub>in</sub>), the system clock delay (t<sub>ics</sub>), and the output delay (t<sub>od</sub>). - t<sub>Clr</sub>(tot) Defined as delay required to clear register. It is the time required to change the output from high to low through a register clear measured from an input transition. This delay is the sum of input delay (t<sub>in</sub>), register clear delay (t<sub>clr</sub>), and the output delay (t<sub>od</sub>). - tcnt(tot) Defined as the system clock counter period. It is the minimum period a counter can maintain. This delay is the sum of the feedback delay (tfd), the logic array delay (tlad), and the internal register setup time (tsu). - Defined as hold time for the register. It is the amount of time the data must be valid after the system clock. It is the difference between the sum of the internal input delay (t<sub>in</sub>), the system clock (t<sub>ics</sub>), and the system-clock hold time (t<sub>hs</sub>) and the sum of the input delay (t<sub>in</sub>) and logic array delay (t<sub>ind</sub>). - tpd1(tot) Propagation Delay; Defined as the delay from a dedicated input to a non-registered output. This is the time required for data to propagate through the logic array and appear at the EPLD external output pin. This delay is the sum of input delay (t<sub>in</sub>), array delay (t<sub>lad</sub>) and output delay (t<sub>od</sub>). - tpd2(tot) Propagation Delay; Defined as the delay from I/O pin to a nonregistered output. This is the time required for data from any external I/O input to propagate through any combinational logic and appear at the external output pin of an EPLD. This delay is the sum of the I/O delay (tin), input delay (tin), array delay (tlad), and the output delay (tod). - tpxz(tot) Defined as the time to enter into 3-state. It is the time required to change an external output from a valid high or low logic level to 3-state from an input transition. This delay is the sum of input delay (t<sub>in</sub>), array delay (t<sub>iad</sub>), and the time to activate the 3-state buffer (t<sub>xz</sub>). - tpZX(tot) Defined as the delay from high impedance to active output. It is the time required to change an external output from 3-state to a valid high or low logic level measured from an input transition. This delay is the sum of input delay (tin), array delay (tlad), and the time to deactivate the 3-state buffer (trx). - tsu(tot) Defined as set up time for the register. It is the time required for data to be present at the register before the system clock. This value is the difference between the sum of input delay (t<sub>in</sub>), array delay (t<sub>lad</sub>), and an internal register setup time (t<sub>su</sub>) and the sum of the input delay (t<sub>in</sub>) and the system clock delay (t<sub>ics</sub>). ## EP1810 HIGH-PERFORMANCE 48-MACROCELL ERASABLE PROGRAMMABLE LOGIC DEVICE (EPLD) #### conclusion To understand timing relationships in the EP1810 and all EPLDs, it is very important to break up the internal paths into meaningful microparameters that model portions of the EPLD architecture. Once internal paths are decomposed, it is then possible to obtain accurate timing information by summing the appropriate combinations of these microparameters. The EP1810 data sheet and relevant EPLD data sheets provide architectural information on which the parameters apply and how the primitives are implemented. The TI EPLD Development System provides minimized files that aid in the decomposition of designs. The combination of these elements and the knowledge of the architecture of each device allow characterization of any timing path within an EPLD. #### 68-PIN PLASTIC LEADED CHIP CARRIER (PLCC) #### 68-PIN CLCC CERAMIC ## PAL16L8AM, PAL16L8A-2M, PAL16R4AM, PAL16R4A-2M PAL16R6AM, PAL16R6A-2M, PAL16R8AM, PAL16R8A-2M STANDARD HIGH-SPEED *PAL*® CIRCUITS D2705, FEBRUARY 1984-REVISED AUGUST 1989 - Choice of Operating Speeds High Speed, A Devices . . . 25 MHz Half Power, A-2 Devices . . . 16 MHz - Choice of Input/Output Configuration - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs | DEVICE | INPUTS | 3-STATE REGISTERED 0 OUTPUTS Q OUTPUTS | | I/O PORTS | |---------|--------|----------------------------------------|-------------|-----------| | PAL16L8 | 10 | 2 | 0 | 6 | | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | PAL16R6 | 8 | 0 | 6 (3-state) | 2 | | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | #### description These programmable array logic devices feature high speed and a choice of either standard or half-power devices. They combine Advanced Low-Power Schottky† technology with proven titanium-tungsten fuses. These devices will provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allow for quick design of "custom" functions and typically result in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. The Half-Power versions offer a choice of operating frequency, switching speeds, and power dissipation. In many cases, these Half-Power devices can result in significant power reduction from an overall system level. The PAL16' M series is characterized for operation over the full military temperature range of -55 °C to 125 °C. J OR W PACKAGE FK PACKAGE (TOP VIEW) PAL is a registered trademark of Monolithic Memories Inc. <sup>†</sup>Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. ## PAL16R4AM, PAL16R4A-2M, PAL16R6AM, PAL16R6A-2M, PAL16R8AM, PAL16R8A-2M STANDARD HIGH-SPEED PAL® CIRCUITS #### functional block diagrams (positive logic) ### PAL16R4AM PAL16R4A-2M ŌĒ -CLK -32 × 64 1D Q 16x D 16 - Q ΕN 16 ⊽ - 1/0 - 1/0 - 1/0 - 1/0 ~ denotes fused inputs #### functional block diagrams (positive logic) #### PAL16R6AM PAL16R6A-2M PAL16R8AM PAL16R8A-2M ~ denotes fused inputs Fuse number = First Fuse number + Increment # PAL16L8AM, PAL16L8A-2M, PAL16R4AM, PAL16R4A-2M PAL16R6AM, PAL16R6A-2M, PAL16R8AM, PAL16R8A-2M STANDARD HIGH-SPEED PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | V | |---------------------------------------------------|---| | Input voltage (see Note 1) | V | | Voltage applied to a disabled output (see Note 1) | V | | Operating free-air temperature range | С | | Storage temperature range65 °C to 150 °C | 3 | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETER | | | NOM | MAX | UNIT | |-----|--------------------------------|------------|------|-----|-----|-------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | | High level in the colorest | OE input | 2 | | 5.5 | V | | VIH | High-level input voltage | All others | 2 | | 5.5 | \ \ \ | | VIL | Low-level input voltage | | | | 0.8 | V | | ЮН | High-level output current | | | | -2 | mA | | lOL | IOL Low-level output current | | | | 12 | mA | | TA | Operating free-air temperature | - | - 55 | | 125 | °C | # PAL16L8AM, PAL16R4AM, PAL16R6AM, PAL16R8AM STANDARD HIGH-SPEED PAL® CIRCUITS #### electrical characteristics over recommended operating free-air temperature range | PARAMETE | R | | TEST CON | DITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|------------|---------------------------|----------------------------------|--------------|------------|-----|------------------|-------|------| | V <sub>IK</sub> | | $V_{CC} = 4.5 V$ , | $I_{\parallel} = -18 \text{ mA}$ | | | | | - 1.5 | ٧ | | Voн | | $V_{CC} = 4.5 V$ | IOH = -2 m/ | 1 | | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 V$ , | $I_{OL} = -12 \text{ m}$ | A | | | 0.25 | 0.4 | V | | lo-u | Outputs | $V_{CC} = 5.5 V_{c}$ | V= - 27:V | | | | | 20 | | | lozh | I/O ports | VCC = 5.5 V, | VO = 2.7 V | | | | | 100 | μΑ | | la-v | Outputs | $V_{CC} = 5.5 \text{ V},$ | V= = 0.4 V | | | | | - 20 | | | lozL | I/O ports | vCC = 5.5 v, | VO = 0.4 V | | | | | - 100 | μΑ | | 11 | | $V_{CC} = 5.5 V$ , | $V_{I} = 5.5 V$ | | | | | 0.2 | mA | | 1 | I/O ports | V <sub>CC</sub> = 5.5 V, | V 27V | | | | | 100 | | | IH | All others | vCC = 5.5 v, | V = 2.7 V | | | | | 25 | μΑ | | 1 | | V <sub>CC</sub> = 5.5 V, | 0.4.V | | OE input | | | -0.2 | mA | | IIL | | vCC = 5.5 v, | VI = 0.4 V | | All others | | | -0.1 | mA | | los <sup>‡</sup> | | $V_{CC} = 5.5 V,$ | $V_0 = 0.5 V$ | | | -30 | | - 250 | mA | | Icc | | $V_{CC} = 5.5 V$ , | $V_{I} = 0 V$ | Outputs open | | | 75 | 180 | mA | #### timing requirements | | | MIN | MAX | UNIT | |-----------------|-------------------------------------------|-----|-----|------| | fclock | Clock frequency | 0 | 25 | MHz | | | Pulse duration (see Note 2) | 15 | | | | tw | Clock low | 20 | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK1 | 25 | | ns | | th | Hold time, input or feedback after CLK1 | 0 | | ns | NOTE 2: The total clock period of clock high and clock low must not exceed clock frequency, f<sub>clock</sub>. The minimum pulse durations specified are only for clock high or clock low, but not for both simultaneously. ## switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------|--------|---------------------|-----|------------------|-----|------| | f <sub>max</sub> | | | | 25 | 45 | | MHz | | t <sub>pd</sub> | 1, 1/0, | 0, 1/0 | | | 15 | 30 | ns | | t <sub>pd</sub> | CLK† | Q | R1 = 390 $\Omega$ , | | 10 | 20 | ns | | t <sub>en</sub> | ŌĒ↓ | Q | $R2 = 750 \Omega,$ | | 15 | 25 | ns | | tdis | Ōdž | Q | See Figure 1 | | 10 | 25 | ns | | t <sub>en</sub> | 1, 1/0 | 0, 1/0 | } | | 14 | 30 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | 1 | | 13 | 30 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \text{ °C}$ . <sup>\*</sup>Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment degradation. #### PAL16L8A-2M, PAL16R4A-2M, PAL16R6A-2M, PAL16R8A-2M STANDARD HIGH-SPEED PAL® CIRCUITS #### electrical characteristics over recommended operating free-air temperature range | PARAME | TER | | TEST CON | DITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|------------|---------------------------------|--------------------------|--------------|------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_1 = -18 \text{ mA}$ | | | | | -1.5 | V | | Voн | | $V_{CC} = 4.5 V$ | IOH = -2 mR | 4 | | 2.4 | 3.2 | | V | | V <sub>OL</sub> | | $V_{CC} = 4.5 V$ , | $I_{OL} = 12 \text{ mA}$ | | | | 0.25 | 0.4 | ٧ | | lozu | Outputs | $V_{CC} = 5.5 \text{ V},$ | Vo = 27V | | | | | 20 | μΑ | | lozн | I/O ports | vCC = 5.5 v, | VO = 2.7 V | | | | | 100 | μΑ | | 1 | Outputs | $V_{CC} \approx 5.5 \text{ V},$ | V 0.4.V | | | | | - 20 | | | IOZL | I/O ports | vCC = 5.5 v, | VO ≈ 0.4 V | | | | | - 100 | μА | | N | | $V_{CC} = 5.5 V$ , | $V_1 = 5.5 V$ | | | | | 0.2 | mA | | 1 | I/O ports | $V_{CC} = 5.5 \text{ V},$ | V: - 2.7.V | | | | | 100 | ^ | | ήн | All others | vCC = 5.5 v, | V = 2.7 V | | | | | 25 | μА | | 1 | | $V_{CC} = 5.5 \text{ V},$ | V: - 0.4.V | | OE input | | | -0.2 | mA | | ηL | | vCC = 5.5 v, | VI = 0.4 V | | All others | | | -0.1 | IIIA | | los <sup>‡</sup> | | $V_{CC} = 5.5 V$ , | $V_0 = 0.5 V$ | | | - 30 | | - 250 | mA | | Icc | | $V_{CC} = 5.5 V,$ | $V_1 = 0 V$ | Outputs open | | | 75 | 90 | mA | #### timing requirements | | | | MIN | MAX | UNIT | |-----------------|-------------------------------------------|------------|-----|-----|------| | fclock | Clock frequency | | 0 | 16 | MHz | | | Bules duration (see Nata 2) | Clock high | 25 | | | | tw | Pulse duration, (see Note 2) | Clock low | 25 | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 35 | | ns | | th | Hold time, input or feedback after CLK1 | | 0 | | ns | NOTE 2: The total clock period of clock high and clock low must not exceed clock frequency, f<sub>clock</sub>. The minimum pulse durations specified are only for clock high or clock low, but not for both simultaneously. ## switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------|--------|---------------------|-----|------------------|-----|------| | fmax | | | | 16 | 25 | | MHz | | t <sub>pd</sub> | 1, 1/0, | 0, 1/0 | | | 25 | 40 | ns | | <sup>t</sup> pd | CLK† | Q | R1 = 390 $\Omega$ , | | 11 | 35 | ns | | t <sub>en</sub> | ŌĒ↓ | Q | $R2 = 750 \Omega,$ | | 20 | 35 | ns | | t <sub>dis</sub> | ŌĒ↑ | Q | See Figure 1 | | 11 | 30 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 25 | 40 | ns | | t <sub>dis</sub> | 1, 1/0 | 0, 1/0 | | | 25 | 35 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. <sup>\*</sup>Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second. Set Vo at 0.5 V to avoid test equipment degradation. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS ≈ 3.3 V VOL Vон = 0 V V<sub>OL</sub> + 0.5 V VOH - 0.5 V ## VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES. THREE-STATE OUTPUTS t<sub>dis</sub>→ ten- - NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub> 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. WAVEFORM 1 S1 CLOSED (See Note B) WAVEFORM 2 S1 OPEN (See Note B) - C. All input pulses have the following characteristics: PRR $\leq$ 10 MHz, $t_r$ and $t_f \leq$ 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 1 ## TIBPAD16N8-7C HIGH-PERFORMANCE PROGRAMMABLE ADDRESS DECODER D3085, JANUARY 1988-REVISED AUGUST 1989 The TIBPAD16N8 contains 10 dedicated inputs and 8 outputs. Each output has two product terms, one of which is used to enable the inverting buffer associated with the respective output. Six of the outputs are I/O ports, the remaining two are dedicated outputs. Each of the six I/O ports can be individually programmed as an input or an output; this allows the device to be used for functions requiring up to 16 inputs and 2 outputs or 10 inputs and 8 outputs. The TIBPAD16N8 is supplied with all six I/O ports in the input configuration (output buffers in the high-impedance state). If an I/O port is selected to be an output, it must be programmed accordingly. It is recommended that all unused outputs on this device remain in the three-state condition for better noise The TIBPAD16N8-7C is characterized for operation from 0°C to 75°C. IMPACT-X is a trademark of Texas Instruments Incorporated. and proven titanium-tungsten fuse technology to provide reliable, high performance substitutes for conventional TTL logic. #### functional block diagram (positive logic) #### logic diagram (positive logic) #### TIBPAD16N8-7C HIGH-PERFORMANCE PROGRAMMABLE ADDRESS DECODER #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-----| | Input voltage (see Note 1) | 5 V | | Voltage applied to a disabled output (see Note 1) | 5 V | | Operating free-air temperature range | °C | | Storage temperature range65 °C to 150 | °C | NOTE 1: These ratings apply except for programming pins during programming cycle. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------|------|-----|------|------| | Vcc | Supply voltage | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | 2 | | | V | | VIL | Low-level input voltage | | | 0.8 | V | | Іон | High-level output current | | | -3.2 | mA | | loL | Low-level output current | | | 24 | mA | | TA | Operating free-air temperature | 0 | | 75 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------------------|-------------------------------------------------------------|-----|------------------|-------|------| | V <sub>IK</sub> | $V_{CC} = 4.75 \text{ V}, I_{I} = -18 \text{ mA}$ | | | -1.5 | V | | Voн | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3 | | V | | V <sub>OL</sub> | $V_{CC} = 4.75 \text{ V}, I_{OL} = 24 \text{ mA}$ | | 0.3 | 0.5 | V | | lı . | $V_{CC} = 5.25 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 0.2 | mA | | lozh <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 0.1 | mA | | lozL <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | -0.1 | mA | | lін‡ | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 25 | μΑ | | <sup>1</sup> 1∟ <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.25 | mA | | IO <sup>§</sup> | $V_{CC} = 5 \text{ V}, \qquad V_{O} = 0.5 \text{ V}$ | -30 | - 70 | - 130 | mA | | lcc | $V_{CC} = 5.25 \text{ V}, V_{I} = 0, \text{Outputs open}$ | | 120 | 180 | mA | | Cl | V <sub>I</sub> = 2 V | | 5 | | pF | | Co | V <sub>O</sub> = 2 V | | 6 | | pF | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_{A} = 25 ^{\circ}\text{C}$ . ## switching characteristics with two outputs switching (typical PAD mode) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM | то | TEST<br>CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|--------|-------------------------------|------------------------------------------|-----|------------------|-----|------| | <sup>t</sup> pd | I, I/O | O, I/O<br>2 outputs switching | R1 = 200 $\Omega$ ,<br>R2 = 390 $\Omega$ | 2 | 5 | 7 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | See Figure 1 | 3 | 8 | 10 | ns | | <sup>t</sup> dis | I, I/O | 0, 1/0 | See rigure i | 3 | 8 | 10 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C <sup>&</sup>lt;sup>‡</sup>I/O leakage is the worst case of IOZL and I<sub>IL</sub> or IOZH and I<sub>IH</sub>. $<sup>^{\</sup>S}$ This parameter approximates $I_{OS}$ . The condition $V_{O}=0.5$ V takes tester noise into account. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. #### programming information 1 Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS ## VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ## VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50% - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. FIGURE 1 #### WORST CASE MULTIPLE OUTPUT SWITCHING CHARACTERISTICS ## WORST CASE PROPAGATION DELAY TIME vs #### NUMBER OF OUTPUTS SWITCHING FIGURE 2 #### TYPICAL CHARACTERISTICS PROPAGATION DELAY TIME #### PROPAGATION DELAY TIME FIGURE 4 ### PROPAGATION DELAY TIME FIGURE 6 ## TIBPAD18N8-6C HIGH-PERFORMANCE PROGRAMMABLE ADDRESS DECODER/NAND ARRAY D3086 DECEMBER 1987-REVISED AUGUST 1988 | • | Very-High-Speed Address Decoder (Ideal for Use with High Speed Processors) | J OR N PACKAGE<br>(TOP VIEW) | |------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | • | I/O Propagation Delay: 6 ns Max | 1 1 20 VCC | | • | Suitable for High Speed NAND-NAND Logic<br>Implementation | I | | • | Field Programmable on Standard PLD Programmers | I ☐ 5 16 ☐ I/O<br>I ☐ 6 15 ☐ I/O | | • | Fully TTL Compatible | l | | • | Security Fuse Prevents Unauthorized Duplication | I ☐ 9 12 ☐ I/O<br>GND ☐ 10 11 ☐ I | | • | Dependable Texas Instruments Quality and Reliability | FN PACKAGE | | • | Potential Applications Address Decoders Random Logic (NAND-NAND) Code Detectors Peripheral Selectors Fault Monitors Machine State Decoders | (TOP VIEW) 3 2 1 20 19 1 | | esci | rintion | Ø | #### description The TIBPAD18N8-6C is a very-high-speed Programmable Address Decoder featuring 6-ns maximum propagation delay, the highest speed in the TTL programmable logic family. The TIBPAD18N8 uses the IMPACT-X™ process and proven titanium-tungsten fuse technology to provide reliable, high-performance substitutes for conventional TTL logic. The TIBPAD18N8-6C contains 10 dedicated inputs and 8 product terms, each followed by an inverting buffer. Each of the eight buffers can be individually programmed so that the corresponding pin can function either as an input or output, depending on the state of the fuse controlling the output buffer, as indicated by Table 1. This allows the device to be used for functions requiring up to 17 inputs and a single output or down to 10 inputs and 8 outputs. A high-speed feedback path, which does not go through the output buffer, is provided to offer higher performance operation in designs where feedback is required. The architectural fuse on the internal multiplexer is used for the selection of this path (see Table 2). This makes the TIBPAD18N8-6C ideal for the implementation of a very fast NAND-NAND logic. The TIBPAD18N8 is supplied with all eight output buffers disabled thus establishing all programmable input/output lines as inputs. If an I/O line is selected to be an output it must be programmed accordingly. The TIBPAD18N8-6C is characterized for operation from 0°C to 75°C. IMPACT-X is a trademark of Texas Instruments Incorporated. #### functional block diagram (positive logic) Table 1. Output Buffer Programming | ARCHITECTURAL<br>FUSE | OPERATION | |-----------------------|----------------| | | Input | | Intact | (Output Buffer | | 1 | in 3-State) | | Blown | Output | Table 2. I/O Multiplexer Programming | ARCHITECTURAL<br>FUSE | OPERATION | |-----------------------|--------------------------------------| | Intact | Output Buffer Feedback | | Blown | Fast Feedback<br>(pre-output buffer) | #### TIBPAD18N8-6C HIGH-PERFORMANCE PROGRAMMABLE ADDRESS DECODER/NAND ARRAY # logic diagram (positive logic) INCREMENT 3 296 (1<u>ق</u> ۱/۵ 3297 (1<u>8)</u>I/O 298 (1<u>7)</u> I/O 72 **}299** (1<u>6)</u> I/O 108 3**00** (<u>15)</u> I/O 144 301 180 302 (<u>13)</u> I/O 216 252 HIGH-PERFORMANCE PROGRAMMABLE ADDRESS DECODER/AND ARRAY Fuse number = First Fuse number + Increment #### TIBPAD18N8-6C HIGH-PERFORMANCE PROGRAMMABLE ADDRESS DECODER/NAND ARRAY #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 75°C | | Storage temperature range65°C to 1 | 50°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|---------------------------------------|------|-----|------|------| | Vcc | Supply voltage | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage (see Note 2) | 2 | | | V . | | VIL | Low-level input voltage (see Note 2) | | | 0.8 | V | | Іон | High-level output current | | | -3.2 | mA | | lOL | Low-level output current | | | 24 | mA | | TA | Operating free-air temperature | 0 | | 75 | °C | NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|------------------------------------------------------|-----|------------------|-------|------| | VIK | $V_{CC} = 4.75 \text{ V}, I_{I} = -18 \text{ mA}$ | | | -1.2 | ٧ | | Voн | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3 | | V | | V <sub>OL</sub> | $V_{CC} = 4.75 \text{ V}, I_{OL} = 24 \text{ mA}$ | | 0.37 | 0.5 | > | | lozh <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 20 | μΑ | | lozL <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 20 | μΑ | | lı , | $V_{CC} = 5.25 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 20 | μΑ | | IIH | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 20 | μΑ | | IL | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.25 | · mA | | 10 <sup>§</sup> | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.5 \text{ V}$ | -30 | - 75 | - 130 | mA | | <sup>I</sup> cc | $V_{CC} = 5.25 \text{ V}, V_{I} = 4.5 \text{ V}$ | | 145 | 180 | mA | | Ci | V <sub>I</sub> = 2 V | | 5 | | pF | | Co | V <sub>O</sub> = 2 V | | 6 | | pF | ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM | то | TEST<br>CONDITIONS | MIN | TYP <sup>†</sup> | мах | UNIT | |-----------------|------------|--------------------------------|---------------------|-----|------------------|-----|------| | | 1 | O (no feedback) | R1 = 200 $\Omega$ , | 2 | 4.5 | 6 | ns | | | (2 outputs | O (with 1 fast feedback path) | $R2 = 390 \Omega,$ | 3.5 | 7 | 10 | ns | | <sup>t</sup> pd | | O (with 2 fast feedback paths) | CL = 50 pF, | 5 | 9.5 | 14 | ns | | | switching) | O (with 3 fast feedback paths) | See Figure 1 | 6.5 | 12 | 18 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>&</sup>lt;sup>‡</sup> I/O leakage is the worse case of I<sub>OZL</sub> and I<sub>IL</sub> or I<sub>OZH</sub> and I<sub>IH</sub>. $<sup>^{\</sup>S}$ This parameter approximates I<sub>OS</sub>. The condition V<sub>O</sub> = 0.5 V takes tester noise into account. Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT ## VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. FIGURE 1 #### TYPICAL CHARACTERISTICS PROPAGATION DELAY TIME FIGURE 3 • FIGURE 4 #### TYPICAL CHARACTERISTICS PROPAGATION DELAY TIME Number of Fast Feedback Paths #### FIGURE 6 WORST-CASE PROPAGATION DELAY TIME **Number of Outputs Switching** FIGURE 7 # TIBPAL16L8-7M, TIBPAL16R4-7M, TIBPAL16R6-7M, TIBPAL16R8-7M TIBPAL16L8-5C, TIBPAL16R4-5C, TIBPAL16R6-5C, TIBPAL16R8-5C HIGH-PERFORMANCE IMPACT-X TPAL® CIRCUITS D3359, OCTOBER 1989 High-Performance Operation: fmax (no feedback) TIBPAL16R'-7M Series . . . 100 MHz TIBPAL16R'-5C Series . . . 125 MHz fmax (internal feedback) TIBPAL16R'-7M Series . . . 100 MHz TIBPAL16R'-5C Series . . . 125 MHz fmax (external feedback) TIBPAL16R'-7M Series . . . 74 MHz TIBPAL16R'-5C Series . . . 115 MHz **Propagation Delay** TIBPAL16L'-7M . . . 7 ns Max TIBPAL16L'-5C . . . 5 ns Max - Functionally Equivalent, but Faster than Existing 20-Pin PALs - Preload Capability on Output Registers Simplifies Testing - Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Security Fuse Prevents Duplication - Dependable Texas Instruments Quality and Reliability | DEVICE | EVICE INPUTS 3-STATE 0 OUTPUTS | | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS | |---------|--------------------------------|---|-------------------------|--------------| | PAL16L8 | 10 | 2 | 0 | 6 | | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | PAL16R6 | 8 | 0 | 6 (3-state) | 2 | | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | # TIBPAL16L8' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) Pin assignments in operating mode #### description These Programmable Array Logic devices feature the highest speed yet achieved in a bipolar PAL circuit. This family of PALs is 100% functionally and pin-for-pin compatible with the industry standard 'PAL16L8, 'PAL16R4, 'PAL16R6, and 'PAL16R8. The Texas Instruments IMPACT-\™ (Enhanced Implanted Advanced Composed Technology) fabrication process has been employed to ensure this ultra-high-performance operation. This process combines the latest Advanced Low-Power Schottky technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. All of the register outputs are set to a low level during power-up. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL16' M series is characterized for operation over the full military temperature range of -55 °C to 125 °C. The TIBPAL16' C series is characterized for operation from 0 °C to 75 °C. IMPACT-X™ is a trademark of Texas Instruments Incorporated. PAL® is a registered trademark of Monolithic Memories, Inc. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. # TIBPAL16R4-7M, TIBPAL16R6-7M, TIBPAL16R8-7M TIBPAL16R4-5C, TIBPAL16R6-5C, TIBPAL16R8-5C HIGH-PERFORMANCE IMPACT-X ™ PAL® CIRCUITS TIBPAL16R4' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16R6' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16R8' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) Pin assignments in operating mode TIBPAL16R4' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) TIBPAL16R6' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) TIBPAL16R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) #### functional block diagrams (positive logic) #### 'PAL16L8 'PAL16R4 → denotes fused inputs # TIBPAL16R6-7M, TIBPAL16R6-5C, TIBPAL16R8-7M, TIBPAL16R8-5C HIGH-PERFORMANCE $\mathit{IMPACT-X}^{\mathsf{TM}}$ $\mathit{PAL}^{\otimes}$ CIRCUITS #### functional block diagrams (positive logic) #### 'PAL16R6 'PAL16R8 → denotes fused inputs Fuse number = First Fuse number + Increment # TIBPAL16L8-7M, TIBPAL16R4-7M, TIBPAL16R6-7M, TIBPAL16R8-7M HIGH-PERFORMANCE /MPACT-X™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 125°C | | Storage temperature range65°C to | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETE | R | MIN | NOM | MAX | UNIT | |-----------------|------------------------------------------------------|------|------|-----|-----|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | | | | | 5.5 | V | | VIL | V <sub>IL</sub> Low-level input voltage (see Note 2) | | | | 0.8 | V | | Іон | IOH High-level output current | | | | - 2 | mA | | loL | IOL Low-level output current | | | | 12 | mA | | fclock | Clock frequency | | 0 | | 100 | MHz | | | Pulse duration, clock (see Note 2) | High | 6 | | | | | tw | ruise duration, clock (see Note 2) | Low | 6 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 7 | | | ns | | th | h Hold time, input or feedback after CLK1 | | | | | ns | | TA | Operating free-air temperature | | - 55 | 25 | 125 | °C | NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. #### electrical characteristics over recommended operating free-air temperature range | PA | RAMETER | | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|------------------------|-----------------------------------------------------|--------------------------|--------------------------------------------|------|------------------|---------------|------| | VIK | | $V_{CC} = 4.5 V$ , | I <sub>J</sub> = -18 mA | | | -0.8 | - 1.5 | V | | Voн | | $V_{CC} = 4.5 V$ , | $l_{OH} = -2 \text{ mA}$ | | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 V$ , | I <sub>OL</sub> = 12 mA | | | 0.3 | 0.5 | V | | lozH‡ | O, Q outputs I/O ports | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | | 20<br>100 | μΑ | | lozL <sup>‡</sup> | O, Q outputs I/O ports | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | | - 20<br>- 250 | μΑ | | l <sub>1</sub> | | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 5.5 V | | | | 1 | mA | | liH | I/O ports All others | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | | 100<br>25 | μΑ | | IIL <sup>‡</sup> | | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 0.4 V | | | -0.08 | -0.25 | mA | | los§ | | $V_{CC} = 5 V$ , | V <sub>O</sub> = 0.5 V | | - 30 | - 70 | - 130 | mA | | lcc | | $V_{CC} = 5.5 \text{ V},$<br>$V_{I} = 0 \text{ V},$ | Outputs open, OE = VIH | $T_A = 25$ °C and 125 °C<br>$T_A = -55$ °C | | 120 | 180 | mA | | Ci | | f = 1 MHz, | V <sub>1</sub> = 2 V | | | | | pF | | Co | | f = 1 MHz, | V <sub>O</sub> = 2 V | | | | | pF | | C <sub>clk</sub> | | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | | | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A \approx 25 \,^{\circ}\text{C}$ . $<sup>^{\</sup>ddagger} \text{I/O}$ leakage is the worst case of IOZL and I<sub>IL</sub> or IOZH and I<sub>IH</sub>, respectively. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. Set VO at 0.5 V to avoid test equipment ground degradation. ## TIBPAL16L8-7M, TIBPAL16R4-7M, TIBPAL16R6-7M, TIBPAL16R8-7M HIGH-PERFORMANCE $IMPACT \cdot X^{TM} PAL^{TM}$ CIRCUITS switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) (see Figure 5) | PARAMETER | FROM | то | MIN | TYP | MAX | UNIT | |--------------------|---------------------|------------------------------|-----|-----|-----|------| | | With | out feedback | 100 | | | | | f <sub>max</sub> ‡ | With internal feeds | pack (counter configuration) | 100 | | | MHz | | | With ex | kternal feedback | 74 | | | l | | <sup>t</sup> pd | I, I/O | 0, 1/0 | | | 7 | ns | | <sup>t</sup> pd | CLK↑ | Q | | | 6 | ns | | t <sub>pd</sub> § | CLK↑ | Feedback input | | | 3 | ns | | t <sub>en</sub> | OE↓ | Q | | | 7.5 | ns | | <sup>t</sup> dis | OE↑ | Q | | | 7.5 | ns | | t <sub>en</sub> | 1, 1/0 | 0, 1/0 | | | 8.5 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | | | 8.5 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>‡</sup>See section on fmax specifications. <sup>§</sup>This parameter applies to TIBPAL16R4' and TIBPAL16R6' only (see Figure 2 for illustration) and is calculated from the measured f<sub>max</sub> with internal feedback in the counter configuration. #### TIBPAL16L8-5C, TIBPAL16R4-5C, TIBPAL16R6-5C, TIBPAL16R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | upply voltage, VCC (see Note 1) | | | 7 V | |--------------------------------------------------|---|------------|-------| | put voltage (see Note 1) | | 5 | 5.5 V | | oltage applied to a disabled output (see Note 1) | | | 5.5 V | | perating free-air temperature range | | . 0°C to 7 | 75°C | | torage temperature range | 6 | 35°C to 15 | 50°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETE | R | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|---|-----|------|------|------| | Vcc | Supply voltage | | | 4.5 | 5 | 5.25 | V | | VIH | High-level input voltage (see Note 2) | | | 2 | | 5.5 | V | | VIL | Low-level input voltage (see Note 2) | | | | | 0.8 | V | | Іон | OH High-level output current | | | | -3.2 | mA | | | <sup>1</sup> OL | OL Low-level output current | | | | 24 | mA | | | fclock | Clock frequency | | | 0 | | 125 | MHz | | | Pulse duration, clock (see Note 2) | High | | 4 | | | | | tw | | Low | | 4 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK1 | | 4 | | | ns | | | th | Hold time, input or feedback after CLK↑ | | | 0 | | | ns | | TA | Operating free-air temperature | | | 0 | 25 | 75 | °C | NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. #### electrical characteristics over recommended operating free-air temperature range | PARAMETER | | TEST CONDITIONS | MIN TYP <sup>†</sup> MAX | UNIT | |-----------------------------|-------------------------------------------|---------------------------|--------------------------|------| | VIK | $V_{CC} = 4.75 V$ , | l <sub>1</sub> = -18 mA | -0.8 -1.5 | V | | Voн | $V_{CC} = 4.75 V_{r}$ | I <sub>OH</sub> = -3.2 mA | 2.4 3.2 | V | | VOL | $V_{CC} \approx 4.75 \text{ V},$ | $I_{OL} = 24 \text{ mA}$ | 0.3 0.5 | V | | lozh <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$ | $V_0 = 2.7 V$ | 100 | μА | | lozl‡ | $V_{CC} = 5.25 \text{ V},$ | $V_0 = 0.4 V$ | - 100 | μΑ | | 4 | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 5.5 V | 0.2 | mA | | <sup>1</sup> н <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$ | V <sub>1</sub> = 2.7 V | 25 | μΑ | | lır‡ | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 0.4 V | -0.08 -0.25 | mA | | los <sup>§</sup> | $V_{CC} = 5.25 \text{ V},$ | $V_O = 0.5 V$ | -30 -70 -130 | mA | | <sup>1</sup> CC | V <sub>CC</sub> = 5.25 V,<br>Outputs open | $V_1 = 0 V$ , | 120 180 | mA | | Ci | f = 1 MHz, | V <sub>I</sub> = 2 V | | pF | | Co | f = 1 MHz, | V <sub>O</sub> = 2 V | | pF | | C <sub>clk</sub> | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | pF | $<sup>^{\</sup>dagger}$ All typical values are at VCC = 5 V, TA = 25 °C. <sup>&</sup>lt;sup>‡</sup>I/O leakage is the worst case of IOZL and I<sub>IL</sub> or IOZH and I<sub>IH</sub>, respectively. Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. ## TIBPAL16L8-5C, TIBPAL16R4-5C, TIBPAL16R6-5C, TIBPAL16R8-5C HIGH-PERFORMANCE $\mathit{IMPACT-X}^{\mathsf{TM}}$ $\mathit{PAL}^{\otimes}$ CIRCUITS switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) (see Figure 6) | PARAMETER | FROM | то | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|--------------------|-------------------------------|-----|------------------|-----|------| | | Wit | thout feedback | 125 | | | | | f <sub>max</sub> ‡ | With internal feed | dback (counter configuration) | 125 | | | MHz | | | With | external feedback | 115 | | | | | t <sub>pd</sub> | I, I/O | Ö, I/O | | | 5 | ns | | <sup>t</sup> pd | CLK↑ | Q | | | 4 | ns | | t <sub>pd</sub> § | CLK↑ | Feedback input | | | 3 | ns | | t <sub>en</sub> | OE↓ | Q | | | 5.5 | ns | | t <sub>dis</sub> | OE↑ | Q | | | 5.5 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 6.5 | ns | | t <sub>dis</sub> | 1, 1/0 | 0, 1/0 | | | 6.5 | ns | | tskew | Skew betw | reen registered outputs | | | | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>‡</sup>See section on f<sub>max</sub> specifications. <sup>§</sup>This parameter applies to TIBPAL16R4' and TIBPAL16R6' only (see Figure 2 for illustration) and is calculated from the measured fmax with internal feedback in the counter configuration. This parameter is the measurement of the difference between the fastest and slowest tpd (CLK-to-Q) observed when multiple registered outputs are switching in the same direction. # TIBPAL16L8-7M, TIBPAL16R4-7M, TIBPAL16R6-7M, TIBPAL16R8-7M TIBPAL16L8-5C, TIBPAL16R4-5C, TIBPAL16R6-5C, TIBPAL16R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### preload procedure for registered outputs (see Note 3) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and Pin 1 at VIL, raise Pin 11 to VIHH. - Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse Pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower Pin 11 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. #### preload waveforms (see Note 3) NOTE 3: $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ # TIBPAL16L8-7M, TIBPAL16R4-7M, TIBPAL16R6-7M, TIBPAL16R8-7M TIBPAL16L8-5C, TIBPAL16R4-5C, TIBPAL16R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### fmax SPECIFICATIONS #### fmax without feedback, see Figure 1 In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback. Under this condition, the clock period is limited by the sum of the data setup time and the data hold time $(t_{SU}+t_h)$ . However, the minimum $f_{max}$ is determined by the minimum clock period $(t_whigh+t_wlow)$ . Thus, $f_{max}$ without feedback = $\frac{1}{(t_W \text{ high} + t_W \text{ low})}$ or $\frac{1}{(t_{SU} + t_h)}$ FIGURE 1. fmax WITHOUT FEEDBACK #### fmax with internal feedback, see Figure 2 This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop. Thus, $f_{max}$ with internal feedback = $\frac{1}{(t_{su} + t_{pd} CLK - to - FB)}$ Where tpd CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array. FIGURE 2. fmax WITH INTERNAL FEEDBACK # TIBPAL16L8-7M, TIBPAL16R4-7M, TIBPAL16R6-7M, TIBPAL16R8-7M TIBPAL16L8-5C, TIBPAL16R4-5C, TIBPAL16R6-5C, TIBPAL16R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### fmax SPECIFICATIONS #### fmax with external feedback, see Figure 3 This configuration is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input and setup time for the external signals ( $t_{SU} + t_{Dd}$ CLK-to-Q). Thus, $f_{max}$ with external feedback = $\frac{1}{(t_{su} + t_{pd} CLK - to - Q)}$ FIGURE 3. fmax WITH EXTERNAL FEEDBACK FIGURE 4. PROPAGATION DELAY FROM CLK1 to I/O, THRU LOGIC ARRAY # PRODUCT PREVIEW #### PARAMETER MEASUREMENT INFORMATION 5 V S1 **200** Ω FROM OUTPUT TEST UNDER TEST POINT $\mathsf{C}_\mathsf{L}$ **200** Ω (See Note A) TIMING HIGH-LEVEL 1.5 V 1 5 V INPUT **PULSE** l**4**−th--tsu-▶ DATA LOW-LEVEL INPUT **PULSE VOLTAGE WAVEFORMS** VOLTAGE WAVEFORMS SETUP AND HOLD TIMES PULSE DURATIONS OUTPUT 3 V INPUT CONTROL 5 V (low-level enabling) tpd tpd Vон IN-PHASE ≈ 2.5 V 1.5 V 1.5 V OUTPUT **WAVEFORM 1** V<sub>OL</sub> + 0.5 V S1 CLOSED VOL tpd (See Note B) tnd OUT-OF-PHASE ٧он **WAVEFORM 2** OUTPUT /OH - 0.5 V S1 OPEN (See Note D) VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES. THREE-STATE OUTPUTS ≈ 0 V - NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>. 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. (See Note B) - C. All input pulses have the following characteristics: PRR $\leq$ 10 MHz, $t_f$ and $t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 5 #### TIBPAL16L8-10M, TIBPAL16R4-10M, TIBPAL16R6-10M, TIBPAL16R8-10M TIBPAL16L8-7C, TIBPAL16R4-7C, TIBPAL16R6-7C, TIBPAL16R8-7C HIGH-PERFORMANCE IMPACT-X ™PAL® CIRCUITS D3115, MAY 1988-REVISED OCTOBER 1989 **High-Performance Operation:** fmax (no feedback) TIBPAL16R'-7C Series . . . 100 MHz TIBPAL16R'-10M Series . . . 62.5 MHz fmax (internal feedback) TIBPAL16R'-7C Series . . . 100 MHz TIBPAL16R'-10M Series . . . 62.5 MHz fmax (external feedback) TIBPAL16R'-7C Series . . . 74 MHz TIBPAL16R'-10M Series . . . 55.5 MHz Propagation Delay TIBPAL16L'-7C . . . 7 ns Max TIBPAL16L'-10M . . . 10 ns Max - Functionally Equivalent, but Faster than Existing 20-Pin PALs - Preload Capability on Output Registers Simplifies Testing - Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Security Fuse Prevents Duplication - Dependable Texas Instruments Quality and Reliability | DEVICE | INPUTS | 3-STATE<br>0 OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS | |---------|--------|----------------------|-------------------------|--------------| | PAL16L8 | 10 | 2 | 0 | 6 | | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | PAL16R6 | 8 | О | 6 (3-state) | 2 | | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) 720 VCC 19 0 3 18/11/0 4 17 1/0 16 1/0 15 1/0 14 1/0 TIBPAL16L8' TIBPAL16L8 M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) 13 1/0 12 0 8 1[ 9 GND 10 Pin assignments in operating mode #### description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT-X™ circuits combine the latest Advanced Low-Power Schottky<sup>†</sup> technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom-functions and typically results in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. All of the register outputs are set to a low level during power-up. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL16' M series is characterized for operation over the full military temperature range of -55°C to 125 °C. The TIBPAL16' C series is characterized for operation from 0 °C to 75 °C. IMPACT-X™ is a trademark of Texas Instruments Incorporated. PAL® is a registered trademark of Monolithic Memories, Inc. This document contains information on products in more than one phase of development. The status of each device is indicated on the page(s) specifying its electrical characteristics. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. INSTRUMENTS #### TIBPAL16R4-10M, TIBPAL16R6-10M, TIBPAL16R8-10M TIBPAL16R4-7C, TIBPAL16R6-7C, TIBPAL16R8-7C HIGH-PERFORMANCE *IMPACT-X* ™ *PAL*® CIRCUITS TIBPAL16R4' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16R6' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16R8' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) Pin assignments in operating mode TIBPAL16R4' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) TIBPAL16R6' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) TIBPAL16R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) ## TIBPAL16L8-10M, TIBPAL16L8-7C, TIBPAL16R4-10M, TIBPAL16R4-7C HIGH-PERFORMANCE $IMPACT \cdot X \bowtie PAL^{\circledcirc}$ CIRCUITS #### functional block diagrams (positive logic) #### 'PAL16L8 'PAL16R4 $\sim$ denotes fused inputs ## TIBPAL16R6-10M, TIBPAL16R6-7C, TIBPAL16R8-10M, TIBPAL16R8-7C HIGH-PERFORMANCE $IMPACT-X \stackrel{\text{\tiny TM}}{\longrightarrow} PAL^{\circledcirc}$ CIRCUITS #### functional block diagrams (positive logic) #### 'PAL16R6 'PAL16R8 $\sim$ denotes fused inputs #### TIBPAL16R4-10M, TIBPAL16R4-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS Fuse number = First Fuse number + Increment #### TIBPAL16L8-10M, TIBPAL16R4-10M, TIBPAL16R6-10M, TIBPAL16R8-10M HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | V | |---------------------------------------------------|---| | Input voltage (see Note 1) | V | | Voltage applied to a disabled output (see Note 1) | V | | Operating free-air temperature range | С | | Storage temperature range -65 °C to 150 °C | C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMET | ER | N | IIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|---|-----|-----|------|------| | Vcc | Supply voltage | | 4 | 1.5 | 5 | 5.5 | V | | VIH | High-level input voltage (see Note 2) | | | 2 | | 5.5 | V | | VIL | Low-level input voltage (see Note 2) | | | | | 0.8 | V | | Іон | High-level output current | | | | | - 2 | mA | | lOL | Low-level output current | | | | | 12 | mA | | fclock | Clock frequency | | | 0 | | 62.5 | MHz | | | Pulse duration, clock (see Note2) | High | | 8 | | | | | tw | | Low | | 8 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK1 | | | 10 | | | ns | | th | Hold time, input or feedback after CLK↑ | | | 0 | | | ns | | TA | Operating free-air temperature | | | 55 | 25 | 125 | °C | NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. #### electrical characteristics over recommended operating free-air temperature range | PAI | RAMETER | 1 | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|----------------------|--------------------------------------------------|----------------------------------------|----------------------------------------------|-----|------------------|---------------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -0.8 | - 1.5 | V | | Vон | | $V_{CC} = 4.5 V,$ | I <sub>OH</sub> = -2 mA | | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 V,$ | I <sub>OL</sub> = 12 mA | | | 0.3 | 0.5 | V | | lozH <sup>‡</sup> | O, Q outputs | V <sub>CC</sub> = 5.5 V, | V <sub>0</sub> = 2.7 V | | | | 20<br>100 | μΑ | | lozL‡ | O, Q outputs | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | | - 20<br>- 250 | μΑ | | l <sub>l</sub> | | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 5.5 V | | | | 1 | mA | | ΊΗ | I/O ports All others | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | | 100<br>25 | μΑ | | l <sub>IL</sub> ‡ | | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.4 V | | | -0.08 | -0.25 | mA | | los§ | | $V_{CC} = 5 V$ , | V <sub>O</sub> = 0.5 V | | -30 | - 70 | - 130 | mA | | lcc | | $V_{CC} = 5.5 \text{ V},$ $V_{I} = 0 \text{ V},$ | Outputs open, $\overline{OE} = V_{IH}$ | $T_A = 25$ °C and $125$ °C<br>$T_A = -55$ °C | | 140 | 220<br>250 | mA | | Ci | | f = 1 MHz, | V <sub>1</sub> = 2 V | | | 5 | | pF | | Co | | f = 1 MHz, | V <sub>O</sub> = 2 V | | | 6 | | pF | | C <sub>clk</sub> | | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | | 6 | | pF | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>\$</sup> I/O leakage is the worst case of IOZL and IIL or IOZH and IIH, respectively. <sup>§</sup> Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. ## TIBPAL16L8-10M, TIBPAL16R4-10M, TIBPAL16R6-10M, TIBPAL16R8-10M HIGH-PERFORMANCE $IMPACT-X \rightarrow PAL$ CIRCUITS switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) (see Figure 5) | PARAMETER | FROM | то | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|---------------------|-----------------------------|------|------------------|-----|------| | | With | out feedback | 62.5 | | | | | f <sub>max</sub> ‡ | With internal feedb | ack (counter configuration) | 62.5 | | | MHz | | | With ex | ternal feedback | 55.5 | | | | | t <sub>pd</sub> | 1, 1/0 | 0, 1/0 | 3 | 6 | 10 | ns | | t <sub>pd</sub> | CLK↑ | Q | 2 | 4 | 8 | ns | | t <sub>pd</sub> § | CLK↑ | Feedback input | | | 5 | ns | | t <sub>en</sub> | OE↓ | Q | 2 | 4 | 10 | ns | | t <sub>dis</sub> | OE↑ | Q | 2 | 4 | 10 | ns | | t <sub>en</sub> | 1, 1/0 | 0, 1/0 | 3 | 6 | 10 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | 2 | 6 | 10 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>\*</sup>See section on fmax specifications. <sup>§</sup>This parameter applies to TIBPAL16R4' and TIBPAL16R6' only (see Figure 2 for illustration) and is calculated from the measured fmax with internal feedback in the counter configuration. #### TIBPAL16L8-7C, TIBPAL16R4-7C, TIBPAL16R6-7C, TIBPAL16R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | ٧ | |---------------------------------------------------|----| | Input voltage (see Note 1) | ٧ | | Voltage applied to a disabled output (see Note 1) | ٧ | | Operating free-air temperature range | эC | | Storage temperature range65°C to 150° | | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETER | | MI | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|-----|------|------|------| | Vcc | /CC Supply voltage | | 4.! | 5 5 | 5.25 | V | | VIH | High-level input voltage (see Note 2) | | | 2 | 5.5 | V | | V <sub>JL</sub> | Low-level input voltage (see Note 2) | | | | 0.8 | ٧ | | ЮН | High-level output current | | | | -3.2 | mA | | loL | IOL Low-level output current | | | | 24 | mA | | fclock | Clock frequency | | | ) | 100 | MHz | | | Pulse duration, clock (see Note 2) | High | ! | 5 | | ns | | tw | | Low | | 5 | - | 115 | | t <sub>su</sub> | Setup time, input or feedback before CLK1 | | | 7 | | ns | | th | Hold time, input or feedback after CLK↑ | | | ) | | ns | | TA | Operating free-air temperature | | | ) 25 | 75 | °C | NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. #### electrical characteristics over recommended operating free-air temperature range | PARAMETER | TEST CON | DITIONS | MIN TYP† MAX | UNIT | |-------------------|-----------------------------------------------------|---------------------------|--------------|------| | VIK | V <sub>CC</sub> = 4.75 V, | I <sub>I</sub> = -18 mA | -0.8 -1.5 | V | | Voн | $V_{CC} = 4.75 V$ , | I <sub>OH</sub> = -3.2 mA | 2.4 3.2 | V | | V <sub>OL</sub> | $V_{CC} = 4.75 V$ , | I <sub>OL</sub> = 24 mA | 0.3 0.5 | V | | lozh <sup>‡</sup> | $V_{CC} = 5.25 V$ , | $V_O = 2.7 V$ | 100 | μΑ | | lozL <sup>‡</sup> | $V_{CC} = 5.25 V$ , | $V_O = 0.4 V$ | - 100 | μΑ | | Ц | $V_{CC} = 5.25 V$ , | V <sub>I</sub> = 5.5 V | 0.2 | mA | | liH‡ | $V_{CC} = 5.25 \text{ V},$ | V <sub>1</sub> = 2.7 V | 25 | μΑ | | η <b>L</b> ‡ . | $V_{CC} = 5.25 \text{ V},$ | V <sub>1</sub> = 0.4 V | -0.08 -0.25 | mA | | los § | $V_{CC} = 5.25 V$ , | $V_O = 0.5 V$ | -30 -70 -130 | mA | | Icc | $V_{CC} = 5.25 \text{ V},$<br>$V_{I} = 0 \text{ V}$ | Outputs open, | 160 210 | mA | | Ci | f = 1 MHz, | V <sub>1</sub> = 2 V | 5 | pF | | Co | f = 1 MHz, | V <sub>O</sub> = 2 V | 6 | pF | | C <sub>clk</sub> | f = 1 MHz, | V <sub>CLK</sub> = 2 V | 6 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . <sup>‡</sup>I/O leakage is the worst case of IOZL and IIL or IOZH and IIH, respectively. <sup>§</sup> Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. ## TIBPAL16L8-7C, TIBPAL16R4-7C, TIBPAL16R6-7C, TIBPAL16R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS ### switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) (see Figure 6) | PARAMETER | FROM | | TO | MIN | TYP† | MAX | UNIT | |---------------------|---------------------------------|----------------|--------------------------|-----|------|-----|------| | | With | out feedba | ck | 100 | | | | | f <sub>max</sub> ‡ | With internal feedb | ack (count | er configuration) | 100 | | | MHz | | | With ex | kternal feed | lback | 74 | | | | | | 1.10 | 0.10 | 1 or 2 outputs switching | 3 | 5.5 | 7 | | | <sup>t</sup> pd | I, I/O | 0, 1/0 | 8 outputs switching | 3 | 6 | 7.5 | ns | | t <sub>pd</sub> | CLK↑ | | Q | 2 | 4 | 6.5 | ns | | t <sub>pd</sub> § | CLK† | Feedback input | | | | 3 | ns | | ten | OE↓ | Q | | 2 | 4 | 7.5 | ns | | t <sub>dis</sub> | OE↑ | Q | | 2 | 4 | 7.5 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | 3 | 6 | 9 | ns | | t <sub>dis</sub> | I, I/O | O, I/O | | 2 | 6 | 9 | ns | | t <sub>skew</sub> ¶ | Skew between registered outputs | | | | 0.5 | | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>&</sup>lt;sup>‡</sup>See section on f<sub>max</sub> specifications. <sup>§</sup>This parameter applies to TIBPAL16R4' and TIBPAL16R6' only (see Figure 2 for illustration) and is calculated from the measured fmax with internal feedback in the counter configuration. This parameter is the measurement of the difference between the fastest and slowest tpd (CLK-to-Q) observed when multiple registered outputs are switching in the same direction. ## TIBPAL16L8-10M, TIBPAL16R4-10M, TIBPAL16R6-10M, TIBPAL16R8-10M TIBPAL16L8-7C, TIBPAL16R4-7C, TIBPAL16R6-7C, TIBPAL16R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### preload procedure for registered outputs (see Note 3) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and Pin 1 at VII, raise Pin 11 to VIHH. - Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse Pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower Pin 11 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. #### preload waveforms (see Note 3) NOTE 3: $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ #### fmax SPECIFICATIONS #### fmax without feedback, see Figure 1 In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback. Under this condition, the clock period is limited by the sum of the data setup time and the data hold time $(t_{SU}+t_h)$ . However, the minimum $f_{max}$ is determined by the minimum clock period $(t_W + t_h)$ . Thus, $f_{max}$ without feedback = $\frac{1}{(t_W \text{ high} + t_W \text{ low})}$ or $\frac{1}{(t_{SU} + t_h)}$ . FIGURE 1. fmax WITHOUT FEEDBACK #### fmax with internal feedback, see Figure 2 This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop. Thus, $$f_{max}$$ with internal feedback = $$\frac{1}{(t_{SU} + t_{Dd} CLK - to - FB)}$$ Where tpd CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array. FIGURE 2. fmax WITH INTERNAL FEEDBACK #### fmax SPECIFICATIONS #### fmax with external feedback, see Figure 3 This configuration is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input and setup time for the external signals ( $t_{SU} + t_{Dd}$ CLK-to-Q). Thus, $f_{max}$ with external feedback = $\frac{1}{(t_{SU} + t_{pd} CLK - to - Q)}$ . FIGURE 3. fmax WITH EXTERNAL FEEDBACK FIGURE 4. PROPAGATION DELAY FROM CLK1 to I/O, THRU LOGIC ARRAY #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>. 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR ≤ 10 MHz, t<sub>f</sub> and t<sub>f</sub> = 2 ns, duty cycle = 50%. For M suffix, use the voltage levels indicated in parentheses ( ). For C suffix, use the voltage levels indicated in brackets [ ]. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 5 #### TIBPAL16L8-10M, TIBPAL16R4-10M, TIBPAL16R6-10M, TIBPAL16R8-10M TIBPAL16L8-7C, TIBPAL16R4-7C, TIBPAL16R6-7C, TIBPAL16R8-7C HIGH PERFORMANCE IMPACT X™ PAL® CIRCUITS #### TYPICAL CHARACTERISTICS #### PROPAGATION DELAY TIME #### PROPAGATION DELAY TIME #### TYPICAL CHARACTERISTICS #### PROPAGATION DELAY TIME <sup>&</sup>lt;sup>†</sup>Output switching in the same direction (tpLH compared to tpLH/tpHL to tpHL) #### TIBPAL16L8-12M, TIBPAL16R4-12M, TIBPAL16R6-12M, TIBPAL16R8-12M TIBPAL16L8-10C, TIBPAL16R4-10C, TIBPAL16R6-10C, TIBPAL16R8-10C HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS D3023, MAY 1987-REVISED NOVEMBER 1989 • High-Performance Operation: fmax (w/o feedback) TIBPAL16R'-10C Series . . . 62.5 MHz TIBPAL16R'-12M Series . . . 56 MHz f<sub>max</sub> (with feedback) TIBPAL16R'-10C Series . . . 55.5 MHz TIBPAL16R'-12M Series . . . 48 MHz Propagation Delay TIBPAL16L-10C . . . 10 ns Max TIBPAL16L-12M . . . 12 ns Max - Functionally Equivalent, but Faster than Existing 20-Pin PALs - Preload Capability on Output Registers Simplifies Testing - Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Security Fuse Prevents Duplication - Dependable Texas Instruments Quality and Reliability | | DEVIOR | INPUTS | 3-STATE | REGISTERED | 1/0 | |---|---------|--------|-----------|-------------|-------| | | DEVICE | INPUIS | 0 OUTPUTS | Q OUTPUTS | PORTS | | I | PAL16L8 | 10 | 2 | 0 | 6 | | 1 | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | ı | PAL16R6 | 8 | 0 | 6 (3-state) | 2 | | 1 | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | TIBPAL16L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) Pin assignments in operating mode #### description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT™ circuits combine the latest Advanced Low-Power Schottky<sup>†</sup> technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom-functions and typically results in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. All of the register outputs are set to a low level during power-up. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL16' M series is characterized for operation over the full military temperature range of -55 °C to 125 °C. The TIBPAL16' C series is characterized for operation from 0 °C to 75 °C. IMPACT is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Monolithic Memories, Inc. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. #### TIBPAL16R4-12M, TIBPAL16R6-12M, TIBPAL16R8-12M TIBPAL16R4-10C, TIBPAL16R6-10C, TIBPAL16R8-10C HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS #### TIBPAL16R4' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE #### (TOP VIEW) | CLK [ | 1 | <b>U</b> 20 | D | Vcc | |-------|----|-------------|---|-----| | 1 | 2 | 19 | | I/O | | 1 | 3 | 18 | | I/O | | 1 | 4 | 17 | | Q | | 1 | 5 | 16 | | Q | | 1 | 6 | 15 | | Q | | 1 | 7 | 14 | | Q | | 1 | 8 | 13 | | I/O | | 1 | 9 | 12 | | 1/0 | | GND 🗌 | 10 | 11 | Þ | ŌĒ | #### TIBPAL16R6' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE #### (TOP VIEW) #### TIBPAL16R8' M SUFFIX . . . J PACKAGE C SUFFIX . . . J OR N PACKAGE #### (TOP VIEW) Pin assignments in operating mode #### TIBPAL16R4 M SUFFIX . . . FK PACKAGE C SUFFIX ... FN PACKAGE (TOP VIEW) #### TIBPAL16R6' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE #### (TOP VIEW) #### TIBPAL16R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE #### (TOP VIEW) #### functional block diagrams (positive logic) #### 'PAL16L8 'PAL16R4 $\sim$ denotes fused inputs ## TIBPAL16R6-12M, TIBPAL16R6-10C, TIBPAL16R8-12M, TIBPAL16R8-10C HIGH-PERFORMANCE $IMPACT ext{ }^{m}PAL^{\otimes}$ CIRCUITS #### functional block diagrams (positive logic) #### 'PAL16R6 'PAL16R8 $\sim$ denotes fused inputs #### TIBPAL16L8-12M, TIBPAL16R4-12M, TIBPAL16R6-12M, TIBPAL16R8-12M HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-----| | Input voltage (see Note 1) | 5 V | | Voltage applied to a disabled output (see Note 1) | ōν | | Operating free-air temperature range | °C | | Storage temperature range65 °C to 150 | °C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | PARAMETER | | | | NOM | MAX | UNIT | |-----------------|-----------------------------------------------------------|------|------|-----|-----|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage (see Note 2) | | 2 | | 5.5 | V | | VIL | Low-level input voltage (see Note 2) | | | | 0.8 | V | | ЮН | IOH High-level output current | | | | - 2 | mA | | lOL | IOL Low-level output current | | | | 12 | mA | | fclock | f <sub>clock</sub> Clock frequency | | 0 | | 56 | MHz | | | Pulse duration, clock (see Note 2) | High | 9 | | | ns | | tw | ruise duration, clock (see Note 2) | Low | 9 | | | 115 | | t <sub>su</sub> | t <sub>su</sub> Setup time, input or feedback before CLK↑ | | 11 | | | ns | | th | th Hold time, input or feedback after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperature | | - 55 | 25 | 125 | °C | NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. #### electrical characteristics over recommended operating free-air temperature range | PARAMETER | 1 | EST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|--------------------|-------------------------|--------------|------|------------------|-------|------| | VIK | $V_{CC} = 4.5 V,$ | I <sub>I</sub> = -18 mA | | | -0.8 | - 1.5 | V | | VOH | $V_{CC} = 4.5 V,$ | I <sub>OH</sub> ≈ −2 mA | | 2.4 | 3.2 | | V | | VoL | $V_{CC} = 4.5 V$ , | IOL ≈ 12 mA | | | 0.3 | 0.5 | V | | lozh <sup>‡</sup> | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 2.4 V | | | | 100 | μΑ | | lozL <sup>‡</sup> | $V_{CC} = 5.5 V,$ | $V_0 = 0.4 V$ | | | | - 100 | μΑ | | l <sub>l</sub> | $V_{CC} = 5.5 V,$ | $V_{I} = 5.5 V$ | | | | 0.2 | mA | | ηн‡ | $V_{CC} = 5.5 V,$ | $V_1 = 2.4 \text{ V}$ | | | | 25 | μΑ | | I <sub>IL</sub> ‡ | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.4 V | | | -0.08 | -0.25 | mA | | los § | $V_{CC} = 5 V$ , | $V_0 = 0.5 V$ | | - 30 | - 70 | - 250 | mA | | icc | $V_{CC} = 5.5 V,$ | $V_I = 0$ , | Outputs open | | 140 | 220 | mA | | C <sub>in</sub> | f = 1 MHz, | V <sub>1</sub> = 2 V | | | 5 | | pF | | C <sub>out</sub> | f = 1 MHz, | $V_0 = 2 V$ | | | 6 | | pF | | C <sub>i/o</sub> | f = 1 MHz, | $V_{i/o} = 2 V$ | | | 7.5 | | pF | | C <sub>CLK</sub> | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | | 6 | | рF | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>&</sup>lt;sup>‡</sup>I/O leakage is the worst case of IOZL and I<sub>IL</sub> or IOZH and I<sub>JH</sub>, respectively. <sup>§</sup> Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. #### TIBPAL16L8-12M, TIBPAL16R4-12M, TIBPAL16R6-12M, TIBPAL16R8-12M HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS #### switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------|----------|------------------------------------------------------------------------|-----|------------------|-----|--------| | , t | With Fe | edback | | 48 | 80 | | MHz | | 'max' | Without | Feedback | | 56 | 85 | | IVITIZ | | t <sub>pd</sub> | 1, 1/0 | 0, 1/0 | R1 = 390 $\Omega$ ,<br>R <sub>2</sub> = 750 $\Omega$ ,<br>See Figure 1 | 3 | 7 | 12 | ns | | t <sub>pd</sub> | CLK† | Q | | 2 | 5 | 10 | ns | | ten | OE↓ | Q | | 1 | 4 | 10 | ns | | t <sub>dis</sub> | OE† | Q | | 1 | 4 | 10 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | 3 | 8 | 14 | ns | | t <sub>dis</sub> | I, I/O | 0, 1/0 | | 2 | 8 | 12 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ f<sub>max</sub> (with feedback) = $\frac{1}{t_{SU} + t_{pd}} \frac{1}{(CLK \ to \ Q)}$ , f<sub>max</sub> (without feedback) = $\frac{1}{t_{W} \ high} + t_{W} \ low$ #### TIBPAL16L8-10C, TIBPAL16R4-10C, TIBPAL16R6-10C, TIBPAL16R8-10C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | . 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 75°C | | Storage temperature range65 °C to | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETER | | | | MAX | UNIT | |-----------------|-----------------------------------------------------------|------|------|----|------|------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage (see Note 2) | | 2 | | 5.5 | V | | VIL | Low-level input voltage (see Note 2) | | | | 0.8 | V | | ЮН | IOH High-level output current | | | | -3.2 | mA | | lOL | I <sub>OL</sub> Low-level output current | | | | 24 | mA | | fclock | f <sub>clock</sub> Clock frequency | | 0 | | 62.5 | MHz | | | Pulse duration, clock (see Note 2) | High | 8 | | | ns | | tw | ruise duration, clock (see Note 2) | Low | 8 | | | 115 | | t <sub>su</sub> | t <sub>SU</sub> Setup time, input or feedback before CLK↑ | | 10 | | | ns | | th | th Hold time, input or feedback after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | 25 | 75 | °C | NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. #### electrical characteristics over recommended operating free-air temperature range | PARAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|----------------------------|----------------------------|--------------|------|------------------|-------|------| | ViK | $V_{CC} = 4.75 V,$ | I <sub>I</sub> = -18 mA | | | -0.8 | - 1.5 | V | | Voн | $V_{CC} = 4.75 V,$ | $I_{OH} = -3.2 \text{ mA}$ | | 2.4 | 3.2 | | V | | VOL | $V_{CC} = 4.75 V,$ | $I_{OL} = 24 \text{ mA}$ | | | 0.3 | 0.5 | V | | lozh <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$ | $V_0 = 2.4 V$ | | | | 100 | μΑ | | lozL <sup>‡</sup> | $V_{CC} = 5.25 V,$ | $V_0 = 0.4 V$ | | | | - 100 | μΑ | | lį | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | | 0.2 | mA | | 'nн <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 2.4 V | | | | 25 | μА | | / <sub>[L</sub> ‡ | $V_{CC} = 5.25 \text{ V},$ | $V_I = 0.4 V$ | | | -0.08 | -0.25 | mA | | los§ | $V_{CC} = 5 V$ | V <sub>O</sub> = 0 | | - 30 | -70 | - 130 | mA | | <sup>1</sup> CC | $V_{CC} = 5.25 V,$ | V <sub>I</sub> = 0, | Outputs open | | 140 | 180 | mA | | C <sub>in</sub> | f = 1 MHz, | V <sub>I</sub> ≈ 2 V | | | 5 | | pF | | C <sub>out</sub> | f = 1 MHz, | V <sub>O</sub> = 2 V | | | 6 | | pF | | C <sub>i/o</sub> | f = 1 MHz, | $V_{i/o} = 2 V$ | | | 7.5 | | pF | | C <sub>CLK</sub> | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | | 6 | | pF | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_{A} = 25 \,^{\circ}\text{C}$ . <sup>\*</sup>I/O leakage is the worst case of IOZL and IIL or IOZH and IIH, respectively. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. ### TIBPAL16L8-10C, TIBPAL16R4-10C, TIBPAL16R6-10C, TIBPAL16R8-10C HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS ### switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | TO | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|------------------|--------|--------------------------------------------------------|------|------------------|-----|--------| | , t | With Fe | edback | | 55.5 | 80 | | MHz | | f <sub>max</sub> ‡ | Without Feedback | | | 62.5 | 85 | | IVITIZ | | t <sub>pd</sub> | 1, 1/0 | 0, 1/0 | P4 200.0 | 3 | 7 | 10 | ns | | t <sub>pd</sub> | CLK† | a | R1 = 390 $\Omega$ ,<br>R <sub>2</sub> = 750 $\Omega$ , | 2 | 5 | 8 | ns | | t <sub>en</sub> | OE↓ | Q | _ | 1 | 4 | 10 | ns | | t <sub>dis</sub> | OE† | Q | See Figure 1 | 1 | 4 | 10 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | 3 | 8 | 10 | ns | | t <sub>dis</sub> | I, I/O | 0, 1/0 | | 3 | 8 | 10 | ns | ### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. $<sup>\</sup>begin{tabular}{ll} $\uparrow$ All typical values are at $V_{CC}=5$ V, $T_A=25$ °C.$ \\ $^{$\ddagger$}f_{max}$ (with feedback) = $\frac{1}{t_{SU}+t_{pd}$ (CLK to Q)'}$, $f_{max}$ (without feedback) = $\frac{1}{t_{W}$ high $+$ $t_{W}$ low}$. } \label{eq:fmax}$ # TIBPAL16L8-12M, TIBPAL16R4-12M, TIBPAL16R6-12M, TIBPAL16R8-12M TIBPAL16L8-10C, TIBPAL16R4-10C, TIBPAL16R6-10C, TIBPAL16R8-10C HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS ### preload procedure for registered outputs (see Note 3) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and Pin 1 at VIL, raise Pin 11 to VIHH. - Step 2. Apply either VII or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse Pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower Pin 11 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. ### preload waveforms (see Note 3) NOTE 3: $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ ### PARAMETER MEASUREMENT INFORMATION **3-STATE OUTPUTS** #### VOLTAGE WAVEFORMS SETUP AND HOLD TIMES **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES #### **VOLTAGE WAVEFORMS** PULSE DURATIONS **VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics; For M suffix, use the voltage levels indicated in parentheses (), PRR ≤ 10 MHz, t, and t₁ ≤ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR ≤ 1 MHz, t₁ = t₁ = 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be fused for testing. FIGURE 1 ### metastable characteristics for TIBPAL16R4-10C, TIBPAL16R6-10C, and TIBPAL16R8-10C At some point in every system designer's career, he or she is faced with the problem of synchronizing two digital signals operating at two different frequencies. This problem is typically overcome by synchronizing one of the signals to the local clock through use of a flip-flop. However, this solution presents an awkward dilemna since the setup and hold time specifications associated with the flip-flop are sure to be violated. The metastable characteristics of the flip-flop can influence overall system reliability. Whenever the setup and hold times of a flip-flop are violated, its output response becomes uncertain and is said to be in the metastable state if the output hangs up in the region between $V_{IL}$ and $V_{IH}$ . This metastable condition lasts until the flip-flop falls into one of its two stable states, which takes longer than the specified maximum propagation delay time (CLK to Q max). From a system engineering standpoint, a designer cannot use the specified data sheet maximum for propagation delay time when using the flip-flop as a data synchronizer — how long to wait after the specified data sheet maximum must be known before using the data in order to guarantee reliable system operation. The circuit shown in Figure 2 can be used to evaluate MTBF (Mean Time Between Failure) and $\Delta t$ for a selected flip-flop. Whenever the Q output of the DUT is between 0.8 V and 2 V, the comparators are in opposite states. When the Q output of the DUT is higher than 2 V or lower than 0.8 V, the comparators are at the same logic level. The outputs of the two comparators are sampled a selected time ( $\Delta t$ ) after SCLK. The exclusive OR gate detects the occurrence of a failure and increments the failure counter. FIGURE 2. METASTABLE EVALUATION TEST CIRCUIT In order to maximize the possibility of forcing the DUT into a metastable state, the input data signal is applied so that it always violates the setup and hold time. This condition is illustrated in the timing diagram in Figure 3. Any other relationship of SCLK to data will provide less chance for the device to enter into the metastable state. FIGURE 3. TIMING DIAGRAM ### TIBPAL16R4-10C, TIBPAL16R6-10C, TIBPAL16R8-10C HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS By using the described test circuit, MTBF can be determined for several different values of $\Delta t$ (see Figure 2). Plotting this information on semilog paper demonstrates the metastable characteristics of the selected flip-flop. Figure 4 shows the results for the TIBPAL16'-10 operating at 1 MHz. FIGURE 4. METASTABLE CHARACTERISTICS From the data taken in the above experiment, an equation can be derived for the metastable characteristics at other clock frequencies. The metastable equation: $\frac{1}{MTBF} = f_{SCLK} \times f_{data} \times C1 e^{(-C2 \times \Delta t)}$ The constants C1 and C2 describe the metastable characteristics of the device. From the experimental data, these constants can be solved for: $C1 = 9.15 \times 10^{-7}$ and C2 = 0.959 Therefore $$\frac{1}{\text{MTBF}} = \text{fSCLK} \times \text{f}_{\text{data}} \times 9.159 \times 10^{-7} \text{ e}^{(-0.959 \times \Delta t)}$$ ### definition of variables DUT (Device Under Test): The DUT is a 10-ns registered PAL programmed with the equation Q := D. MTBF (Mean Time Between Failures): The average time (s) between metastable occurrences that cause a violation of the device specifications. fSCLK (system clock frequency): Actual clock frequency for the DUT. fdata (data frequency): Actual data frequency for a specified input to the DUT. C1: Calculated constant that defines the magnitude of the curve. C2: Calculated constant that defines the slope of the curve. $t_{\text{rec}}$ (metastability recovery time): Minimum time required to guarantee recovery from metastability, at a given MTBF failure rate. $t_{\text{rec}} = \Delta t - t_{\text{pd}}$ (CLK to Q, max) At: The time difference (ns) from when the synchronizing flip-flop is clocked to when its output is sampled. The test described above has shown the metastable characteristics of the TIBPAL16R4/R6/R8-10 series. For additional information on metastable characteristics of Texas Instruments logic circuits, please refer to TI Applications publication #SDAA004, "Metastable Characteristics, Design Considerations for ALS, AS, and LS Circuits." ### TIBPAL16L8-10C, TIBPAL16R4-10C, TIBPAL16R6-10C, TIBPAL16R8-10C HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS #### TYPICAL CHARACTERISTICS ### PROPAGATION DELAY TIME NUMBER OF OUTPUTS SWITCHING 11 VCC = 5'V R1 = 200 $\Omega$ 10 $R2 = 390 \Omega$ 1PHL 11.110 to 0.1101 Propagation Delay Time-ns $C_L = 50 pF$ See Figure 1 $T_A = 25$ °C TPLH (1,110 to 0,110) 7 tPHL (CLK to Q) 6 4 tPLH (CLK to Q) 3 1 2 Number of Outputs Switching FIGURE 7 ### TYPICAL CHARACTERISTICS # TIBPAL16L8-15M, TIBPAL16R4-15M, TIBPAL16R6-15M, TIBPAL16R8-15M TIBPAL16L8-12C TIBPAL16R4-12C TIBPAL16R6-12C TIBPAL16R8-12C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS D3338, JANUARY 1986-REVISED AUGUST 1989 High-Performance Operation Propagation Delay M Suffix . . . 15 ns Max C Suffix . . . 12 ns Max - Functionally Equivalent, but Faster than PAL16L8B, PAL16R4B, PAL16R6B, and PAL16R8B - Power-Up Clear on Registered Devices (All Registered Outputs are Set High but Voltage Levels at the Output Pins Go Low) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Dependable Texas Instruments Quality and Reliability | DEVICE | INPUTS | 3-STATE<br>0 OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O PORTS | |---------|--------|----------------------|-------------------------|-----------| | PAL16L8 | 10 | 2 | 0 | 6 | | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | PAL16R6 | 8 | 0 | 6 (3-state) | 2 | | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | ### description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT™ circuits combine the latest Advanced Low-Power Schottky† technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of "custom" functions and typically results in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. The TIBPAL16' M series is characterized for operation over the full military temperature range of $-55\,^{\circ}\text{C}$ to $125\,^{\circ}\text{C}$ . The TIBPAL16' C series is characterized for operation from $0\,^{\circ}\text{C}$ to $75\,^{\circ}\text{C}$ . TIBPAL16L8' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) Pin assignments in operating mode IMPACT is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Monolithic Memories, Inc. 'Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. ### TIBPAL16R4-15M, TIBPAL16R6-15M, TIBPAL16R8-15M TIBPAL16R4-12C, TIBPAL16R6-12C, TIBPAL16R8-12C HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS # TIBPAL16R4' M SUFFIX . . . J OR W PACKAGE C SUFFIX. . . J OR N PACKAGE (TOP VIEW) ### TIBPAL16R6 M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE ### (TOP VIEW) ### TIBPAL16R8 M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) Pin assignments in operating mode ### TIBPAL16R4' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE ### (TOP VIEW) ### TIBPAL16R6' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE ### (TOP VIEW) ### TIBPAL16R8' M SUFFIX . . . FK PACKAGE C SUFFIX. . . FN PACKAGE (TOP VIEW) ### TIBPAL16L8-15M, TIBPAL16L8-12C, TIBPAL16R4-15M, TIBPAL16R4-12C HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS ### functional block diagrams (positive logic) 'PAL16L8 'PAL16R4 ~ denotes fused inputs ### TIBPAL16R6-15M, TIBPAL16R6-12C, TIBPAL16R8-15M, TIBPAL16R8-12C HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS ### functional block diagrams (positive logic) #### 'PAL16R6 'PAL16R8 ∼ denotes fused inputs ### TIBPAL16R4-15M, TIBPAL16R4-12C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### TIBPAL16R8-15M, TIBPAL16R8-12C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### TIBPAL16L8-15M, TIBPAL16R4-15M, TIBPAL16R6-15M, TIBPAL16R8-15M HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | . 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 125°C | | Storage temperature range – 65 °C to | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions (see Note 2) | | PARAMETER | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|------|-----|-----|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | <sup>1</sup> ОН | High-level output current | | | | - 2 | mA | | loL | Low-level output current | | | | 12 | mA | | fclock | Clock frequency | | 0 | | 50 | MHz | | | Pulse duration, clock (see Note 2) | High | 9 | | | ns | | tw | ruise duration, clock (see Note 2) | Low | 10 | | | 115 | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 15 | | | ns | | th | Hold time, input or feedback after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperature | | - 55 | | 125 | °C | NOTE 2: The total clock period of CLK high and CLK low must not exceed clock frequency, f<sub>clock</sub>. Minimum pulse durations specified are only for CLK high or CLK low, but not for both simultaneously. ### electrical characteristics over recommended operating free-air temperature range | PAF | RAMETER | | TEST ( | CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|-----------|---------------------------|---------------------------|------------------------|------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.5 V$ , | $I_{\rm I} = -18 \rm mA$ | | | | | - 1.5 | V | | Voн | | $V_{CC} = 4.5 \text{ V},$ | I <sub>OH</sub> = -2 mA | \ | | 2.4 | 3.3 | | V | | VOL | | $V_{CC} = 4.5 V$ , | I <sub>OL</sub> = 12 mA | | | | 0.35 | 0.5 | V | | 1 | Outputs | V <sub>CC</sub> = 5.5 V, | V- 27V | | | | | 20 | | | lozh | I/O ports | vCC = 5.5 v, | v <sub>O</sub> = 2.7 v | v <sub>O</sub> = 2.7 v | | | | 100 | μΑ | | lo- | Outputs | V 5 5 V | V 0.4 V | | | | | - 20 | ^ | | lozl | I/O ports | $V_{CC} = 5.5 \text{ V},$ | ν <sub>0</sub> = 0.4 ν | | | | | ~ 250 | μА | | 1. | | $V_{CC} = 5.5 \text{ V},$ | V F. F. V | | Pin 1, 11 | | | 0.2 | mA | | lį | | vCC = 5.5 v, | V = 5.5 V | | All others | | | 0.1 | mA | | | | | | | Pin 1, 11 | | | 50 | | | ΙН | | $V_{CC} = 5.5 V$ , | $V_I = 2.7 V$ | | I/O ports | | | 100 | μΑ | | | | | | | All others | | | 20 | | | Lu | | V <sub>CC</sub> = 5.5 V, | V 0.4.V | | I/O ports | | | -0.25 | mA | | ΙΙL | | vCC = 5.5 v, | V = 0.4 V | | All others | | | -0.2 | IIIA | | los‡ | | $V_{CC} = 5.5 V$ , | $V_0 = 0.5 V$ | | | - 30 | | - 250 | mA | | <sup>I</sup> CC | | $V_{CC} = 5.5 V$ , | $V_1 = 0$ , | Outputs open | | | 170 | 220 | mA | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . <sup>\*</sup>Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment degradation. ### TIBPAL16L8-15M, TIBPAL16R4-15M, TIBPAL16R6-15M, TIBPAL16R8-15M HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|--------|--------|---------------------|-----|------------------|-----|------| | f <sub>max</sub> ‡ | | | | 50 | | | MHz | | t <sub>pd</sub> ‡ | I, I/O | 0, 1/0 | ] | | 8 | 15 | ns | | t <sub>pd</sub> | CLK† | Q | $R1 = 390 \Omega$ , | | 7 | 12 | ns | | t <sub>en</sub> | OE↓ | Q | $R2 = 750 \Omega,$ | | 8 | 12 | ns | | <sup>t</sup> dis | OE↑ | Q | See Figure 1 | | 7 | 12 | ns | | t <sub>en</sub> | 1, 1/0 | 0, 1/0 | 1 | | 8 | 15 | ns | | t <sub>dis</sub> | I, I/O | 0, 1/0 | 1 | | 8 | 15 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> 25 °C. $^{\ddagger}$ Maximum operating frequency and propagation delay are specified for the basic building block. When using feedback, limits must be calculated accordingly. ### TIBPAL16L8-12C, TIBPAL16R4-12C, TIBPAL16R6-12C, TIBPAL16R8-12C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | . 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 75°C | | Storage temperature range65°C to 1 | 50°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions (see Note 2) | | PARAMETER | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|------|-----|------|------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | ٧ | | VIH | High-level input voltage | | 2 | | 5.5 | ٧ | | VIL | Low-level input voltage | | | | 0.8 | ٧ | | Іон | High-level output current | | | | -3.2 | mA | | loL | Low-level output current | | | | 24 | mA | | fclock | Clock frequency | | 0 | | 62 | MHz | | | Pulse duration, clock (see Note 2) | High | 7 | | | | | tw | ruise duration, clock (see Note 2) | Low | 8 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 10 | | | ns | | th | Hold time, input or feedback after CLK1 | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | | 75 | °C | NOTE 2: The total clock period of CLK high and CLK low must not exceed clock frequency, f<sub>clock</sub>. Minimum pulse durations specified are only for CLK high or CLK low, but not for both simultaneously. ### electrical characteristics over recommended operating free-air temperature range | PAI | RAMETER | | TEST ( | CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|-----------|----------------------------|---------------------------------------------------|--------------|------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.75 V,$ | $I_1 = -18 \text{ mA}$ | | | | | -1.5 | V | | VoH | | $V_{CC} = 4.75 V$ , | $I_{OH} = -3.2 \text{ r}$ | nΑ | | 2.4 | 3.3 | | V | | VOL | | $V_{CC} = 4.75 V$ , | $I_{OL} = 24 \text{ mA}$ | | | | 0.35 | 0.5 | V | | 1 | Outputs | V 5.25.V | V- 27V | | | | | 20 | ^ | | lozh | I/O ports | VCC = 5.25 V, | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | | | 100 | μΑ | | 1 | Outputs | $V_{CC} = 5.25 V_{c}$ | V= - 0.4 V | | | | | - 20 | μΑ | | lozL | I/O ports | vCC = 5.25 v, | ν <sub>0</sub> = 0.4 ν | | | | | - 250 | μΑ | | 1. | | $V_{CC} = 5.25 \text{ V},$ | V F.F.V | | Pin 1, 11 | | | 0.1 | mA | | l) | | vCC = 5.25 v, | VI = 5.5 V | | All others | | | 0.1 | IIIA | | 1 | | V 5.25.V | V 27V | | Pin 1, 11 | | | 20 | ^ | | lН | | $V_{CC} = 5.25 \text{ V},$ | V = 2.7 V | | All others | | | 20 | μΑ | | ΊL | | $V_{CC} = 5.25 V,$ | $V_1 = 0.4 V$ | | | | | -0.2 | mA | | 10 <sup>‡</sup> | | $V_{CC} = 5.25 V,$ | $V_0 = 0.5 V$ | | | - 30 | | - 125 | mA | | Icc | | $V_{CC} = 5.25 V,$ | $V_1 = 0$ , | Outputs open | | | 170 | 200 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, log. ## TIBPAL16L8-12C, TIBPAL16R4-12C, TIBPAL16R6-12C, TIBPAL16R8-12C HIGH-PERFORMANCE $IMPACT \rightarrow PAL \odot CIRCUITS$ ### switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|--------|--------|--------------------|-----|------------------|-----|------| | f <sub>max</sub> ‡ | , | | | 62 | | | MHz | | t <sub>pd</sub> ‡ | I, I/O | 0, 1/0 | 1 | | 8 | 12 | ns | | t <sub>pd</sub> | CLK↑ | Q | $R1 = 500 \Omega,$ | | 7 | 10 | ns | | t <sub>en</sub> | OE↓ | Q | $R2 = 500 \Omega,$ | | 8 | 10 | ns | | <sup>t</sup> dis | OE↑ | Q | See Figure 1 | | 7 | 10 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 8 | 12 | ns | | tdis | 1, 1/0 | 0, 1/0 | | | 8 | 12 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . ### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 995-5666. <sup>\*</sup>Maximum operating frequency and propagation delay are specified for the basic building block. When using feedback, limits must be calculated accordingly. # TIBPAL16L8-15M, TIBPAL16R4-15M, TIBPAL16R6-15M, TIBPAL16R8-15M TIBPAL16L8-12C, TIBPAL16R4-12C, TIBPAL16R6-12C, TIBPAL16R8-12C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS ### VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ### VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: For M suffix, use voltage levels indicated in parentheses (), PRR $\leq$ 10 MHz, $t_f$ and $t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR $\leq$ 1 MHz, $t_f$ = $t_f$ = 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 1 ### TIBPAL16L8-20M, TIBPAL16R4-20M, TIBPAL16R6-20M, TIBPAL16R8-20M TIBPAL16L8-15C, TIBPAL16R4-15C, TIBPAL16R6-15C, TIBPAL16R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS D3340, FEBRUARY 1984-REVISED AUGUST 1989 High-Performance Operation Propagation Delay M Suffix . . . 20 ns Max C Suffix . . . 15 ns Max - Functionally Equivalent, but Faster than PAL16L8A, PAL16R4A, PAL16R6A, and PAL16R8A - Power-Up Clear on Registered Devices (All Registered Outputs are Set High but Voltage Levels at the Output Pins Go Low) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs | DEVICE | INPUTS | 3-STATE<br>0 OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O PORTS | |---------|--------|----------------------|-------------------------|-----------| | PAL16L8 | 10 | 2 | 0 | 6 | | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | PAL16R6 | 8 | 0 | 6 (3-state) | 2 | | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | ### description These programmable array logic devices feature high speed and a choice of either standard or half-power devices. They combine Advanced Low-Power Schottky<sup>†</sup> technology with proven titanium-tungsten fuses. These devices will provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of "custom" functions and typically result in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. The PAL16' M series is characterized for operation over the full military temperature range of -55 °C to 125 °C. The PAL16' C series is characterized for operation from 0 °C to 70 °C. TIBPAL16L8' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) PAL is a registered trademark of Monolithic Memories Inc. <sup>†</sup>Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. IMPACT is a trademark of Texas Instruments Incorporated. ### TIBPAL16R4-20M, TIBPAL16R6-20M, TIBPAL16R8-20M TIBPAL16R4-15C, TIBPAL16R6-15C, TIBPAL16R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS # TIBPAL16R4' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) ### TIBPAL16R6' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE ### (TOP VIEW) ### TIBPAL16R8' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE ### (TOP VIEW) ### TIBPAL16R4' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE ### (TOP VIEW) ### TIBPAL16R4' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE ### (TOP VIEW) ### TIBPAL16R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE ### (TOP VIEW) ### TIBPAL16L8-20M, TIBPAL16L8-15C, TIBPAL16R4-20M, TIBPAL16R4-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### functional block diagrams (positive logic) ### 'PAL16L8 'PAL16R4 → denotes fused inputs ### TIBPAL16R6-20M, TIBPAL16R6-15C, TIBPAL16R8-20M, TIBPAL16R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### functional block diagrams (positive logic) 'PAL16R6 'PAL16R8 ∼ denotes fused inputs ### TIBPAL16R4-20M, TIBPAL16R4-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### TIBPAL16R8-20M, TIBPAL16R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ## TIBPAL16L8-20M, TIBPAL16R4-20M, TIBPAL16R6-20M, TIBPAL16R8-20M HIGH-PERFORMANCE $\mathit{IMPACT}^{\,\,\mathrm{TM}}$ $\mathit{PAL}^{\,\,\mathrm{R}}$ CIRCUITS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 125°C | | Storage temperature range65°C to | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | | |-----------------|-------------------------------------------|-----|-----|-----|------|-----| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | ٧ | | V <sub>IH</sub> | High-level input voltage | | 2 | | 5.5 | ٧ | | VIL | Low-level input voltage | | | | 0.8 | V | | ЮН | High-level output current | | | | - 2 | mA | | lOL | Low-level output current | | | | 12 | mΑ | | fclock | Clock frequency | | 0 | | 41.6 | MHz | | | High | | | | | ns | | tw | Pulse duration, clock (see Note 2) | Low | 11 | | | 115 | | t <sub>su</sub> | Setup time, input or feedback before CLK1 | | 20 | | | ns | | th | Hold time, input or feedback after CLK1 | | 0 | | | ns | | TA | Operating free-air temperature | | -55 | | 125 | °C | NOTE: 2. The total clock period of CLK high and CLK low must not exceed clock frequency, f<sub>clock</sub>. Minimum pulse durations specified are only for CLK high or CLK low, but not for both simultaneously. ## TIBPAL16L8-20M, TIBPAL16R4-20M, TIBPAL16R6-20M, TIBPAL16R8-20M HIGH-PERFORMANCE $IMPACT \stackrel{\text{\tiny IMP}}{=} PAL^{\otimes}$ CIRCUITS ### electrical characteristics over recommended operating free-air temperature range | PA | RAMETER | | TEST | CONDITIONS | | MIN | TYP | MAX | UNIT | |-------|-----------|---------------------------|-------------------------|--------------|------------|------|------|-------|------| | VIK | | $V_{CC} = 4.5 V$ , | l <sub>[</sub> = -18 mA | · | | | | -1.5 | ٧ | | VoH | | $V_{CC} = 4.5 V$ , | I <sub>OH</sub> = -2 m | A | | 2.4 | 3.2 | | ٧ | | VOL | | $V_{CC} = 4.5 V$ , | I <sub>OL</sub> = 12 mA | \ | | | 0.25 | 0.4 | V | | | Outputs | V 5.5.V | V <sub>O</sub> = 2.7 V | | | | | 20 | ^ | | lozh | I/O ports | $V_{CC} = 5.5 V,$ | v <sub>0</sub> = 2.7 v | | | | | 100 | μΑ | | 10.00 | Outputs | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0.4 V | | | | | - 20 | ^ | | IOZL | I/O ports | ACC = 2.2 A | ν <sub>0</sub> = 0.4 ν | | | | | - 250 | μΑ | | | | V <sub>CC</sub> = 5.5 V, | V F F V | | Pin 1, 11 | | | 0.2 | mA | | 11 | | vCC = 5.5 v, | V = 5.5 V | | All others | | | 0.1 | IIIA | | | | | | | Pin 1, 11 | | | 50 | | | Чн | | $V_{CC} = 5.5 V$ , | $V_1 = 2.7 V$ | | I/O ports | | | 100 | μΑ | | Ì | | | | | All others | | | 20 | | | 1 | | Vcc = 5.5 V, | V 0.4.V | | I/O ports | | | -0.25 | A | | l IL | | vCC = 5.5 v, | VI = 0.4 V | | All others | | | -0.2 | mA | | los‡ | | $V_{CC} = 5.5 V$ , | $V_0 = 0.5 V$ | | | - 30 | | - 250 | mA | | Icc | | $V_{CC} = 5.5 V,$ | $V_1 = 0$ , | Outputs open | | | 140 | 190 | mA | ### switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|--------|--------|---------------------|------|------------------|-----|------| | f <sub>max</sub> | | | | 41.6 | | | MHz | | t <sub>pd</sub> | 1, 1/0 | 0, 1/0 | | | 10 | 20 | ns | | t <sub>pd</sub> | CLK↑ | Q | $R1 = 390 \Omega$ , | | 8 | 15 | ns | | t <sub>en</sub> | OE↓ | Q | $R2 = 750 \Omega,$ | | 8 | 15 | ns | | tdis | OE↑ | Q | See Figure 1 | | 7 | 15 | ns | | t <sub>en</sub> | 1, 1/0 | 0, 1/0 | | | 10 | 20 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | | | 10 | 20 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>\*</sup>Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment degradation. ## TIBPAL16L8-15C, TIBPAL16R4-15C, TIBPAL16R6-15C, TIBPAL16R8-15C HIGH-PERFORMANCE $IMPACT \rightarrow PAL \odot$ CIRCUITS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|----------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | to 75°C | | Storage temperature range65°C t | to 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | | |-----------------|-------------------------------------------|------|------|-----|------|-----| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | ٧ | | ЮН | High-level output current | | | | -3.2 | mA | | IOL | Low-level output current | | | | 24 | mA | | fclock | Clock frequency | | 0 | | 50 | MHz | | | Pulse duration, clock (see Note 2) | High | 8 | | | | | tw | Pulse duration, clock (see Note 2) | Low | 9 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before ÇLK↑ | | 15 | | | ns | | th | Hold time, input or feedback after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | | 75 | °C | NOTE 2: The total clock period of CLK high and CLK low must not exceed clock frequency, f<sub>clock</sub>. Minimum pulse durations specified are only for CLK high or CLK low, but not for both simultaneously. ## TIBPAL16L8-15C, TIBPAL16R4-15C, TIBPAL16R6-15C, TIBPAL16R8-15C HIGH-PERFORMANCE $IMPACT min PAL ilde{}^{\odot}$ CIRCUITS ### electrical characteristics over recommended operating free-air temperature range | PAF | RAMETER | TEST CONDITIONS | | | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|-----------|----------------------------|-------------------------|--------------|---|------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.75 V,$ | $I_{ } = -18 \text{ m}$ | A | | | | | 1.5 | V | | Voн | | $V_{CC} = 4.75 V,$ | $l_{OH} = -3.2$ | ! mA | | | 2.4 | 3.3 | | V | | VOL | | $V_{CC} = 4.75 V$ , | IOL = 24 m | A | | | | 0.35 | 0.5 | ٧ | | lam. | Outputs | V <sub>CC</sub> = 5.25 V, | V 27V | | , | | | | 20 | | | lozh | I/O ports | vCC = 5.25 v, | VO = 2.7 V | | | | | | 100 | μΑ | | 1 | Outputs | $V_{CC} = 5.25 \text{ V},$ | V2 - 04 V | | | | | | - 20 | | | lozL | I/O ports | vCC = 5.25 v, | ν <sub>0</sub> = 0.4 ν | | | | | | - 250 | μΑ | | 1. | | $V_{CC} = 5.25 \text{ V},$ | V: - F F V | | | Pin 1, 11 | | | 0.1 | mA | | l li | | VCC = 5.25 V, | VI = 5.5 V | | | All others | | | 0.1 | IIIA | | 1 | | $V_{CC} = 5.25 \text{ V},$ | V: - 2.7.V | | | Pin 1, 11 | | | 20 | ^ | | ЧН | | vCC = 5.25 v, | V <sub>1</sub> = 2.7 V | | | All others | | | 20 | μΑ | | ηL | | $V_{CC} = 5.25 \text{ V},$ | V <sub>1</sub> = 0.4 V | | | | | | -0.2 | mΑ | | lo <sup>‡</sup> | | $V_{CC} = 5.25 V,$ | $V_0 = 2.25$ | V | | | - 30 | | - 125 | mA | | Icc | | $V_{CC} = 5.25 V$ , | $V_1 = 0$ , | Outputs open | | | | 140 | 180 | mA | ### switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|--------|--------|---------------------|-----|------------------|-----|------| | f <sub>max</sub> | | | | 50 | | | MHz | | t <sub>pd</sub> | 1, 1/0 | 0, 1/0 | | | 10 | 15 | ns | | t <sub>pd</sub> | CLK↑ | Q | $R1 = 500 \Omega$ , | | 8 | 12 | ns | | t <sub>en</sub> | OE↓ | Q | $R2 = 500 \Omega$ , | | 8 | 12 | ns | | t <sub>dis</sub> | OE↑ | Q | See Figure 1 | | 7 | 10 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 10 | 15 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | ] | | 10 | 15 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . ### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 995-5666. <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. ### TIBPAL16L8-20M, TIBPAL16R4-20M, TIBPAL16R6-20M, TIBPAL16R8-20M TIBPAL16L8-15C, TIBPAL16R4-15C, TIBPAL16R6-15C, TIBPAL16R8-15C HIGH-PERFORMANCE /MPACT™ PAL® CIRCUITS ### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS ### VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: For M suffix, use voltage levels indicated in parentheses (), PRR $\leq$ 10 MHz, $t_f$ and $t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR $\leq$ 1 MHz, $t_f$ = $t_f$ = 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. ### FIGURE 1 ### TIBPAL16L8-30M, TIBPAL16R4-30M, TIBPAL16R6-30M, TIBPAL16R8-30M TIBPAL16L8-25C, TIBPAL16R4-25C, TIBPAL16R6-25C, TIBPAL16R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS D3337, FEBRUARY 1984-REVISED AUGUST 1989 High-Performance Operation Propagation Delay M Suffix . . . 30 ns Max - Functionally Equivalent, but Faster than PAL16L8A, PAL16R4A, PAL16R6A, and PAL16R8A - Power-Up Clear on Registered Devices (All Registered Outputs are Set High but Voltage Levels at the Output Pins Go Low) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs | DEVICE | INPUTS | 3-STATE<br>0 OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O PORTS | |---------|--------|----------------------|-------------------------|-----------| | PAL16L8 | 10 | 2 | 0 | 6 | | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | PAL16R6 | 8 | 0 | 6 (3-state) | 2 | | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | ### description These programmable array logic devices feature high speed and a choice of either standard or half-power devices. They combine Advanced Low-Power Schottky<sup>†</sup> technology with proven titanium-tungsten fuses. These devices will provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of "custom" functions and typically result in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. The PAL16' M series is characterized for operation over the full military temperature range of $-55\,^{\circ}\text{C}$ to $125\,^{\circ}\text{C}$ . The PAL16' C series is characterized for operation from $0\,^{\circ}\text{C}$ to $70\,^{\circ}\text{C}$ . TIBPAL16L8' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) TIBPAL16L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) PAL is a registered trademark of Monolithic Memories Incorporated <sup>†</sup>Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. IMPACT is a trademark of Texas Instruments Incorporated. # TIBPAL16R4-30M, TIBPAL16R6-30M, TIBPAL16R8-30M TIBPAL16R4-25C, TIBPAL16R6-25C, TIBPAL16R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS # TIBPAL16R4' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE (TOP VIEW) # M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) TIBPAL16R4' # TIBPAL16R6' M SUFFIX . . . J OR W PACKAGE # TIBPAL16R6' | M | SUFFIX | | FΚ | <b>PACKAGE</b> | |---|--------|--|----|----------------| | С | SUFFIX | | FΝ | PACKAGE | | | | | | | # TIBPAL16R8' M SUFFIX . . . J OR W PACKAGE C SUFFIX . . . J OR N PACKAGE # (TOP VIEW) # TIBPAL16R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) # functional block diagrams (positive logic) # 'PAL16L8 'PAL16R4 → denotes fused inputs # functional block diagrams (positive logic) # 'PAL16R6 'PAL16R8 ∼ denotes fused inputs # TIBPAL16L8-30M, TIBPAL16L8-25C LOW-POWER HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS # TIBPAL16R4-30M, TIBPAL16R4-25C LOW-POWER HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS # TIBPAL16R6-30M, TIBPAL16R6-25C LOW-POWER HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS # TIBPAL16R8-30M, TIBPAL16R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS # TIBPAL16L8-30M, TIBPAL16R4-30M, TIBPAL16R6-30M, TIBPAL16R8-30M LOW-POWER HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|---------| | Input voltage (see Note 1) | . 5.5 V | | Voltage applied to a disabled output (see Note 1) | . 5.5 V | | Operating free-air temperature range | 125°C | | Storage temperature range65 °C to | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. # recommended operating conditions | | PARAMETER | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|------|-----|-----|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | ٧ | | lон | High-level output current | | | | - 2 | mA | | loL | Low-level output current | | | | 12 | mA | | fclock | Clock frequency | | 0 | | 25 | MHz | | | Pulse duration, clock (see Note 2) | High | 15 | | | | | tw | ruise duration, clock (see Note 2) | Low | 20 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 25 | | | ns | | t <sub>h</sub> | Hold time, input or feedback after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperature | | - 55 | | 125 | °C | NOTE 2: The total clock period of CLK high and CLK low must not exceed clock frequency, f<sub>clock</sub>. Minimum pulse durations specified are only for CLK high or CLK low, but not for both simultaneously. # TIBPAL16L8-30M, TIBPAL16R4-30M, TIBPAL16R6-30M, TIBPAL16R8-30M LOW-POWER HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS # electrical characteristics over recommended operating free-air temperature range | PA | RAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |------|-----------|------------------------------------------|-------------------------|------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.5 | V | | VoH | | $V_{CC} = 4.5 V$ , | I <sub>OH</sub> = -2 mA | | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 V,$ | I <sub>OL</sub> = 12 mA | | | 0.25 | 0.4 | V | | | Outputs | V 55V | V- 27V | | | | 20 | _ | | lozh | I/O ports | $V_{CC} = 5.5 V,$ | VO = 2.7 V | | | | 100 | μΑ | | | Outputs | Vcc = 5.5 V, | V- 0.4 V | | | | - 20 | | | lozL | I/O ports | vCC = 5.5 v, | V <sub>O</sub> ≡ 0.4 V | | | | - 250 | μΑ | | | | Vcc = 5.5 V, | V. 55.V. | Pin 1, 11 | | | 0.2 | ^ | | 11 | | vCC = 5.5 v, | V = 5.5 V | All others | | | 0.1 | mA | | | | | | Pin 1, 11 | | | 50 | | | ЧΗ | | $V_{CC} = 5.5 V$ , | $V_I = 2.7 V$ | I/O ports | | | 100 | μΑ | | | | | | All others | | | 20 | | | | | V | V 04V | I/O ports | s | | | | | l IL | | $V_{CC} = 5.5 V,$ | VI = 0.4 V | All others | | | -0.2 | mA | | los‡ | | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 0.5 V | | - 30 | | - 250 | mA | | lcc | | V <sub>CC</sub> = 5.5 V,<br>Outputs open | V <sub>I</sub> = 0, | | | 75 | 105 | mA | # switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|--------|--------|---------------------|-----|------------------|-----|------| | f <sub>max</sub> | | | | 25 | | | MHz | | t <sub>pd</sub> | I, I/O | 0, 1/0 | | | 15 | 30 | ns | | t <sub>pd</sub> | CLK↑ | Q | R1 = 390 $\Omega$ , | | 10 | 20 | ns | | t <sub>en</sub> | OE↓ | Q | $R2 = 750 \Omega,$ | | 15 | 25 | ns | | <sup>t</sup> dis | OE↑ | Q | See Figure 1 | | 10 | 25 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 14 | 30 | ns | | t <sub>dis</sub> | 1, 1/0 | 0, 1/0 | | | 13 | 30 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment degradation. # TIBPAL16L8-25C, TIBPAL16R4-25C, TIBPAL16R6-25C, TIBPAL16R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | |---------------------------------------------------| | Input voltage (see Note 1) | | Voltage applied to a disabled output (see Note 1) | | Operating free-air temperature range | | Storage temperature range65 °C to 150 °C | NOTE 1: These ratings apply except for programming pins during a programming cycle. # recommended operating conditions | | PARAMETER | | MIN | NOM | MAX | UNIT | |-------------------------------|-------------------------------------------|------|------|-----|------|------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | IOH High-level output current | | | | | -3.2 | mA | | lOL | Low-level output current | | | | 24 | mA | | fclock | Clock frequency | | 0 | | 30 | MHz | | | Dutan disease along the Along Oly | High | 10 | | | | | tw | Pulse duration, clock (see Note 2) | Low | 15 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 20 | | | ns | | th | Hold time, input or feedback after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | | 70 | °C | NOTE 2: The total clock period of CLK high and CLK low must not exceed clock frequency, f<sub>clock</sub>. Minimum pulse durations specified are only for CLK high or CLK low, but not for both simultaneously. # TIBPAL16L8-25C, TIBPAL16R4-25C, TIBPAL16R6-25C, TIBPAL16R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™PAL® CIRCUITS # electrical characteristics over recommended operating free-air temperature range | PA | RAMETER | | TEST CON | DITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|-----------|----------------------------|----------------------------|---------|------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.75 V$ , | I <sub>I</sub> = -18 mA | | | | | - 1.5 | ٧ | | VoH | | $V_{CC} = 4.75 V$ , | $I_{OH} = -3.2 \text{ mA}$ | | | 2.4 | 3.3 | | ٧ | | VOL | | $V_{CC} = 4.75 V$ , | I <sub>OL</sub> = 24 mA | | | | 0.35 | 0.5 | ٧ | | | Outputs | V 5 25 V | | | | | | 20 | | | lozh | I/O ports | $V_{CC} = 5.25 V,$ | v <sub>0</sub> = 2.7 v | | | | | 100 | μΑ | | 1 | Outputs | V 5.05.V | V- 0.4.V | | | | | - 20 | | | lozL | I/O ports | $V_{CC} = 5.25 V,$ | v <sub>0</sub> = 0.4 v | | | | | - 250 | μΑ | | | | V 505 V | ., | | Pin 1, 11 | | | 0.1 | mA | | 4 | | $V_{CC} = 5.25 V,$ | V <sub>I</sub> = 5.5 V | | All others | | | 0.1 | IIIA | | | | | ., 07., | | Pin 1, 11 | | | 20 | | | ΉΗ | | $V_{CC} = 5.25 V,$ | VI = 2.7 V | | All others | | | 20 | μΑ | | l <sub>IL</sub> | | $V_{CC} = 5.25 \text{ V},$ | V <sub>1</sub> = 0.4 V | | | | | -0.2 | mA | | lo‡ | | $V_{CC} = 5.25 V$ , | V <sub>O</sub> = 2.25 V | | | - 30 | | -125 | mA | | 1 | | $V_{CC} = 5.25 V$ , | $V_I = 0$ , | | | | 75 | 100 | mA | | Icc | | Outputs open | | | | | 75 | 100 | IIIA | # switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|--------|--------|--------------------|-----|------------------|-----|------| | f <sub>max</sub> | | | | 30 | | | MHz | | t <sub>pd</sub> | I, I/O | 0, 1/0 | ] . | | 15 | 25 | ns | | t <sub>pd</sub> | CLK↑ | Q | $R1 = 500 \Omega,$ | | 10 | 15 | ns | | ten | OE↓ | Q | $R2 = 500 \Omega,$ | | 15 | 20 | ns | | <sup>t</sup> dis | OE↑ | Q | See Figure 1 | | 10 | 20 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | 1 | | 14 | 25 | ns | | t <sub>dis</sub> | I, I/O | 0, 1/0 | 1 | | 13 | 25 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . ## programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 995-5666. <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. # TIBPAL16L8-30M, TIBPAL16R4-30M, TIBPAL16R6-30M, TIBPAL16R8-30M TIBPAL16L8-25C, TIBPAL16R4-25C, TIBPAL16R6-25C, TIBPAL16R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS # PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS VOLTAGE WAVEFORMS SETUP AND HOLD TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES # VOLTAGE WAVEFORMS # VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>, 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: For M suffix, use voltage levels indicated in parentheses (), PRR $\leq$ 10 MHz, $t_r = t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 1 # TIBPAL20L8-7M, TIBPAL20R4-7M, TIBPAL20R6-7M, TIBPAL20R8-7M TIBPAL20L8-5C, TIBPAL20R4-5C, TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS D3353, OCTOBER 1989 **High-Performance Operation:** fmax (no feedback) TIBPAL20R'-5C Series . . . 125 MHz TIBPAL20R'-7M Series . . . 100 MHz fmax (internal feedback) TIBPAL20R'-5C Series . . . 125 MHz TIBPAL20R'-7M Series . . . 100 MHz fmax (external feedback) TIBPAL20R'-5C Series . . . 115 MHz TIBPAL20R'-7M Series . . . 74 MHz Propagation Delay Existing 20-Pin PALs TIBPAL20R'-5C Series . . . 5 ns Max TIBPAL20R'-7M Series . . . 7 ns Max Functionally Equivalent, but Faster than, - Preload Capability on Output Registers Simplifies Testing - Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Security Fuse Prevents Duplication | DEVICE | I INPUTS | 3-STATE<br>O OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS | |----------|----------|----------------------|-------------------------|--------------| | 'PAL20L8 | 14 | 2 | 0 | 6 | | 'PAL20R4 | 12 | 0 | 4 (3-state buffers) | 4 | | 'PAL20R6 | 12 | 0 | 6 (3-state buffers) | 2 | | 'PAL20R8 | 12 | 0 | 8 (3-state buffers) | 0 | # description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT-X™ circuits combine the latest Advanced Low-Power Schottky† technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically results in a more compact circuit board. The TIBPAL20'M series is characterized for operation over the full military temperature range of $-55\,^{\circ}\mathrm{C}$ to 125 °C. The TIBPAL20'C series is characterized from 0 °C to 75 °C. IMPACT-X is a trademark of Texas Instruments Incorporated PAL is a registered trademark of Monolithic Memories Inc. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. TIBPAL20L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) Pin assignments in operating mode PRODUCT PREVIEW documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without hotics. INSTRUMENTS # TIBPAL20R4-7M, TIBPAL20R6-7M, TIBPAL20R8-7M TIBPAL20R4-5C, TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE *IMPACT-X*™ *PAL*® CIRCUITS Pin assignments in operating mode 1 🛮 8 1 🛮 9 1 🛮 10 17 🛮 a 16 Q 15 🛮 Q 14 📗 | 13 OE 21 🛮 Q 20 □ 0 19[ Q # functional block diagrams (positive logic) # TIBPAL20L8 TIBPAL20R4' $\sim$ denotes fused inputs # TIBPAL20R6-7M, TIBPAL20R8-7M TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS # functional block diagrams (positive logic) ## TIBPAL20R6 TIBPAL20R8' $\sim$ denotes fused inputs ### logic diagram (positive logic) INCREMENT 6 4 8 12 16 20 24 28 32 36 (23)FIRST 0 40 80 FUSE NUMBERS (22)120 160 200 ი 240 320 360 (<u>21)</u> I/O 400 440 480 520 600 ₩ 640 680 (<u>20)</u> 1/0 720 760 800 880 (5) ₩ 960 1000 1040 (19)1080 1160 1200 (<u>6)</u> 1240 ℴ 1280 1320 (1<u>8)</u> - 1/0 1360 1400 1480 1560 ₩ 1640 (<u>17)</u> I/O 1680 1720 1760 1840 (8) ₩ 1960 (<u>16)</u> I/O 2000 2040 2080 2160 2240 2280 2320 (15) — 0 2360 2400 2440 2480 (14) 2520 (13) Fuse Number First Fuse Number + Increment Pin numbers shown are for JT and NT packages. # PRODUCT PREVIEW ### logic diagram (positive logic) INCREMENT 8 12 16 20 28 32 36 o 24 (23) FIRST FUSE NUMBERS 40 (2<u>2)</u> L/O 80 120 160 200 240 1 (3) 280 360 400 440 (21) 480 520 560 680 720 (20)760 ın 800 - C1 880 960 1000 (19) Q 1080 ID 1160 -C1 1200 1280 (18) Q 1360 1400 ID 1480 r C1 | 1640 (17) o 1720 ID 1800 -C1 1840 1 (8) 1920 (16) Q 2000 2040 2080 ID 2120 2160 >C1 2240 2280 2320 (<u>15)</u> I/O 2360 2400 2440 2480 (1<u>0)</u> 2520 (14)(13)Fuse Number = First Fuse Number + Increment <>→ ŌE Pin numbers shown are for JT and NT packages # HIGH IMPACT-X™ PAL® CIRCUITS logic diagram (positive logic) INCREMENT 12 16 20 28 32 36 8 (23)FIRST FUSE FUSE 0 NUMBERS 40 80 120 (22) 160 200 **-** C1 360 400 440 (21) 480 **-** C1 560 680 720 (20) 800 840 880 ıD (5) 1000 1040 (19) 1080 ID 1120 1160 1200 (6) 1320 1360 1400 (18) 1440 1520 I (7) 1680 (17) 1720 1800 - C1 1840 I (8) 1890 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 (16) (15) <><u>13)</u> 0E ₽C1 ΙD (14) d PRODUCT PREVIEW 2000 2040 2080 2120 2280 2360 2400 # TIBPAL20L8-7M, TIBPAL20R4-7M, TIBPAL20R6-7M, TIBPAL20R8-7M HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS | absolute m | aximum | ratinge | OVAL | operating | free-air | temperature | range | lunlage | otherwise | (baton | |--------------|------------|---------|------|-----------|----------|-------------|-------|---------|---------------|--------| | absolute III | axiiiiaiii | ratings | OVGI | operamig | n cc-an | temperature | range | lainess | Office AA 12C | noteu | | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-----| | Input voltage (see Note 1) | 5 V | | Voltage applied to a disabled output (see Note 1) | 5 V | | Operating free-air temperature range | 5°C | | Storage temperature range65 °C to 150 | o°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. # recommended operating conditions | | PARAMETER | | | | | MAX | UNIT | |-----------------|-------------------------------------------|------|------|-----|-----|-----|----------| | VCC | Supply voltage | | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | | 0.8 | <b>V</b> | | ЮН | High-level output current | | | | | -2 | mA | | IOL | Low-level output current | | | | | 12 | mA | | fclock | Clock frequency | | 0 | | 100 | MHz | | | | Pulse duration, clock | High | | 5 | | | ns | | tw | ruise duration, clock | Low | | 5 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 7 | | | ns | | | th | Hold time, input or feedback after CLK↑ | | 0 | | | ns | | | TA | Operating free-air temperature | | - 55 | 25 | 125 | °C | | $f_{clock}$ , $t_{w}$ , $t_{su}$ , and $t_{h}$ do not apply for TIBPAL20L8'. # TIBPAL20L8-7M, TIBPAL20R4-7M, TIBPAL20R6-7M, TIBPAL20R8-7M HIGH-PERFORMANCE $IMPACT-X^{TM}$ $PAL^{TM}$ CIRCUITS # electrical characteristics over recommended free-air operating temperature range | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------|---------------------------------------------------------|-----|------|-------|------| | VIK | | $V_{CC} = 4.5 \text{ V}, I_{I} = -18 \text{ mA}$ | | -0.8 | -1.5 | V | | Vон | | $V_{CC} = 4.5 \text{ V}, I_{OH} = -2 \text{ mA}$ | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 \text{ V}, I_{OL} = 12 \text{ mA}$ | | 0.25 | 0.5 | V | | lozh | | $V_{CC} = 5.5 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 100 | μΑ | | 1 | O, Q outputs | $V_{CC} = 5.5 \text{ V}, V_{C} = 0.4 \text{ V}$ | | | - 20 | μΑ | | lozL | I/O ports | νCC = 9.5 v, νO = 0.4 v | | | -0.25 | mA | | l) | | $V_{CC} = 5.5 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 1 | mA | | 1 | I/O ports | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 2.7 V | | 100 | μΑ | | | ЧН | All others | VCC = 5.5 V, VI = 2.7 V | | | 25 | μΑ. | | 1 | I/O ports | V F F V V - 0 4 V | | | -0.1 | A | | l IIL | All others | $V_{CC} = 5.5 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.2 | mA | | los‡ | | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.5 \text{ V}$ | -30 | - 70 | -250 | mA | | 1 | | $V_{CC} = 5.5 \text{ V}, V_{I} = 0,$ | | | 210 | A | | 1cc | | Outputs open, OE at VIH | 1 | | 210 | mA | | Ci | | $f = 1 \text{ MHz}, \qquad V_{\parallel} = 2 \text{ V}$ | | | | pF | | Co | | f = 1 MHz, V <sub>O</sub> = 2 V | | | | pF | | C <sub>clk</sub> | | $f = 1 \text{ MHz}, \qquad V_{CLK} = 2 \text{ V}$ | | | | pF | $<sup>^{\</sup>dagger}$ All typical values are at VCC = 5 V, TA = 25 °C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | MAX | UNIT | |-------------------------------|---------------------------------------------------|--------|--------------------------------------------|-----|-----|------| | | without feedback | | | 100 | | | | <sup>f</sup> max <sup>§</sup> | with internal feedback<br>(counter configuration) | | | 100 | | MHz | | Ī | with external feedback | 1 | P4 200 0 | 74 | | | | <sup>t</sup> pd | 1, 1/0 | 0, 1/0 | R1 = 200 $\Omega$ ,<br>R2 = 200 $\Omega$ , | | | ns | | t <sub>pd</sub> | CLK | Q | | | | ns | | t <sub>en</sub> | OE∤ | Q | See Figure 1 | | | ns | | <sup>t</sup> dis | OE↑ | Q | | | | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | | ns | | t <sub>dis</sub> | 1, 1/0 | 0, 1/0 | | | | ns | $<sup>\</sup>S{\rm See}\ {\rm f}_{\rm max}\ {\rm SPECIFICATIONS}.\ {\rm f}_{\rm max}\ {\rm does}$ not apply for TiBPAL20L8'. <sup>&</sup>lt;sup>‡</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed 1 second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. # TIBPAL20L8-5C, TIBPAL20R4-5C, TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS | absolute maximum | ratings over | onerating free-air | temperature | ranna lunlaee | otherwise noted) | |------------------|--------------|--------------------|-------------|---------------|------------------| | apsolute maximum | raungs over | operating free-air | temperature | range (umess | otherwise noteu) | | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 75°C | | Storage temperature range | 50°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. # recommended operating conditions | | PARAMETER | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|---|------|------|------|------| | Vcc | Supply voltage | | | 4.75 | 5 | 5.25 | ٧ | | VIH | High-level input voltage | | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | | 0.8 | V | | ЮН | High-level output current | | | | -3.2 | mA | | | lOL | Low-level output current | | | | 24 | mA | | | fclock | Clock frequency | | 0 | | 125 | MHz | | | | Pulse duration, clock | High | | 4 | | | ns | | tw | Pulse duration, clock | Low | | 4 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 4 | | | ns | | | th | Hold time, input or feedback after CLK↑ | | 0 | | | ns | | | TA | Operating free-air temperature | | 0 | 25 | 75 | °C | | $f_{clock}$ , $t_{w}$ , $t_{su}$ , and $t_{h}$ do not apply for TIBPAL20L8'. # TIBPAL20L8-5C, TIBPAL20R4-5C, TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS # electrical characteristics over recommended free-air operating temperature range | | PARAMETER | TEST CONDITIONS | MIN TYP <sup>†</sup> MAX | UNIT | |------------------|--------------|-----------------------------------------------------|--------------------------|------| | VIK | | $V_{CC} = 4.75 \text{ V}, I_{I} = -18 \text{ m/s}$ | A -0.8 -1.5 | V | | Voн | | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2$ | 2 mA 2.4 | V | | VOL | | V <sub>CC</sub> = 4.75 V, I <sub>OL</sub> = 24 m/ | A 0.3 0.5 | V | | 1 | O, Q outputs | V F 2F V V 2.7 V | 20 | | | lozh | I/O ports | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | 100 | μΑ | | 1 | O, Q outputs | V F 2F V V 0 4 V | - 20, | | | IOZL | I/O ports | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | -100 | μΑ | | lj | | $V_{CC} = 5.25 \text{ V}, V_{I} = 5.5 \text{ V}$ | 1 | m,A | | lн‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | 25 | μΑ | | 11H <sup>‡</sup> | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | -0.25 | mA | | los§ | | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.5 \text{ V}$ | -30 -70 -130 | mA | | I | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0,$ | 210 | T ^ | | lcc | | Outputs open, OE at VIH | 210 | mA | | Ci | | $f = 1 \text{ MHz}, \qquad V_I = 2 \text{ V}$ | | pF | | Co | | $f = 1 MHz$ , $V_0 = 2 V$ | | pF | | C <sub>clk</sub> | | f = 1 MHz, V <sub>CLK</sub> = 2 V | ′ | pF | $<sup>^{\</sup>dagger}$ All typical values are at VCC = 5 V, TA = 25 °C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | MAX | UNIT | |-------------------|---------------------------|----------|---------------------------------------|-----|-----|--------| | | without feedback | | | 125 | | | | £ & | with internal feedback | 7 | | 125 | | MHz | | fmax <sup>§</sup> | (counter configuration) | 1 | | 125 | | IVIFIZ | | | with external feedback | 7 | | 115 | | ] | | <sup>t</sup> pd | I, I/O | 0, 1/0 | $R1 = 200 \Omega,$ $R2 = 200 \Omega.$ | | 5 | ns | | t <sub>pd</sub> | CLK↑ | Q | | | 4.5 | ns | | | CLK | Internal | · | | 3 | | | <sup>t</sup> pd | CLK | Feedback | See Figure 1 | 1 | 3 | ns | | t <sub>en</sub> | OE↓ | Q | | | 5.5 | ns | | t <sub>dis</sub> | OE† | Q | | | 5.5 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 6.5 | ns | | <sup>t</sup> dis | I, I/O | 0, 1/0 | | | 6.5 | ns | | t <sub>skew</sub> | Skew between registered o | utputs | | | | ns | $<sup>^{\</sup>S}\text{See f}_{max}$ SPECIFICATIONS. $\text{f}_{max}$ does not apply for TIBPAL20L8'. <sup>‡</sup> For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. § Not more than one output should be shorted at a time, and duration of the short circuit should not exceed 1 second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation # TIBPAL20L8-7M, TIBPAL20R4-7M, TIBPAL20R6-7M, TIBPAL20R8-7M TIBPAL20L8-5C, TIBPAL20R4-5C, TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS # programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. # preload procedure for registered outputs (see Note 3) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and Pin 1 at VIL, raise Pin 11 to VIHH. - Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse Pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower Pin 11 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. # preload waveforms (see Note 3) NOTE 3: $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ # TIBPAL20L8-7M, TIBPAL20R4-7M, TIBPAL20R6-7M, TIBPAL20R8-7M TIBPAL20L8-5C, TIBPAL20R4-5C, TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE IMPACT-X PAL® CIRCUITS # fmax SPECIFICATIONS # fmax without feedback, see Figure 1 In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback. Under this condition, the clock period is limited by the sum of the data setup time and the data hold time $(t_{SU}+t_h)$ . However, the minimum $f_{max}$ is determined by the minimum clock period $(t_w high + t_w low)$ . Thus, $f_{\text{max}}$ without feedback = $\frac{1}{(t_{\text{W}} \text{ high} + t_{\text{W}} \text{ low})}$ or $\frac{1}{(t_{\text{SU}} + t_{\text{h}})}$ . FIGURE 1. fmax WITHOUT FEEDBACK # f<sub>max</sub> with internal feedback, see Figure 2 This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop. Thus, $$f_{max}$$ with internal feedback = $\frac{I}{(t_{SU} + t_{pd} CLK - to - FB)}$ . Where tpd CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array. FIGURE 2. fmax WITH INTERNAL FEEDBACK # TIBPAL20L8-7M, TIBPAL20R4-7M, TIBPAL20R6-7M, TIBPAL20R8-7M TIBPAL20L8-5C, TIBPAL20R4-5C, TIBPAL20R6-5C, TIBPAL20R8-5C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS # fmax SPECIFICATIONS # fmax with external feedback, see Figure 3 This configuration is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input and setup time for the external signals $(t_{SU}+t_{pd})$ CLK-to-Q). Thus, $f_{max}$ with external feedback = $\frac{1}{(t_{SU} + t_{Dd} CLK-to-Q)}$ . FIGURE 3. fmax WITH EXTERNAL FEEDBACK FIGURE 4. PROPAGATION DELAY FROM CLK1 to I/O, THRU LOGIC ARRAY # **PRODUCT PREVIEW** # PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR 3-STATE OUTPUTS ## VOLTAGE WAVEFORMS SETUP AND HOLD TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ## VOLTAGE WAVEFORMS PULSE DURATIONS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 10 MHz, $t_{\Gamma} = t_{\Gamma} \leq$ 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. # FIGURE 5 # TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS D3307, OCTOBER 1989 • High-Performance Operation: fmax (no feedback) TIBPAL20R'-7C Series . . . 100 MHz TIBPAL20R'-10M Series . . . 62.5 MHz fmax (internal feedback) TIBPAL20R'-7C Series . . . 100 MHz TIBPAL20R'-10M Series . . . 62.5 MHz fmax (external feedback) TIBPAL20R-7C Series . . . 74 MHz TIBPAL20R'-10M Series . . . 55.5 MHz Propagation Delay TIBPAL20L'-7C . . . 7 ns Max TIBPAL20L'-10M . . . 10 ns Max Functionally Equivalent, but Faster than - Existing 24-Pin PALs - Preload Capability on Output Registers Simplifies Testing - Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Security Fuse Prevents Duplication - Dependable Texas Instruments Quality and Reliability | DEVICE | I INPUTS | 3-STATE<br>O OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS | |----------|----------|----------------------|-------------------------|--------------| | 'PAL20L8 | 14 | 2 | 0 | 6 | | 'PAL20R4 | 12 | 0 | 4 (3-state buffers) | 4 | | 'PAL20R6 | 12 | 0 | 6 (3-state buffers) | 2 | | 'PAL20R8 | 12 | 0 | 8 (3-state buffers) | 0 | # TIBPAL20L8' M SUFFIX . . . JT PACKAGE C SUFFIX . . . JT OR NT PACKAGE (TOP VIEW) 724 VCC ı 23 🗍 📗 22 0 21 1/0 20 1/0 19 1/0 18 1/0 17 1/0 16 1/0 1 🛮 10 15 0 TIBPAL20L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) 14 1 🗆 11 GND 12 NC-No internal connection Pin assignments in operating mode # description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT-X™ circuits combine the latest Advanced Low-Power Schottky¹ technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. All of the register outputs are set to a low level during power-up. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL20' M series is characterized for operation over the full military temperature range of $-55\,^{\circ}$ C to 125 °C. The TIBPAL20' C series is characterized for operation from 0 °C to 75 °C. $\text{IMPACT-}X^{\scriptscriptstyle{\text{\scriptsize{M}}}}$ is a trademark of Texas Instruments Incorporated. PAL® is a registered trademark of Monolithic Memories, Inc. † Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. # TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS # 17 Q 16 1/0 15 1/0 14 | I 13 | OE TIBPAL20R4' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE ij 1 🛮 10 1 🛮 11 GND 12 TIBPAL20R6' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) TIBPAL20R8' M SUFFIX . . . JT PACKAGE C SUFFIX . . . . JT OR NT PACKAGE TIBPAL20R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) Pin assignments in operating mode NC-No internal connection # functional block diagrams (positive logic) # TIBPAL20L8 TIBPAL20R4 $\sim$ denotes fused inputs # functional block diagrams (positive logic) # TIBPAL20R6' TIBPAL20R8' $\sim$ denotes fused inputs # logic diagram (positive logic) INCREMENT (23) FIRST FUSE 0 NUMBERS 40 80 120 FUSE (22)280 400 440 480 760 (<u>20)</u> 1/0 840 1040 (<u>19)</u> —I/O 1120 (<u>18)</u> \_\_I/O 1440 (<u>7)</u> 1680 1720 (<u>17)</u> I/O 1 (9) 2320 (15) — 0 2400 (14) (10) (13) I Fuse Number = First Fuse Number + Increment Pin numbers shown are for JT and NT packages. # logic diagram (positive logic) ### logic diagram (positive logic) CLK (1) INCREMENT (23)FIRST **FUSE** FUSE 0 NUMBERS 40 (<u>22)</u> L/O 120 (21) (20)ID - C1 (5) (19) Q **+**C1 (6) (18) O ID - C1 (17) Q ID C1 1(8) (16) Q . ID 2160 - C1 1 (9) (<u>15)</u> 1/0 (14)(13) Fuse Number = First Fuse Number + Increment <>→ ŌE Pin numbers shown are for JT and NT packages #### logic diagram (positive logic) #### TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE IMPACT-X ™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |-----------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) 5 | 5.5 V | | Operating free-air temperature range | 25°C | | Storage temperature range65°C to 1! | 50°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETER | | | MIN | NOM | MAX | UNIT | |------------------------------------------------------|-------------------------------------------|------|----|------|------|-----|------| | Vcc | Supply voltage | | | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage (see Note 2) | | | 2 | | 5.5 | V | | V <sub>IL</sub> Low-level input voltage (see Note 2) | | | | 0.8 | V | | | | IOH High-level output current | | | | - 2 | mA | | | | lOL | OL Low-level output current | | | | 12 | mA | | | fclock | clock Clock frequency | | 0 | | 62.5 | MHz | | | | Pulse duration, clock (see Note 2) | High | | 8 | | | ns | | tw | ruise duration, clock (see Note 2) | Low | | 8 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | 10 | | | ns | | | th Hold time, input or feedback after CLK↑ | | 0 | | | ns | | | | TA | Operating free-air temperature | | | - 55 | 25 | 125 | °C | $f_{clock}$ , $t_{w}$ , $t_{su}$ , and $t_{h}$ do not apply for TIBPAL20L8'. NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. ## TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M HIGH-PERFORMANCE $IMPACT-X \rightarrow PAL$ CIRCUITS #### electrical characteristics over recommended operating free-air temperature range | PAR | AMETER | | TEST CONDITIO | INS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|--------------|--------------------------|--------------------------------------------------------|----------------------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.5 V$ , | I <sub>I</sub> = -18 mA | | | -0.8 | -1.5 | V | | Voн | | $V_{CC} = 4.5 V$ , | $l_{OH} = -2 \text{ mA}$ | | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 V,$ | I <sub>OL</sub> = 12 mA | | | 0.3 | 0.5 | V | | I‡ | O, Q outputs | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | | 20 | _ | | lozh‡ | I/O ports | vCC = 5.5 v, | v <sub>O</sub> = 2.7 v | | | | 100 | μΑ | | lozi.‡ | O, Q outputs | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | , | | | -20 | _ | | I/O ports | | vCC = 5.5 v, | V <sub>0</sub> = 0.4 V | | | | - 250 | μΑ | | Ц | | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 5.5 V | | | | 1 | mA | | 1 | I/O ports | \/ | $V_{CC} = 5.5 \text{ V}, \qquad V_{I} = 2.7 \text{ V}$ | | 1 | | 100 | ^ | | ЧН | All others | vCC = 5.5 v, | | | | | 25 | μΑ | | η∟ <sup>‡</sup> | | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 0.4 V | | | -0.08 | -0.25 | mA | | los§ | | $V_{CC} = 5 V$ , | $V_0 = 0.5 V$ | | - 30 | - 70 | - 130 | mA | | laa | , | $V_{CC} = 5.5 V$ , | Outputs open | $T_A = 25$ °C and $125$ °C | | 140 | 220 | | | Icc | | $V_1 = 0 V$ , | $\overline{OE} = V_{IH}$ | $T_A = -55$ °C | | | 250 | mA | | Ci | | f = 1 MHz, | V <sub>I</sub> = 2 V | | | 5 | | pF | | Co | | f = 1 MHz, | V <sub>O</sub> = 2 V | | | 6 | | pF | | C <sub>clk</sub> | | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | | 6 | | pF | ## switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) (see Figure 5) | PARAMETER | FROM | то | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|--------------------|------------------------------|------|------------------|-----|------| | | Wit | hout feedback | 62.5 | | | | | f <sub>max</sub> ¶ | With internal feed | back (counter configuration) | 62.5 | | | MHz | | | With e | external feedback | 55.5 | | | | | <sup>t</sup> pd | I, I/O | 0, 1/0 | 3 | 6 | 10 | ns | | <sup>t</sup> pd | CLK↑ | Q | 2 | 4 | 8 | ns | | t <sub>pd</sub> # | CLK↑ | Feedback input | | | 5 | ns | | t <sub>en</sub> | OE↓ | Q | 2 | 4 | 10 | ns | | t <sub>dis</sub> | OE↑ | Q | 2 | 4 | 10 | ns | | t <sub>en</sub> | 1, 1/0 | 0, 1/0 | 3 | 6 | 10 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | 2 | 6 | 10 | ns | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup>I/O leakage is the worst case of IOZL and I<sub>I</sub>L or IOZH and I<sub>I</sub>H, respectively. <sup>§</sup> Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. $<sup>\</sup>P$ See section on $f_{\mbox{max}}$ specifications. <sup>#</sup>This parameter applies to TIBPAL20R4' and TIBPAL20R6' only (see Figure 2 for illustration) and is calculated from the measured fmax with internal feedback in the counter configuration. #### TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE IMPACT-X™ PAI® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 75°C | | Storage temperature range65°C to 1 | 50°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETER | | MIN | NOM | MAX | UNIT | |------------------------------------------------------|-----------------------------------------------------------|------|------|-----|-------|------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | ViH | V <sub>IH</sub> High-level input voltage (see Note 2) | | | | 5.5 | V | | V <sub>IL</sub> Low-level input voltage (see Note 2) | | | | | 0.8 | V | | IOH High-level output current | | | | | - 3.2 | mA | | loL | OL Low-level output current | | | | 24 | mA | | fclock | Clock frequency | | 0 | | 100 | MHz | | | Pulse duration, clock (see Note 2) | High | 5 | | | ns | | <sup>t</sup> w | Low | | 5 | | | ns | | t <sub>su</sub> | t <sub>SU</sub> Setup time, input or feedback before CLK1 | | 7 | | | ns | | th | t <sub>h</sub> Hold time, input or feedback after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | 25 | 75 | °C | $f_{\mbox{clock}},\,t_{\mbox{w}},\,t_{\mbox{su}},\,\mbox{and}\,\,t_{\mbox{h}}$ do not apply for TIBPAL20L8'. NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment. #### TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### electrical characteristics over recommended operating free-air temperature range | PARAMETER | TEST CONDIT | TIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|---------------------------------------------------|----------------------------|------|------------------|-------|------| | VIK | $V_{CC} = 4.75 V,$ | $I_{I} = -18 \text{ mA}$ | | -0.8 | -1.5 | V | | Voн | $V_{CC} = 4.75 V$ , | $I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3.2 | | V | | V <sub>OL</sub> | $V_{CC} = 4.75 V$ , | I <sub>OL</sub> = 24 mA | | 0.3 | 0.5 | V | | lozh <sup>‡</sup> | $V_{CC} = 5.25 V,$ | $V_0 = 2.7 \text{ V}$ | | | 100 | μΑ | | lozL <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$ | $V_0 = 0.4 V$ | | | - 100 | μΑ | | 11 | $V_{CC} = 5.25 \text{ V},$ | $V_{ } = 5.5 \text{ V}$ | | | 0.2 | mA | | lін‡ | $V_{CC} = 5.25 V,$ | $V_{ } = 2.7 \text{ V}$ | | | 25 | μΑ | | I <sub>IL</sub> ‡ | $V_{CC} = 5.25 V,$ | V <sub>I</sub> = 0.4 V | | -0.08 | -0.25 | mA | | los§ | $V_{CC} = 5.25 V,$ | $V_0 = 0.5 V$ | - 30 | - 70 | - 130 | mA | | Icc | $V_{CC} = 5.25 \text{ V},$ $V_{I} = 0 \text{ V},$ | Outputs open | | 160 | 210 | mA | | Ci | f = 1 MHz, | V <sub>I</sub> = 2 V | | 5 | | pF | | Co | f = 1 MHz, | $V_0 = 2 V$ | | 6 | | pF | | C <sub>clk</sub> | f = 1 MHz, | V <sub>CLK</sub> = 2 V | | 6 | | pF | ## switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) (see Figure 6) | PARAMETER | FROM | то | | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|---------------------|----------------|--------------------------|-----|------------------|-----|------| | | With | out feedba | ck | 100 | | | | | f <sub>max</sub> ¶ | With internal feedb | ack (count | er configuration) | 100 | | | MHz | | | With ex | cternal feed | lback | 74 | | | | | | 1.110 | 0.40 | 1 or 2 outputs switching | 3 | 5.5 | 7 | | | <sup>t</sup> pd | I, I/O | 0,1/0 | 8 outputs switching | 3 | 6 | 7.5 | ns | | t <sub>pd</sub> | CLK† | a | | 2 | 4 | 6.5 | ns | | t <sub>pd</sub> # | CLK† | Feedback input | | | | 3 | ns | | t <sub>en</sub> | OE↓ | | Q | 2 | 4 | 7.5 | ns | | tdis | OE† | Q | | 2 | 4 | 7.5 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | 3 | 6 | 9 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | | 2 | 6 | 9 | ns | | t <sub>skew</sub> | Skew betwe | en register | ed outputs | ļ | 0.5 | | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>‡</sup>I/O leakage is the worst case of IOZL and IIL or IOZH and IIH, respectively. <sup>&</sup>lt;sup>§</sup> Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. <sup>¶</sup>See section on f<sub>max</sub> specifications. <sup>#</sup>This parameter applies to TIBPAL20R4' and TIBPAL20R6' only (see Figure 2 for illustration) and is calculated from the measured f<sub>max</sub> with internal feedback in the counter configuration. This parameter is the measurement of the difference between the fastest and slowest tpd (CLK-to-Q) observed when multiple registered outputs are switching in the same direction. # TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### preload procedure for registered outputs (see Note 3) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and Pin 1 at VIL, raise Pin 11 to VIHH. - Step 2. Apply either VII or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse Pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower Pin 11 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. #### preload waveforms (see Note 3) NOTE 3: $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ #### fmax SPECIFICATIONS #### fmax without feedback, see Figure 1 In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback. Under this condition, the clock period is limited by the sum of the data setup time and the data hold time $(t_{SU}+t_h)$ . However, the minimum $f_{max}$ is determined by the minimum clock period $(t_w high + t_w low)$ . Thus, $f_{max}$ without feedback = $\frac{1}{(t_W \text{ high} + t_W \text{ low})}$ or $\frac{1}{(t_{SU} + t_h)}$ . FIGURE 1. fmax WITHOUT FEEDBACK #### fmax with internal feedback, see Figure 2 This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop. Thus, $$f_{max}$$ with internal feedback = $$\frac{1}{(t_{SU} + t_{Dd} CLK - to - FB)}$$ Where tod CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array. FIGURE 2. fmax WITH INTERNAL FEEDBACK #### fmax SPECIFICATIONS #### fmax with external feedback, see Figure 3 This configuration is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input and setup time for the external signals ( $t_{SU} + t_{Dd}$ CLK-to-Q). Thus, $f_{max}$ with external feedback = $\frac{1}{(t_{SU} + t_{pd} CLK - to-Q)}$ FIGURE 3. fmax WITH EXTERNAL FEEDBACK FIGURE 4. PROPAGATION DELAY FROM CLK1 to I/O, THRU LOGIC ARRAY #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR 3-STATE OUTPUTS #### VOLTAGE WAVEFORMS SETUP AND HOLD TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES #### VOLTAGE WAVEFORMS PULSE DURATIONS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS - NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>, 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR ≤ 10 MHz, t<sub>f</sub> and t<sub>f</sub> ≤ 2 ns, duty cycle = 50%. For M suffix use the voltage levels indicated in parentheses. For C suffix, use the voltage levels indicated in brackets []. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. # TIBPAL20L8-10M, TIBPAL20R4-10M, TIBPAL20R6-10M, TIBPAL20R8-10M TIBPAL20L8-7C, TIBPAL20R4-7C, TIBPAL20R6-7C, TIBPAL20R8-7C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### TYPICAL CHARACTERISTICS TA-Free-Air Temperature-°C FIGURE 8 C<sub>L</sub>-Load Capacitance-pF FIGURE 9 #### TYPICAL CHARACTERISTICS #### PROPAGATION DELAY TIME <sup>&</sup>lt;sup>†</sup>Output switching in the same direction (tpLH compared to tpLH/tpHL to tpHL) #### TIBPAL20L8-12M, TIBPAL20R4-12M, TIBPAL20R6-12M, TIBPAL20R8-12M TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS D3336, OCTOBER 1989 High-Performance Operation: fmax (w/o feedback) TIBPAL20R'-10C Series . . . 71.4 MHz TIBPAL20R'-12M Series . . . 62.5 MHz fmax (internal feedback) TIBPAL20R'-10C Series . . . 58.8 MHz TIBPAL20R'-12M Series . . . 52.6 MHz fmax (external feedback) TIBPAL20R'-10C Series . . . 55.5 MHz TIBPAL20R'-12M Series . . . 48 MHz Propagation Delay TIBPAL20L'-10C . . . 10 ns Max TIBPAL20L'-12M . . . 12 ns Max - Functionally Equivalent to, but Faster than, Existing 24-Pin PALs - Preload Capability on Output Registers Simplifies Testing - Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Package Options Include Both Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Security Fuse Prevents Duplication - Dependable Texas Instruments Quality and Reliability | DEVICE | I INPUTS | 3-STATE<br>O OUTPUTS | | | |----------|----------|----------------------|---------------------|---| | 'PAL20L8 | 14 | 2 | 0 | 6 | | 'PAL20R4 | 12 | 0 | 4 (3-state buffers) | 4 | | 'PAL20R6 | 12 | 0 | 6 (3-state buffers) | 2 | | 'PAL20R8 | 12 | 0 | 8 (3-state buffers) | 0 | # TIBPAL20L8' M SUFFIX . . . JT PACKAGE C SUFFIX . . . JT OR NT PACKAGE (TOP VIEW) | - 1 | Ti | U 24 | Þ | Vcc | | |-----|-----|------|--------|-----|--| | ł | ☐ 2 | 23 | $\Box$ | 1 | | | 1 | []3 | 22 | | 0 | | | - 1 | □4 | 21 | | 1/0 | | | - 1 | □5 | 20 | D. | 1/0 | | | - 1 | □6 | 19 | $\Box$ | 1/0 | | | - 1 | □7 | 18 | D. | 1/0 | | | ł | []8 | 17 | | 1/0 | | | - 1 | □9 | 16 | | 1/0 | | | - 1 | | 15 | | 0 | | | 1 | ₫u | 14 | b | l | | | ND | 12 | 2 13 | b | I | | | | | | | | | TIBPAL20L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) NC-No internal connection Pin assignments in operating mode #### description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT-X™ circuits combine the latest Advanced Low-Power Schottky<sup>†</sup> technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are also available for further reduction in board space. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL20'M series is characterized for operation over the full military temperature range of $-55\,^{\circ}$ C to 125 °C. The TIBPAL20'C series is characterized from 0 °C to 75 °C. IMPACT-X is a trademark of Texas Instruments Incorporated PAL is a registered trademark of Monolithic Memories Inc. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. #### TIBPAL20R4-12M, TIBPAL20R6-12M, TIBPAL20R8-12M TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE *IMPACT-X* ™ *PAL*® CIRCUITS #### TIBPAL20R4' M SUFFIX . . . JT PACKAGE C SUFFIX . . . JT OR NT PACKAGE #### (TOP VIEW) #### TIBPAL20R4' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) #### TIBPAL20R6' M SUFFIX . . . JT PACKAGE C SUFFIX . . . JT OR NT PACKAGE #### (TOP VIEW) #### TIBPAL20R6' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE #### (TOP VIEW) #### TIBPAL20R8' M SUFFIX . . . JT PACKAGE C SUFFIX . . . JT OR NT PACKAGE #### (TOP VIEW) #### TIBPAL20R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) Pin assignments in operating mode NC-No internal connection #### functional block diagrams (positive logic) #### TIBPAL20L8 TIBPAL20R4 $\sim$ denotes fused inputs #### functional block diagrams (positive logic) #### TIBPAL20R6' TIBPAL20R8' ✓ denotes fused inputs #### logic diagram (positive logic) INCREMENT (23)FIRST FUSE NUMBERS 40 (22) 160 200 o 400 440 (2<u>1)</u> 1/0 720 760 920 ı (5) 1000 (1<u>9)</u> —I/O 1160 (<u>18)</u> I/O 1680 <u>(17)</u> I/O 1760 2160 (9)r (15) - o (14) (13) Fuse Number = First Fuse Number + Increment Pin numbers shown are for JT and NT packages #### logic diagram (positive logic) CLK (1) INCREMENT -∕-28 36 24 32 (23)FIRST **FUSE** NUMBERS 40 (<u>22)</u> I/O 120 160 200 280 360 (21) 440 480 520 (20)760 960 1000 (19) 1080 1160 1280 1320 1360 (18) a 1400 1440 1520 1 (7) Da 1600 1640 1680 1720 1760 7 (17) a 1840 1920 1960 2000 (16) I/O 2040 2120 2240 2280 2320 (<u>15)</u> I/O 2360 2400 (10) Fuse Number = First Fuse Number + Increment √<mark>(13)</mark> ŌE Pin numbers shown are for JT and NT packages #### logic diagram (positive logic) CLK (1) INCREMENT 'n 4 8 12 16 20 24 28 32 36 (23) FIRST FUSE FUSE 0 NUMBERS 40 80 120 160 (2<u>2)</u> I/O 200 240 280 320 360 400 440 480 1D 520 560 640 640 680 720 760 (20)1D 800 (5) 920 1000 (19) Q 1040 1080 1D 1120 1160 1200 1240 $\mathbf{H}$ 1280 (18) Q 1360 1400 1D 1440 1560 1640 (17) Q 1720 1D 1760 1800 1920 1960 (16) Q 2000 2040 1D 2080 2120 2160 2200 2240 2280 2320 2360 (<u>15)</u> 1/0 2400 2440 2480 2520 (14)(13)Fuse Number = First Fuse Number + Increment → OE Pin numbers shown are for JT and NT packages #### logic diagram (positive logic) #### TIBPAL20L8-12M, TIBPAL20R4-12M, TIBPAL20R6-12M, TIBPAL20R8-12M HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|----------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | to 125°C | | Storage temperature range | to 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETER | | | MIN | NOM | MAX | UNIT | |--------------------------------------------|-----------------------------------------------------------|------|----|------|------|-----|------| | Vcc | Supply voltage | | | 4.5 | 5 | 5.5 | ٧ | | V <sub>IH</sub> | V <sub>IH</sub> High-level input voltage | | | 2 | | 5.5 | ٧ | | VIL | V <sub>IL</sub> Low-level input voltage | | | | | 0.8 | V | | IOH High-level output current | | | | | -2 | mA | | | lOL | I <sub>OL</sub> Low-level output current | | | | | 12 | mA | | fclock | ock Clock frequency | | 0 | | 62.5 | MHz | | | | D. I. I. I. I. | High | | 9 | | | ns | | tw | Pulse duration, clock | Low | | 9 | | | ns | | t <sub>su</sub> | t <sub>SU</sub> Setup time, input or feedback before CLK1 | | 12 | | | ns | | | th Hold time, input or feedback after CLK↑ | | 0 | | | ns | | | | TA | T <sub>A</sub> Operating free-air temperature | | | - 55 | 25 | 125 | °C | $f_{\mbox{clock}},\,t_{\mbox{W}},\,t_{\mbox{su}},\,\mbox{and}\,\,t_{\mbox{h}}$ do not apply for TIBPAL20L8'. ## TIBPAL20L8-12M, TIBPAL20R4-12M, TIBPAL20R6-12M, TIBPAL20R8-12M HIGH-PERFORMANCE $IMPACT-X \rightarrow PAL$ © CIRCUITS #### electrical characteristics over recommended free-air operating temperature range | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|--------------|---------------------------------------------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.5 \text{ V}, I_{I} = -18 \text{ mA}$ | | -0.8 | 1.5 | V | | Voн | | $V_{CC} = 4.5 \text{ V}, I_{OH} = -2 \text{ mA}$ | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 \text{ V}, I_{OL} = 12 \text{ mA}$ | | 0.25 | 0.5 | V | | lozh | | $V_{CC} = 5.5 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 100 | μΑ | | lo- | O, Q outputs | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 20 | μΑ | | lozL | I/O ports | VCC = 5.5 V, VO = 0.4 V | | | -0.25 | mA | | lį | | $V_{CC} = 5.5 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 1 | mA | | 1 | I/O ports | $V_{CC} = 5.5 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 100 | | | ЧН | All others | VCC = 5.5 V, V = 2.7 V | | | 25 | μΑ | | 1 <sub>L</sub> | | $V_{CC} = 5.5 \text{ V}, V_{l} = 0.4 \text{ V}$ | | | -0.25 | mA | | los <sup>‡</sup> | | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.5 \text{ V}$ | - 30 | - 70 | - 130 | mA | | la a | | $V_{CC} = 5.5 V, V_{I} = 0,$ | | | 210 | mA | | Icc | | Outputs open, $\overline{OE}$ at $V_{IH}$ | 1 | | 210 | IIIA | | Ci | | $f = 1 MHz$ , $V_1 = 2 V$ | | 7 | | pF | | Co | | $f = 1 \text{ MHz}, \qquad V_0 = 2 \text{ V}$ | | 8 | | pF | | C <sub>clk</sub> | | $f = 1 \text{ MHz}, \qquad V_{CLK} = 2 \text{ V}$ | | 12 | | pF | ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|-------------------------|--------|---------------------------------------|------|------------------|-----|-------| | | without feedback | | | 62.5 | | | | | ء ء | with internal feedback | 1 | | 52.6 | | | MHz | | fmax § | (counter configuration) | | | 52.6 | | | IVITZ | | | with external feedback | 1 . | | 48 | | | | | t <sub>pd</sub> | I, I/O | 0, 1/0 | $R = 390 \Omega$ , $R = 750 \Omega$ , | 3 | 8 | 12 | ns | | t <sub>pd</sub> | CLK† | Q | See Figure 1 | 2 | 5 | 10 | ns | | t <sub>en</sub> | ŌĒ | Q | | 3 | 8 | 10 | ns | | t <sub>dis</sub> | ŌĒ↑ | Q | | 2 | 8 | 10 | ns | | t <sub>en</sub> | 1, 1/0 | 0, 1/0 | | 3 | 8 | 12 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | | 2 | 8 | 12 | ns | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_{A} = 25 \, ^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed 1 second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. <sup>§</sup>See f<sub>max</sub> SPECIFICATIONS. f<sub>max</sub> does not apply for TIBPAL20L8'. #### TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE /MPACT-X™ PAL® CIRCUITS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | V | |---------------------------------------------------|---| | Input voltage (see Note 1) | V | | Voltage applied to a disabled output (see Note 1) | V | | Operating free-air temperature range | С | | Storage temperature range65 °C to 150 ° | С | NOTE 1: These ratings apply except for programming pins during a programming cycle. #### recommended operating conditions | | PARAMETER | | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------------------------------|------|-----|-----|------|------| | Vcc | /CC Supply voltage | | | 5 | 5.25 | V | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | ЮН | High-level output current | | | | -3.2 | mA | | IOL | Low-level output current | | | | 24 | mA | | fclock | Clock frequency | | 0 | | 71.4 | MHz | | | Pulse duration, clock | High | 7 | | | ns | | tw | ruise duration, clock | Low | 7 | | | ns | | t <sub>su</sub> | t <sub>su</sub> Setup time, input or feedback before CLK1 | | | | | ns | | th | Hold time, input or feedback after CLK† | | | | | ns | | TA | Operating free-air temperature | | | 25 | 75 | °C | $f_{\text{clock}},\,t_{\text{W}},\,t_{\text{SU}},\,\text{and}\,\,t_{\text{h}}$ do not apply for TIBPAL20L8'. ## TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE $IMPACT-X \rightarrow PAL$ CIRCUITS #### electrical characteristics over recommended free-air operating temperature range | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | | |------------------|--------------|---------------------------------------------------------|------|------------------|-------|------|--| | VIK | | $V_{CC} = 4.75 \text{ V}, I_{I} = -18 \text{ mA}$ | | -0.8 | -1.5 | V | | | VoH | | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2 \text{ mA}$ | 2.4 | | | V | | | VOL | | $V_{CC} = 4.75 \text{ V}, I_{OL} = 24 \text{ mA}$ | | 0.3 | 0.5 | V | | | O, Q outputs | | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 20 | • | | | lozh | I/O ports | VCC = 5.25 V, VO = 2.7 V | | | 100 | μΑ | | | 1 | O, Q outputs | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 20 | | | | lozL | I/O ports | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 100 | μΑ | | | l <sub>l</sub> | | $V_{CC} = 5.25 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 0.2 | mA | | | ηн‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 25 | μΑ | | | IIL‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.25 | mA | | | los§ | | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.5 \text{ V}$ | - 30 | - 70 | - 130 | mA | | | laa | | $V_{CC} = 5.25 V, V_{I} = 0,$ | | | 210 | mA | | | Icc | | Outputs open, OE at V <sub>IH</sub> | | | 210 | IIIA | | | Ci | | $f = 1 \text{ MHz}, \qquad V_{\parallel} = 2 \text{ V}$ | | 7 | | рF | | | Co | | $f = 1 MHz, V_O = 2 V$ | | 8 | | pF | | | C <sub>clk</sub> | | $f = 1 \text{ MHz}, \qquad V_{CLK} = 2 \text{ V}$ | | 12 | | рF | | ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|------------------------------------------------|----------|-----------------------------------------|------|------------------|-----|------| | | without feedback | | | 71.4 | | | | | $f_{max}\P$ | with internal feedback (counter configuration) | | | 58.8 | | | MHz | | | with external feedback | ] . | ` | 55.5 | | | | | <sup>t</sup> pd | I, I/O | 0, 1/0 | | 3 | 8 | 10 | ns | | t <sub>pd</sub> | CLK† | Q | R1 = 200 $\Omega$ , R2 = 390 $\Omega$ , | 2 | 5 | 8 | ns | | t <sub>pd</sub> # | CLK† | feedback | See Figure 1 | | | 7 | ns | | t <sub>en</sub> | ŌĒ↓ | Q | | 2 | 6 | 10 | ns | | t <sub>dis</sub> | ŌĒ↑ | Q | | 2 | 6 | 10 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | 3 | 8 | 10 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | | 2 | 8 | 10 | ns | | <sup>t</sup> skew | Skew between registered o | utputs | | | 0.5 | | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \, ^{\circ}\text{C}$ . For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. Not more than one output should be shorted at a time, and duration of the short circuit should not exceed 1 second. See f<sub>max</sub> SPECIFICATIONS. f<sub>max</sub> does not apply for TIBPAL20L8'. <sup>#</sup>This parameter applies to TIBPAL20R4' and TIBPAL20R6' only (see Figure 2 for illustration) and is calculated from the measured f<sub>max</sub> with internal feedback in the counter configuration. ## TIBPAL20L8-12M, TIBPAL20R4-12M, TIBPAL20R6-12M, TIBPAL20R8-12M TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-X™ PAI® CIRCUITS #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### preload procedure for registered outputs (see Note 3) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and Pin 1 at VIL, raise Pin 11 to VIHH. - Step 2. Apply either VII or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse Pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower Pin 11 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. #### preload waveforms (see Note 3) NOTE 3: $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ #### fmax SPECIFICATIONS #### fmax without feedback, see Figure 1 In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback. Under this condition, the clock period is limited by the sum of the data setup time and the data hold time $(t_{SU}+t_h)$ . However, the minimum $f_{max}$ is determined by the minimum clock period $(t_w high + t_w low)$ . Thus, $f_{max}$ without feedback = $\frac{1}{(t_W \text{ high} + t_W \text{ low})}$ or $\frac{1}{(t_{SU} + t_h)}$ . FIGURE 1. fmax WITHOUT FEEDBACK #### fmax with internal feedback, see Figure 2 This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop. Thus, $$f_{\text{max}}$$ with internal feedback = $$\frac{1}{(t_{\text{SU}} + t_{\text{nd}} \text{ CLK-to-FB})}$$ Where tpd CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array. FIGURE 2. fmax WITH INTERNAL FEEDBACK #### fmax SPECIFICATIONS #### fmax with external feedback, see Figure 3 This configuration is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input and setup time for the external signals $(t_{SU} + t_{Dd} \ CLK-to-Q)$ . Thus, $f_{\mbox{max}}$ with external feedback $= \frac{1}{(t_{\mbox{Su}} + t_{\mbox{pd}} \mbox{ CLK-to-Q})}$ . FIGURE 3. fmax WITH EXTERNAL FEEDBACK FIGURE 4. PROPAGATION DELAY FROM CLK1 to I/O, THRU LOGIC ARRAY #### PARAMETER MEASUREMENT INFORMATION **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS ≈ 3.3 V ۷он - t<sub>dis</sub> V<sub>OL</sub> + 0.5 V OH-0.5 V - NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>, 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. WAVEFORM 1 **WAVEFORM 2** (See Note B) S1 OPEN S1 CLOSED (See Note B) - C. All input pulses have the following characteristics: PRR $\leq$ 10 MHz, $t_r$ and $t_f \leq$ 2 ns, duty cycle = 50%. For M suffix, use the voltage levels indicated in parentheses ( ). For C suffix, use the voltage levels indicated in brackets [ ]. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. #### TYPICAL CHARACTERISTICS FIGURE 9 #### TYPICAL CHARACTERISTICS #### PROPAGATION DELAY TIME #### TIBPAL20L8-20M, TIBPAL20R4-20M, TIBPAL20R6-20M, TIBPAL20R8-20M TIBPAL20L8-15C, TIBPAL20R4-15C, TIBPAL20R6-15C, TIBPAL20R8-15C HIGH PERFORMANCE IMPACT TM PAL® CIRCUITS D2920, JUNE 1986-REVISED AUGUST 1989 - High Performance: fmax (w/o feedback) TIBPAL20R' C series . . . 45 MHz TIBPAL20R' M series . . . 41.6 MHz - High Performance . . . 45 MHz Min - Functionally Equivalent to, but Faster than, PAL20L8, PAL20R4, PAL20R6, PAL20R8 - Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Preload Capability on Output Registers Simplifies Testing - Package Options Include Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Reduced ICC of 180 mA Max | DEVICE | I INPUTS | 3-STATE<br>O OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS | |----------|----------|----------------------|-------------------------|--------------| | 'PAL20L8 | 14 | 2 | . 0 | 6 | | 'PAL20R4 | 12 | 0 | 4 (3-state buffers) | 4 | | 'PAL20R6 | 12 | 0 | 6 (3-state buffers) | 2 | | 'PAL20R8 | 12 | 0 | 8 (3-state buffers) | 0 | #### description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT™ circuits combine the latest Advanced Low-Power Schottky† technology with proven titanium-tungsten fuses to provide reliable, high performance substitutes for conventional TTL logic. Their programmability allows for quick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are also available for further reduction in board space. TIRPAL 20LS M SUFFIX . . . JT OR W PACKAGE C SUFFIX . . . JT OR NT PACKAGE TIBPAL20L8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE NC-No internal connection Pin assignments in operating mode Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL20'M series is characterized for operation over the full military temperature range of -55°C to 125 °C. The TIBPAL20'C is characterized from 0 °C to 75 °C. IMPACT is a trademark of Texas Instruments Incorporated PAL is a registered trademark of Monolithic Memories Inc. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. #### TIBPAL20R4-20M, TIBPAL20R6-20M, TIBPAL20R8-20M TIBPAL20R4-15C, TIBPAL20R6-15C, TIBPAL20R8-15C HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS #### TIBPAL20R4 M SUFFIX . . . JT OR W PACKAGE C SUFFIX . . . JT OR NT PACKAGE (TOP VIEW) CLK 1 U24 VCC ] [ 2 | [ 3 23 1 22 1/0 21 1/0 20 a 19 Q 18 D Q 17 Q 16 1/0 1 □10 15 1/0 14 🗍 1 1 🛮 11 GND 12 13 OE (TOP VIEW) TIBPAL20R4 M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE TIBPAL20R6' M SUFFIX . . . JT OR W PACKAGE C SUFFIX . . . JT OR NT PACKAGE (TOP VIEW) TIBPAL20R6 M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) TIBPAL20R8' M SUFFIX . . . JT OR W PACKAGE C SUFFIX . . . JT OR NT PACKAGE TIBPAL20R8' M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) Pin assignments in operating mode NC-No internal connection #### functional block diagrams (positive logic) #### TIBPAL20L8' TIBPAL20R4 $\sim$ denotes fused inputs #### functional block diagrams (positive logic) #### TIBPAL20R6 TIBPAL20R8' $\sim$ denotes fused inputs #### logic diagram (positive logic) INCREMENT 20 ∕6 8 12 16 28 32 36 (23)FIRST FUSE NUMBERS 80 120 160 (22)200 360 (21) — I/O 440 480 520 600 640 680 (20) — I/O 720 840 (<u>5)</u> 920 960 1000 (1<u>9)</u> —I/O 1040 1120 1160 1200 1320 1360 1400 1440 1480 1520 ₩ 1600 (<u>17)</u> I/O 1680 1800 1880 ₩ 1920 1960 (<u>16)</u> I/O 2040 2080 2120 2160 (9) 2200 ₩ 2240 (15) - O 2400 2480 (14) (10) (13) Fuse Number = First Fuse Number + Increment Pin numbers shown are for JT and NT packages #### logic diagram (positive logic) INCREMENT \_^ 20 24 28 32 36 1,2 16 8 (23)FIRST **FUSE** NUMBERS 40 (2<u>2)</u> 1/0 120 200 280 ₩ 320 360 (<u>21)</u> I/O 480 560 640 680 720 (20)760 10 800 880 ı<sup>(5)</sup> 960 1040 (19)1D 1120 1160 1200 1 (<u>6)</u> 1240 1320 (18)1400 1D 1440 bc1 1520 1560 1640 (17)1720 1D 1760 1800 1840 1880 (<u>16)</u> 1/0 2000 2040 2080 2120 2160 1(9) ₩ 2240 2280 (<u>15</u>)<sub>I/O</sub> 2320 2360 2400 2480 (10) (14)1(11) ++++ Fuse Number = First Fuse Number + Increment <13) OE Pin numbers shown are for JT and NT packages #### logic diagram (positive logic) INCREMENT 32 8 12 16 20 28 36 (23)FIRST **FUSE** NUMBERS 40 (22) 120 1D 160 240 280 (21) 400 1D 520 560 600 720 (20) 1D 800 C1 1000 1040 (19)1080 1D 1120 1200 (6), P<sub>1280</sub> 1320 (18)1400 1D 1440 bc₁ 1520 I (7) 1680 (17) 1720 1D 1800 I (8) 1960 2000 (16) 1D 2080 2120 2160 1 (9) 2200 2280 (15)2360 1D 2400 2440 2480 (14)<><u>13)</u> 0E Fuse Number = First Fuse Number + Increment Pin numbers shown are for JT and NT packages # TIBPAL20L8-20M, TIBPAL20R4-20M, TIBPAL20R6-20M, TIBPAL20R8-20M TIBPAL20L8-15C, TIBPAL20R4-15C, TIBPAL20R6-15C, TIBPAL20R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | ٧ | |--------------------------------------|---------------------|----| | Input voltage (see Note 1) | 5.5 | ٧ | | Voltage applied to a disabled output | see Note 1) | ٧ | | Operating free-air temperature range | M suffix | ,C | | • | C suffix 0°C to 75° | ,C | | Storage temperature range | | ,C | NOTE 1: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions | | DADAMETED | | | -20M | | -15C | | | UNIT | |-----------------|-------------------------------------------|------|-----|------|------|------|-----|------|------| | | PARAMETER | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vcc | Supply voltage | | | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | 2 | | 5.5 | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | ЮН | High-level output current | | | | - 2 | | | -3.2 | mA | | loL | Low-level output current | | | | 12 | | | 24 | mA | | fclock | Clock frequency | | 0 | | 41.6 | 0 | | 45 | MHz | | | Pulse duration, clock | High | 12 | | | 10 | | | ns | | tw | ruise duration, clock | Low | 12 | | | 12 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK1 | | 20 | 10 | | 15 | 10 | | ns | | th | Hold time, input or feedback after CLK↑ | | 0 | | | 0 | | | ns | | TA | Operating free-air temperature | | -55 | | 125 | 0 | | 75 | °C | $f_{clock},\,t_{w},\,t_{su},\,$ and $t_{h}$ do not apply for TIBPAL20L8'. ### TIBPAL20L8-20M, TIBPAL20R4-20M, TIBPAL20R6-20M, TIBPAL20R8-20M HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### electrical characteristics over recommended free-air operating temperature range | P | ARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|--------------|---------------------------------------------------------------------------------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.5 \text{ V}, I_{I} = -18 \text{ mA}$ | | -0.8 | - 1.5 | V | | Vон | | $V_{CC} = 4.5 \text{ V}, I_{OH} = -2 \text{ mA}$ | 2.4 | 3.2 | | V | | VOL | | $V_{CC} = 4.5 \text{ V}, I_{OL} = 12 \text{ mA}$ | | 0.25 | 0.5 | V | | lozh | | $V_{CC} = 5.5 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 100 | μΑ | | 1 | O, Q outputs | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 20 | μΑ | | lozL | I/O ports . | v <sub>CC</sub> = 5.5 v, v <sub>O</sub> = 0.4 v | | | -0.25 | mA | | 4 | | $V_{CC} = 5.5 \text{ V}, \qquad V_{I} = 5.5 \text{ V}$ | | | 1 | mA | | лн‡ | I/O ports | $V_{CC} = 5.5 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 100 | | | | All others | $\sqrt{CC} = 5.5 \text{ V}, \qquad \sqrt{1} = 2.7 \text{ V}$ | | | 25 | μΑ | | I <sub>IL</sub> ‡ | | $V_{CC} = 5.5 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.25 | mA | | los§ | | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.5 \text{ V}$ | - 30 | - 70 | -250 | mA | | Icc | | $V_{CC} = 5.5 \text{ V}, \qquad V_{I} = 0,$ Outputs open, $\overline{OE}$ at $V_{IH}$ | | 120 | 180 | mA | ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|------------------|--------|-------------------------------------------|------|------------------|-----|--------| | f <sub>max</sub> ¶ | with feedback | | | 28.5 | 40 | _ | MHz | | 'max ' | without feedback | | | 41.6 | 50 | | IVITIZ | | tpd | I, I/O | 0, 1/0 | | | 12 | 20 | ns | | t <sub>pd</sub> | CLK↑ | Q | $R_1 = 390 \Omega$ , $R_2 = 750 \Omega$ , | | 8 | 15 | ns | | t <sub>en</sub> | ŌĒ | Q | See Figure 1 | | 10 | 20 | ns | | <sup>t</sup> dis | ŌĒ↑ | Q | | | 8 | 20 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 12 | 25 | ns | | t <sub>dis</sub> | 1, 1/0 | 0, 1/0 | | | 12 | 20 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $<sup>^{\</sup>dagger}$ All typical values are V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. Set Vo at 0.5 V to avoid test equipment ground degradation. $<sup>\</sup>P_{f_{max}}$ (with feedback) = $\frac{1}{t_{su} + t_{pd}}$ (CLK to Q) $f_{max}$ (without feedback) = $\frac{1}{t_{w} + t_{w}}$ low f<sub>max</sub> does not apply for TIBPAL20L8' ### TIBPAL20L8-15C, TIBPAL20R4-15C, TIBPAL20R6-15C, TIBPAL20R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### electrical characteristics over recommended free-air operating temperature range | | PARAMETER | TEST CONDITIONS | MIN TYP <sup>†</sup> MAX | UNIT | |-------------------|--------------|----------------------------------------------------------------------------------|--------------------------|------| | VIK | | $V_{CC} = 4.75 \text{ V}, I_{I} = -18 \text{ mA}$ | -0.8 -1.5 | V | | Voн | | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2 \text{ mA}$ | 2.4 | ٧ | | VOL | | $V_{CC} = 4.75 \text{ V}, I_{OL} = 24 \text{ mA}$ | 0.3 0.5 | ٧ | | 1 | O, Q outputs | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | 20 | μΑ | | lozh | I/O ports | VCC = 5.25 V, VO = 2.7 V | 100 | μΑ | | 1 - | O, Q outputs | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | - 20 | μΑ | | IOZL | I/O ports | v <sub>CC</sub> = 5.25 v, v <sub>O</sub> = 0.4 v | -0.25 | mA | | Ц | | $V_{CC} = 5.25 \text{ V}, V_{I} = 5.5 \text{ V}$ | 0.1 | mΑ | | ЧH <sup>‡</sup> | | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | 25 | μΑ | | I <sub>IL</sub> ‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | -0.25 | mA | | los§ | | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.5 \text{ V}$ | -30 -70 -130 | mA | | lcc | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0,$ Outputs open, $\overline{OE}$ at $V_{IH}$ | 120 180 | mA | ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|------------------|--------|---------------------------------------|-----|------------------|-----|--------| | , ( | with feedback | | | 37 | 40 | | MHz | | fmax¶ | without feedback | | | 45 | 50 | | IVITIZ | | t <sub>pd</sub> | I, I/O | 0, 1/0 | | | 12 | 15 | ns | | t <sub>pd</sub> | CLK† | Q | $R_1 = 200 \Omega, R_2 = 390 \Omega,$ | | 8 | 12 | ns | | t <sub>en</sub> | ŌĒ | Q | See Figure 1 | | 10 | 15 | ns | | t <sub>dis</sub> | ŌĒ↑ | Q | | | 8 | 12 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 12 | 18 | ns | | tdis | 1, 1/0 | 0, 1/0 | | | 12 | 15 | ns | $<sup>^{\</sup>dagger}AII$ typical values are at VCC = 5 V, TA = 25 °C. fmax does not apply for TIBPAL20L8' $<sup>^{\</sup>dagger}$ All typical values are V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. $<sup>\</sup>P_{\text{fmax}} \text{ (with feedback) } = \frac{1}{t_{\text{su}} + t_{\text{pd}} \text{ (CLK to Q)}} \cdot f_{\text{max}} \text{ (without feedback) } = \frac{1}{t_{\text{w}} \text{ high } + t_{\text{w}} \text{ low}}$ # TIBPAL20L8-20M, TIBPAL20R4-20M, TIBPAL20R6-20M, TIBPAL20R8-20M TIBPAL20L8-15C, TIBPAL20R4-15C, TIBPAL20R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### preload procedure for registered outputs (see Note 2) The output registers of the TIBPAL20R' can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 V and pin 1 at VII, raise pin 13 to VIHH. - Step 2. Apply either VII or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. ### preload waveforms (see Notes 2 and 3) NOTES: 2. Pin numbers shown are for JT and NT packages only. If chip carrier socket adapter is not used, pin numbers must be changed accordingly. 3. $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ # TIBPAL20L8-20M, TIBPAL20R4-20M, TIBPAL20R6-20M, TIBPAL20R8-20M TIBPAL20L8-15C, TIBPAL20R4-15C, TIBPAL20R6-15C, TIBPAL20R8-15C HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. ### PARAMETER MEASUREMENT INFORMATION HIGH-LEVEL #### 15 V CONTROL 1.5 V (low-level - [0.3 V] (0) enabling) tPZL-€0.5 V ≈ 3.3 V WAVEFORM 1 S1 CLOSED == VOL (See Note B) tPZH. ۷он **WAVEFORM 2** 1.5 V S1 OPEN 0.5 V (See Note B) ≈n v **VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** ### VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES - NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: For M suffix, use voltage levels indicated in parentheses (), PRR $\leq$ 10 MHz, $t_r = t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR $\leq$ 1 MHz, $t_r = t_f =$ 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 1 - [3.5 V] (3 V) ### TIBPAL20L8-25C, TIBPAL20R4-25C, TIBPAL20R6-25C, TIBPAL20R8-25C LOW-POWER HIGH PERFORMANCE IMPACT™ PAL® CIRCUITS D2920, MAY 1987-REVISED AUGUST 1989 Low-Power, High Performance Reduced I<sub>CC</sub> of 105 mA Max fmax: Without Feedback . . . 33 MHz Min With Feedback . . . 25 MHz Min tnd . . . 25 ns Max - Direct Replacement for PAL20L8A, PAL20R4A, PAL20R6A, and PAL20R8A with at Least 50% Reduction in Power - Preload Capability on Output Registers Simplifies Testing - Power-Up Clear on Registered Devices (All Registered Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Package Options Include Plastic and Ceramic Chip Carriers in Addition to Plastic and Ceramic DIPs - Dependable Texas Instruments Quality and Reliability | DEVICE | I INPUTS | 3-STATE<br>O OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS | |----------|----------|----------------------|-------------------------|--------------| | 'PAL20L8 | 14 | 2 | 0 | 6 | | 'PAL20R4 | 12 | 0 | 4 (3-state buffers) | 4 | | 'PAL20R6 | 12 | 0 | 6 (3-state buffers) | 2 | | 'PAL20R8 | 12 | 0 | 8 (3-state buffers) | 0 | #### description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT™ circuits combine the latest Advanced Low-Power Schottky<sup>†</sup> technology TIBPAL20L8' FN PACKAGE (TOP VIEW) NC-No internal connection Pin assignments in operating mode with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are also available for further reduction in board space. In many cases, these low-power devices are fast enough to be used where the high-speed or "A" devices are used. From an overall system level, this can amount to a significant reduction in power consumption, with no sacrifice in speed. All of the output registers are set to a low level during power-up, but the voltage levels at the output pins stay high. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL20'C series is characterized from 0°C to 75°C. IMPACT is a trademark of Texas Instruments Incorporated PAL is a registered trademark of Monolithic Memories Inc. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. ### TIBPAL20R4-25C, TIBPAL20R6-25C, TIBPAL20R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS NC-No internal connection Pin assignments in operating mode ### functional block diagrams (positive logic) ### TIBPAL20L8 TIBPAL20R4 $\sim$ denotes fused inputs ### functional block diagrams (positive logic) ### TIBPAL20R6' TIBPAL20R8 ◆ denotes fused inputs ### logic diagram (positive logic) INCREMENT (23)FIRST FUSE NUMBERS 40 80 120 160 (22)240 280 400 440 (21) - 1/0 800 1360 (<u>18)</u> I/O 1560 1640 1680 1720 (<u>17)</u> <sub>I/O</sub> 2160 (<u>9)</u> 2320 2360 (<u>15)</u> o 2440 (14) (13) Pin numbers shown are for JT and NT packages. #### logic diagram (positive logic) INCREMENT 20 12 16 24 28 32 36 1<sup>(2)</sup>C (23) FIRST FUSE 0 40 80 NUMBERS (2<u>2)</u> -- 1/0 120 200 240 360 (<u>21)</u> I/O 440 480 520 600 680 (20)ID 800 840 -C1 880 960 1040 (19)1080 ID 1120 1160 - C1 , (<u>6)</u> r 1240 1280 1320 -1360 (18) ıъ 1440 **-** C1 1520 1600 1640 1680 1720 (17)ID 1760 C1 1840 1(8) 1880 1920 1960 2000 (<u>16)</u> 1/0 2040 2080 2120 1(9) 2200 ₩ 2240 2280 2320 <u>(15)</u> I∕O 2360 2400 2440 2480 (1<u>0)</u>r (14)<>13) OE Pin numbers shown are for JT and NT packages. ## TIBPAL20L8-25C, TIBPAL20R4-25C, TIBPAL20R6-25C, TIBPAL20R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------------------|---------------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | . 0°C to 75°C | | Storage temperature range | 65°C to 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions | | PARAMETER | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------|------|---|------|-----|------|------| | Vcc | Supply voltage | | | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | | 0.8 | V | | ЮН | High-level output current | | | | | -3.2 | mA | | lOL | Low-level output current | | | | 24 | mA | | | fclock | Clock frequency | | | 0 | | 33 | MHz | | | Pulse duration, clock | High | | 15 | | | ns | | t <sub>w</sub> | ruise duration, clock | Low | | 15 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK↑ | | | 25 | | | ns | | th | Hold time, input or feedback after CLK↑ | | 0 | | | ns | | | TA | Operating free-air temperature | | | 0 | | 75 | °C | $f_{clock}$ , $t_w$ , $t_{su}$ , and $t_h$ do not apply for TIBPAL20L8'. ### TIBPAL20L8-25C, TIBPAL20R4-25C, TIBPAL20R6-25C, TIBPAL20R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### electrical characteristics over recommended free-air operating temperature range | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|--------------|----------------------------------------------------------------------------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.75 \text{ V}, I_{I} = -18 \text{ mA}$ | | -0.8 | -1.5 | ٧ | | Voн | | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3.3 | | ٧ | | VOL | | $V_{CC} = 4.75 \text{ V}, I_{OL} = 24 \text{ mA}$ | | 0.3 | 0.5 | ٧ | | la- | O, Q outputs | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 20 | μΑ | | lozh | I/O ports | VCC = 5.25 V, VO = 2.7 V | | | 100 | μΑ. | | | O, Q outputs | V <sub>CC</sub> = 5.25 V, V <sub>O</sub> = 0.4 V | | | - 20 | μА | | IOZL | I/O ports | VCC = 5.25 V, VO = 0.4 V | | | -0.25 | mA | | lį | 1 | $V_{CC} = 5.25 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 0.1 | mA | | ЧH <sup>‡</sup> | | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 20 | μΑ | | I <sub>IL</sub> ‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.2 | mA | | los§ | | $V_{CC} = 5.25 \text{ V}, V_{O} = 0$ | - 30 | - 70 | - 130 | mA | | Icc | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0,$ Outputs open, $\overline{OE}$ at $V_{IH}$ | | 75 | 105 | mA | ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|------------------|--------|-------------------------------------------|-----|------------------|-----|--------| | ٠ ( | with feedback | | | 25 | 40 | | MHz | | f <sub>max</sub> ¶ | without feedback | 1 | | 33 | 50 | | IVITIZ | | t <sub>pd</sub> | I, I/O | 0, 1/0 | | 3 | 14 | 25 | ns | | t <sub>pd</sub> | CLK† | Q | $R_1 = 200 \Omega$ , $R_2 = 390 \Omega$ , | 2 | 10 | 15 | ns | | t <sub>en</sub> | ŌĒ | Q | C <sub>L</sub> = 50 pF, See Figure 1 | 2 | 8 | 15 | ns | | <sup>t</sup> dis | ŌĒ↑ | Q | | 2 | 8 | 15 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | 3 | 15 | 25 | ns | | <sup>t</sup> dis | I, I/O | 0, 1/0 | | 3 | 15 | 25 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed 1 second. $<sup>^{\</sup>dagger} \text{All typical values are at V}_{CC} = 5 \text{ V, T}_{A} = 25 ^{\circ} \text{C.}$ $^{\dagger} \text{f}_{max} \text{ (with feedback)} = \frac{1}{t_{su} + t_{pd} \text{ (CLK to Q)}} \text{, f}_{max} \text{ (without feedback)} = \frac{1}{t_{w} \text{ high } + t_{w} \text{ low}}$ fmax does not apply for TIBPAL20L8' ### TIBPAL20L8-25C, TIBPAL20R4-25C, TIBPAL20R6-25C, TIBPAL20R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. ### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS - NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_{r}=t_{f}=2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. FIGURE 1 ## TIBPAL20L8-25C, TIBPAL20R4-25C, TIBPAL20R6-25C, TIBPAL20R8-25C LOW-POWER HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### preload procedure for registered outputs (see Note 2) The output registers of the TIBPAL20R' can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 V and pin 1 at VII, raise pin 13 to VIHH. - Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. ### preload waveforms (see Notes 2 and 3) NOTES: 2. Pin numbers shown are for JT and NT packages only. If chip carrier socket adapter is not used, pin numbers must be changed accordingly. 3. $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ $V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V.}$ # TIBPAL20L8-15CNL, TIBPAL20R4-15CNL, TIBPAL20R6-15CNL, TIBPAL20R8-15CNL TIBPAL20L8-25CNL, TIBPAL20R4-25CNL, TIBPAL20R4-25CNL, TIBPAL20R8-25CNL HIGH-PERFORMANCE IMPACT ™PAL® CIRCUITS D3095, JANUARY 1988-REVISED AUGUST 1989 High Performance: f<sub>max</sub>(w/o feedback) TIBPAL20R' -15 Series . . . 45 MHz TIBPAL20R' -25 Series . . . 33 MHz - -15CNL Devices are Direct Replacements for MMI PAL20L8BCNL, PAL20R4BCNL, PAL20R6BCNL, and PAL20R8BCNL - -25CNL Devices are Direct Replacements for MMI PAL20L8B-2CNL, PAL20R4B-2CNL, PAL20R6B-2CNL, and PAL20R8B-2CNL - Power-up Clear on Registered Devices (All Registered Outputs are Set Low, but Voltage Levels at the Output Pins Go High) - Preload Capability on Output Registers Simplifies Testing | DEVICE | I INPUTS | 3-STATE<br>Q OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS | |----------|----------|----------------------|-------------------------|--------------| | 'PAL20L8 | 14 | 2 | 0 | 6 | | 'PAL20R4 | 12 | 0 | 4 (3-state buffers) | 4 | | 'PAL20R6 | 12 | 0 | 6 (3-state buffers) | 2 | | 'PAL20R8 | 12 | 0 | 8 (3-state buffers) | 0 | ### ordering information Devices with the MMI chip-carrier pin-out shown here may be ordered by using the indicated part number with the NL suffix. Do not include the package suffix (FN). ### description These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT™ circuits combine the latest Advanced Low-Power Schottky† technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are also available for further reduction in board space. IMPACT is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Monolithic Memories Inc. †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. ## TIBPAL20L8' . . . FN PACKAGE (TOP VIEW) ## TIBPAL20R4' ... FN PACKAGE (TOP VIEW) ### TIBPAL20R6' . . . FN PACKAGE (TOP VIEW) ### TIBPAL20R8' . . . FN PACKAGE (TOP VIEW) NC-No internal connection ### description (continued) Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. The TIBPAL20' CNL series is characterized from 0°C to 75°C. ### functional block diagrams (positive logic) ### functional block diagrams (positive logic) #### TIBPAL20R6 TIBPAL20R8 $\sim$ denotes fused inputs ### TIBPAL20L8-15CNL, TIBPAL20L8-25CNL HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### logic diagram (positive logic) INCREMENT (27)FIRST FUSE 0 NUMBERS 40 80 120 FUSE (26)400 (25) — I/O 560 680 (<u>24)</u> — I/O 760 ลกก 1040 (<del>23)</del> 1/0 1240 (2<u>2)</u> -- 1/0 1440 (<u>9)</u> 1640 1720 (21)(10) (20)- 1/0 2120 (17) (16) ### TIBPAL20R4-15CNL, TIBPAL20R4-25CNL HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### TIBPAL20R6-15CNL, TIBPAL20R6-25CNL HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS #### logic diagram (positive logic) INCREMENT 6 8 12 20 24 28 32 36 (27) FIRST **FUSE** NUMBERS 40 (26)120 160 - 1/0 200 · (3) 320 360 400 (25)ID 480 +c1 560 1(4) 640 680 720 (24)ID 800 - C1 880 ı <sup>(6)</sup>D 920 -9 1000 (23) Q 1 - 0 1080 lın. - C1 1200 , (7) 1280 (22) Q 1360 1400 in 1480 1560 1640 (21) Q 1720 ID 1800 - C1 1840 1880 1920 1960 2000 (20) Q 2040 2080 ID 2120 2160 4c1 ₩ (17) (<u>18)</u> I/O (12) (13) 2200 2280 2320 2360 2400 2440 2480 #### logic diagram (positive logic) CLK (1) INCREMENT 28 20 24 32 36 16 12 (27)FIRST FUSE 0 NUMBERS 40 80 120 FUSE (26) 160 200 240 280 - C1 (25)440 ID. 480 520 - C1 560 600 680 720 760 (24)ID 840 880 920 960 1040 (23)1080 ın 1160 > C1 (7) 1280 1320 1360 (22)1400 1440 1480 ID C1 1560 1640 1680 1720 (21) ID 1760 C1 1840 (10)1960 2000 2040 (20) ID 2080 2120 2160 **≥**C1 2200 2280 2320 (18) 2360 ID 2440 ⊳ C1 2480 (17)<<u>√(16)</u> <del>O</del>E # TIBPAL20L8-15CNL, TIBPAL20R4-15CNL, TIBPAL20R6-15CNL, TIBPAL20R8-15CNL TIBPAL20L8-25CNL, TIBPAL20R4-25CNL, TIBPAL20R8-25CNL HIGH-PERFORMANCE $IMPACT \ ^{\text{TM}} \ PAL^{\otimes}$ CIRCUITS ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |--------------------------------------------------|---------------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disable output (see Note 1) | 5.5 V | | Operating free-air temperature range | . 0°C to 75°C | | Storage temperature range | 65°C to 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions | | | | | -25CNL | | | -15CNL | | | |-----------------|-------------------------------------------|------|-----|--------|------|------|--------|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | ViH | High-level input voltage | | 2 | | 5.5 | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | Іон | High-level output current | | | | -3.2 | | | -3.2 | mA | | loL | Low-level output current | | | | 24 | | | 24 | mA | | fclock | Clock frequency | | 0 | | 33 | 0 | | 45 | MHz | | | Pulse duration, clock | High | 15 | | | 10 | | | ns | | t <sub>w</sub> | ruise duration, clock | Low | 15 | | | 12 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before CLK1 | | 25 | | | 15 | 10 | | ns | | th | Hold time, input or feedback after CLK1 | | 0 | | | 0 | | | ns | | TA | Operating free-air temperature | | | | 75 | 0 | | 75 | °C | <sup>†</sup>fclock, tw, tsu, and th do not apply for TIBPAL20L8'. ### electrical characteristics over recommended free-air operating temperature range | PARAMETER | | TEGT COMPLETIONS | | -15CNL | | | | |-------------------|--------------|----------------------------------------------------------------------------------|-----|--------|-------|------|--| | | | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | | | VIK | | $V_{CC} = 4.75 \text{ V}, I_{I} = -18 \text{ mA}$ | | -0.8 | -1.5 | V | | | VoH | | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2 \text{ mA}$ | 2.4 | | | V | | | VOL | | V <sub>CC</sub> = 4.75 V, I <sub>OL</sub> = 24 mA | | 0.3 | 0.5 | V | | | | O, Q outputs | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 20 | ^ | | | lozh | I/O ports | vCC = 5.25 v, vO = 2.7 v | | | 100 | μА | | | 1 | O, Q outputs | V 505 V V 04 V | | | - 20 | μΑ | | | lozL | I/O ports | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | -0.25 | mA | | | 11 | | $V_{CC} = 5.25 \text{ V}, V_{J} = 5.5 \text{ V}$ | | | 0.1 | mA | | | ηн‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 25 | μΑ | | | I <sub>IL</sub> ‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.25 | mA | | | los§ | | $V_{CC} = 5.25 \text{ V}, V_{O} = 0$ | -30 | - 70 | - 130 | mA | | | lcc | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0,$ Outputs open, $\overline{OE}$ at $V_{IH}$ | | 120 | 180 | mA | | ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | 70 | TEGT CONDITIONS | | | | | |--------------------|------------------|-------------------------------|-------------------------------------------|-----------------|-----|------------------|--------| | | | METER FROM TO TEST CONDITIONS | | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | | . 1 | With feedback | | | 37 | 40 | | MHz | | f <sub>max</sub> ¶ | Without feedback | 1 | | 45 | 50 | | IVITIZ | | t <sub>pd</sub> | I, I/O | 0, 1/0 | | | 12 | 15 | ns | | t <sub>pd</sub> | CLK↑ | Q | $R_1 = 200 \Omega$ , $R_2 = 390 \Omega$ , | | 8 | 12 | ns | | t <sub>en</sub> | ŌĒ | Q | C <sub>L</sub> = 50 pF, See Figure 1 | | 10 | 15 | ns | | <sup>t</sup> dis | ŌĒ↑ | Q | | | 8 | 12 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | | 12 | 18 | ns | | t <sub>dis</sub> | 1, 1/0 | 0, 1/0 | | | 12 | 15 | ns | $<sup>^{\</sup>dagger}$ All typical values are at VCC = 5 V, TA = 25 °C. $^{\ddagger}$ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed 1 second. $<sup>\</sup>label{eq:fmax} ^{\dagger} \text{All typical values are at V}_{CC} = 5 \text{ V, T}_{A} = 25 \text{ °C.} \\ \P_{fmax} \text{ (with feedback)} = \frac{1}{t_{su} + t_{pd} \text{ (CLK to Q)}} \text{ '} f_{max} \text{ (without feedback)} = \frac{1}{t_{w} \text{ high } + t_{w} \text{ low}}$ fmax does not apply for TIBPAL20L8' ### TIBPAL20L8-25CNL, TIBPAL20R4-25CNL TIBPAL20R6-25CNL, TIBPAL20R8-25CNL HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### electrical characteristics over recommended free-air operating temperature range | PARAMETER | | TEST CONDITIONS | | -25CNL | | | |-------------------|--------------|---------------------------------------------------------------------------------------|-----|------------------|-------|------| | | | TEST CONDITIONS | MiN | TYP <sup>†</sup> | MAX | UNIT | | VIK | | $V_{CC} = 4.75 \text{ V}, I_1 = -18 \text{ mA}$ | | -0.8 | - 1.5 | ٧ | | ∨он | | $V_{CC} = 4.75 \text{ V}, I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3.3 | | ٧ | | VOL | | $V_{CC} = 4.75 \text{ V}, I_{OL} = 24 \text{ mA}$ | | 0.3 | 0.5 | ٧ | | lozu | O, Q outputs | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 20 | μΑ | | lozh | I/O ports | VCC = 5.25 V, VO = 2.7 V | | | μ^ | | | 1 | O, Q outputs | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 20 | μΑ | | lozL | I/O ports | VCC = 5.25 V, VO = 0.4 V | | | -0.25 | mA | | Ŋ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 0.1 | mA | | ¹IH‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 20 | μΑ | | I <sub>IL</sub> ‡ | | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.2 | mA | | los§ | | $V_{CC} = 5.25 \text{ V}, V_{O} = 0$ | -30 | - 70 | -130 | mA | | lcc | | $V_{CC} = 5.25 \text{ V}, V_I = 0,$ Outputs open, $\overline{\text{OE}}$ at $V_{IH}$ | | 75 | 105 | mA | ## switching characteristics over recommended operating free-air temperature range (unless otherwise | DADAMETED | 50014 | | TEST COMPLITIONS | -25CNL | | | | |------------------|------------------|--------|---------------------------------------|--------|------------------|-----|--------| | PARAMETER | FROM TO | | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | | . ( | With feedback | | | 25 | 40 | | MHz | | fmax¶ | Without feedback | 1 | | 33 | 50 | | IVITIZ | | <sup>t</sup> pd | 1, 1/0 | 0, 1/0 | | 3 | 14 | 25 | ns | | <sup>t</sup> pd | CLK† | Q | $R_1 = 200 \Omega, R_2 = 390 \Omega,$ | 2 | 10 | 15 | ns | | t <sub>en</sub> | ŌĒ | a | C <sub>L</sub> = 50 pF, See Figure 1 | 2 | 8 | 15 | ns | | <sup>t</sup> dis | ŌĒ↑ | α. | | 2 | 8 | 15 | ns | | t <sub>en</sub> | I, I/O | 0, 1/0 | | 3 | 15 | 25 | ns | | <sup>t</sup> dis | 1, 1/0 | 0, 1/0 | | 3 | 15 | 25 | ns | $<sup>^{\</sup>dagger}AII$ typical values are at VCC = 5 V, TA = 25 °C. $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed 1 second. $<sup>\</sup>P_{f_{max}}$ (with feedback) = $\frac{1}{t_{su} + t_{pd}}$ (CLK to Q) ' $f_{max}$ (without feedback) = $\frac{1}{t_w \text{ high } + t_w \text{ low}}$ fmax does not apply for TIBPAL20L8'. # TIBPAL20L8-15CNL, TIBPAL20R4-15CNL, TIBPAL20R6-15CNL, TIBPAL20R8-15CNL TIBPAL20R8-25CNL, TIBPAL20R4-25CNL, TIBPAL20R4-25CNL, TIBPAL20R6-25CNL, TIBPAL20R8-25CNL HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### preload procedure for registered outputs (see Note 2) The output registers of the TIBPAL20R' can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 V and pin 1 at VIL, raise pin 13 to VIHH. - Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse pin 1, clocking in preload data. - Step 4. Remove output voltage, then-lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. ### preload waveforms (see Notes 2 and 3) - NOTES: 2. Pin numbers shown are for JT and NT packages only. If chip carrier socket adapter is not used, pin numbers must be changed accordingly. - 3. $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns.}$ V<sub>IHH</sub> = 10.25 V to 10.75 V. # TIBPAL20L8-15CNL, TIBPAL20R4-15CNL, TIBPAL20R6-15CNL, TIBPAL20R8-15CNL TIBPAL20L8-25CNL, TIBPAL20R4-25CNL, TIBPAL20R8-25CNL HIGH-PERFORMANCE IMPACT™ PAL® CIRCUITS ### programming information TIMING INPLIT Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. ### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS - NOTES: A. C. includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_{f} = t_{f} = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. FIGURE 1 D2943, OCTOBER 1986-REVISED AUGUST 1989 - Second Generation PAL Architecture - Choice of Operating Speeds TIBPAL22V10AC . . . 25 ns Max TIBPAL22V10AM . . . 30 ns Max TIBPAL22V10C . . . 35 ns Max - Increased Logic Power Up to 22 Inputs and 10 Outputs - Increased Product Terms Average of 12 per Output - Variable Product Term Distribution Allows More Complex Functions to be Implemented - Each Output is User Programmable for Registered or Combinatorial Operation, Polarity, and Output Enable Control - TTL-Level Preload for Improved Testability - Extra Terms Provide Logical Synchronous Set and Asynchronous Reset Capability - Fast Programming, High Programming Yield, and Unsurpassed Reliability Ensured Using Ti-W Fuses - AC and DC Testing Done at the Factory Utilizing Special Designed-In Test Features - Dependable Texas Instruments Quality and Reliability - Package Options Include Plastic and Ceramic Dual-In-Line Packages and Chip Carriers - Functionally Equivalent to AMDs AMPAL22V10 and AMPAL22V10A NC-No internal connection Pin assignments in operating mode #### description The TIBPAL22V10 and TIPPAL22V10A are programmable array logic devices featuring high speed and functional equivalency when compared to presently available devices. They are implemented with the familiar sum-of-products (AND-OR) logic structure featuring the new concept "Programmable Output Logic Macrocell". These IMPACT™ circuits combine the latest Advanced Low-Power Schottky technology with proven titanium-tungsten fuses to provide reliable high-performance substitutes for conventional TTL logic. These devices contain up to 22 inputs and 10 outputs. They incorporate the unique capability of defining and programming the architecture of each output on an individual basis. Outputs may be registered or nonregistered and inverting or noninverting as shown in the output logic macrocell diagram. The ten potential outputs are enabled through the use of individual product terms. IMPACT is a trademark of Texas Instruments Incorporated. Further advantages can be seen in the introduction of variable product term distribution. This technique allocates from 8 to 16 logical product terms to each output for an average of 12 product terms per output. This variable allocation of terms allows far more complex functions to be implemented than in previously available devices. Circuit design is enhanced by the addition of a synchronous set and an asynchronous reset product term. These functions are common to all registers. When the synchronous set product term is a logic 1, the output registers are loaded with a logic 1 on the next low-to-high clock transition. When the asynchronous reset product term is a logic 1, the output registers are loaded with a logic 0. The output logic level after set or reset depends on the polarity selected during programming. Output registers can be preloaded to any desired state during testing. Preloading permits full logical verification during product testing. With features such as programmable output logic macrocells and variable product term distribution, the TIBPAL22V10 and TIBPAL22V10A offer quick design and development of custom LSI functions with complexities of 500 to 800 equivalent gates. Since each of the ten output pins may be individually configured as inputs on either a temporary or permanent basis, functions requiring up to 21 inputs and a single output or down to 12 inputs and 10 outputs are possible. A power-up clear function is supplied that forces all registered outputs to a predetermined state after power is applied to the device. Registered outputs selected as active-low power-up with their outputs high. Registered outputs selected as active-high power-up with their outputs low. A single security fuse is provided on each device to discourage unauthorized copying of fuse patterns. Once blown, the verification circuitry is disabled and all other fuses will appear to be open. The M suffix devices are characterized for operation over the full military temperature range of -55 °C to 125 °C. The C suffix devices are characterized for operation from 0 °C to 75 °C. ### logic diagram (positive logic) FIRST ASYNCHRONOUS RESET NUMBER MACRO CELL - 22 CELL 880 P = 5811 924 MACRO 1452 P = 5812 P = 5813 MACRO -20 2112 P = 5814 P = 5815 Di: CELL P = 5817 CELL - 18 P = 5819 MACRO 4268 -Di P - 5821 MACRO CELL 4840 P = 5823 4884 CELL 5324 5368 MACRO CELL SYNCHRONOUS SET (TO ALL REGISTERS) ### functional block diagram (positive logic) $\sim$ denotes fused inputs ### output logic macrocell diagram # TIBPAL22V10AM, TIBPAL22V10C, TIBPAL22V10AC HIGH-PERFORMANCE IMPACT™ PROGRAMMABLE ARRAY LOGIC REGISTER FEEDBACK, REGISTERED, ACTIVE-LOW OUTPUT I/O FEEDBACK, COMBINATIONAL, ACTIVE-LOW OUTPUT I/O FEEDBACK, COMBINATIONAL, ACTIVE-HIGH OUTPUT #### MACROCELL FEEDBACK AND OUTPUT FUNCTION TABLE | FUSE S | SELECT | FEEDBACK AND OUTPUT CONFIGURATION | | | | | | | | |--------|--------|-----------------------------------|-----------------------------------|-------------|--|--|--|--|--| | S1 | so | FEEDBACK AND | TEEDBACK AND COTFOT CONTIGURATION | | | | | | | | 0 | 0 | Register feedback | Registered | Active low | | | | | | | 0 | 1 | Register feedback | Registered | Active high | | | | | | | 1 | 0 | I/O feedback | Combinational | Active low | | | | | | | 1 | 1 | I/O feedback | Combinational | Active high | | | | | | <sup>0 =</sup> unblown fuse, 1 = blown fuse ## FIGURE 1. RESULTANT MACROCELL FEEDBACK AND OUTPUT LOGIC AFTER PROGRAMMING #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | V | |---------------------------------------------------|---| | Input voltage (see Note 1) | V | | Voltage applied to a disabled output (see Note 1) | V | | Operating free-air temperature range: M suffix | С | | C suffix 0°C to 75°C | С | | Storage temperature range65°C to 150°C | С | NOTE 1: These ratings apply except for programming pins during a programming cycle or during a pre-load cycle. S1 and S0 are select-function fuses as shown in the output logic macrocell diagram. # TIBPAL22V10AM HIGH-PERFORMANCE IMPACT™ PROGRAMMABLE ARRAY LOGIC # recommended operating conditions | | | | TIBP | TIBPAL22V10AM | | | | |-----------------|------------------------------|-----------------------------------|------|---------------|-----|------|--| | | | | MIN | NOM | MAX | UNIT | | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | ٧ | | | VIH | High-level input voltage | | 2 | | 5.5 | > | | | VIL | Low-level input voltage | | | | 0.8 | V | | | ЮН | High-level output current | | | | - 2 | mA | | | loL | Low-level output current | | | | 12 | mA | | | fclock | Clock frequency f | | | | 22 | MHz | | | | D. 1 | Clock high or low | 20 | | | | | | tw | Pulse duration | Asynchronous Reset high or low | 30 | | | ns | | | | | Input | 25 | | | | | | ١. | Coton tions before shalls | Feedback | 25 | | | | | | t <sub>su</sub> | Setup time before clock? | Synchronous Set | 25 | | | ns | | | | | Asynchronous Reset low (inactive) | 30 | | | | | | th | Hold time, input, set, or fe | edback after clock1 | 0 | | | ns | | | TA | Operating free-air temperat | Operating free-air temperature | | | | °C | | #### electrical characteristics over recommended operating free-air temperature range | 0404445750 | TEGT COMPUTIONS | | TIBPAL22V10AM | | | | |-----------------|---------------------------------------------------------------------|------|---------------|-------|------|--| | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | | | VIK | $V_{CC} = 4.5 \text{ V}, I_{\parallel} = -18 \text{ mA}$ | | | -1.2 | V | | | Voн | $V_{CC} = 4.5 \text{ V}, I_{OH} = -2 \text{ mA}$ | 2.4 | 3.5 | | V | | | V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V}, I_{OL} = 12 \text{ mA}$ | | 0.25 | 0.5 | ٧ | | | lozh | $V_{CC} = 5.5 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 0.1 | mA | | | Any output | V FFV V- 04V | | | - 100 | _ | | | OZL Any I/O | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 250 | μΑ | | | կ | $V_{CC} = 5.5 \text{ V}, V_{I} = 5.5 \text{ V}$ | | | 1 | mA | | | ĺН | $V_{CC} = 5.5 \text{ V}, V_{I} = 2.7 \text{ V}$ | | | 25 | μΑ | | | IIL III | $V_{CC} = 5.5 \text{ V}, V_{I} = 0.4 \text{ V}$ | | | -0.25 | mA | | | los§ | $V_{CC} = 5.5 \text{ V}, V_{O} = 0.5 \text{ V}$ | - 30 | | - 90 | mA | | | lcc | $V_{CC} = 5.5 \text{ V}, V_{I} = \text{GND}, \text{Outputs open}$ | | 120 | 180 | mA | | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | TIBP | UNIT | | | |--------------------|----------------|-----|--------------------|------|------------------|-----|-----| | PARAMETER | FROM | | TEST CONDITIONS | MIN | TYP <sup>‡</sup> | MAX | ONT | | f <sub>max</sub> † | With feedback | | R1 = 390 Ω, | 22 | | | MHz | | <sup>t</sup> pd | 1, 1/0 | 1/0 | | | 15 | 30 | ns | | tpd | I, I/O (reset) | Q | | | 15 | 35 | ns | | t <sub>pd</sub> | Clock | Q | $R2 = 750 \Omega,$ | | 10 | 20 | ns | | t <sub>en</sub> | 1, 1/0 | Q | See Figure 2 | | 15 | 30 | ns | | tdis | 1, 1/0 | Q | | | 15 | 30 | ns | $<sup>^{\</sup>dagger}f_{\text{max}}$ and $f_{\text{clock}}$ (with feedback) = $\frac{1}{t_{\text{su}} + t_{\text{pd}}}$ (CLK to Q) , $f_{\text{max}}$ and $f_{\text{clock}}$ without feedback can be calculated as $f_{\text{max}}$ and Not more than one output should be shorted at a time and the duration of the short circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test problems caused by test equipment ground degradation. $f_{clock}$ (without feedback) = $\frac{r}{t_{W} \text{ high } + t_{W} \text{ low}}$ <sup>&</sup>lt;sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. # TIBPAL22V10C, TIBPAL22V10AC HIGH-PERFORMANCE IMPACT™ PROGRAMMABLE ARRAY LOGIC ## recommended operating conditions | | | | TIB | PAL22V | 10C | TIBP | AL22V1 | OAC | UNIT | | |--------|--------------------------------|-----------------------------------|------|--------|------|------|--------|------|------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | ONIT | | | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.25 | V | | | VIH | High-level input voltage | | 2 | | 5.5 | 2 | | 5.5 | ٧ | | | VIL | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | | ЮН | High-level output current | | | | -3.2 | - | | -3.2 | mA | | | loL | Low-level output current | | | 16 | | | 16 | mA | | | | fclock | Clock frequency <sup>†</sup> | | | 18 | | | 28.5 | MHz | | | | | Pulse duration | Clock high or low | 25 | | | 15 | | | ns | | | tw | ruise duration | Asynchronous Reset high or low | 35 | | | 25 | | | | | | | | Input | 30 | | | 20 | | | | | | ١. | C-+ | Feedback | 30 | | | 20 | | | | | | tsu | Setup time before clock1 | Synchronous Set | 30 | | | 20 | | | ns | | | | ' | Asynchronous Reset low (inactive) | 35 | | | 25 | | | | | | th | Hold time, input, set, or fe | edback after clock† | 0 | | | 0 | | | ns | | | TA | Operating free-air temperature | | | | 75 | 0 | | 75 | °C | | ## electrical characteristics over recommended operating free-air temperature range | DADA | METER | TEST CONDITIONS | | TIBPAL22V10C | | | TIBE | AL22V1 | OAC | UNIT | | |----------------|------------|---------------------------------------------------|-----------------------------------|--------------|------------------|------|-------|------------------|------|-------|----| | PARA | IVIETEN | | | MIN | TYP <sup>‡</sup> | MAX | MIN | TYP <sup>‡</sup> | MAX | UNIT | | | VIK | | $V_{CC} = 4.75 V$ , | $I_{\parallel} = -18 \text{ m/s}$ | ١ | | | -1.2 | | | -1.2 | ٧ | | Voн | | $V_{CC} = 4.75 V$ , | $I_{OH} = -3.2$ | mA | 2.4 | 3.5 | | 2.4 | 3.5 | | V | | VOL | | $V_{CC} = 4.75 V$ , | $I_{OL} = 16 \text{ m/s}$ | ١ | | 0.35 | 0.5 | | 0.35 | 0.5 | ٧ | | lozh | | $V_{CC} = 5.25 V,$ | $V_0 = 2.7 V$ | | | | 0.1 | | | 0.1 | mA | | 1 | Any output | V 5 25 V | V 0.4 V | | | | - 100 | | | -100 | μΑ | | lozL | Any I/O | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.4 \text{ V}$ | | | - 250 | | | - 250 | μΑ | | | | l <sub>l</sub> | | $V_{CC} = 5.25 V$ , | V <sub>I</sub> = 5.5 V | | | | 1 | | | 1 | mA | | ΊΗ | | $V_{CC} = 5.25 \text{ V},$ | $V_1 = 2.7 V$ | | | | 25 | | | 25 | μΑ | | IIL | | $V_{CC} = 5.25 V$ , | $V_1 = 0.4 \ V$ | | | | -0.25 | | | -0.25 | mA | | los§ | | $V_{CC} = 5.25 V$ , | $V_0 = 0.5 V$ | | -30 | | - 90 | -30 | | - 90 | mA | | lcc | | $V_{CC} = 5.25 \text{ V},$ | $V_I = GND,$ | Outputs open | | 120 | 180 | | 120 | 180 | mA | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | DADAMETED | FROM TO | TEST | TIBPAL22V10C | | | TIBE | UNIT | | | | |------------------|----------------|------|--------------------|-----|------------------|------|------|------------------|-----|------| | PARAMETER | | 10 | CONDITIONS | MIN | TYP <sup>‡</sup> | MAX | MIN | TYP <sup>‡</sup> | MAX | UNIT | | fmax † | With feedback | | | 18 | | | 28.5 | | | MHz | | <sup>t</sup> pd | 1, 1/0 | I/O | ] | | 15 | 35 | | 15 | 25 | ns | | t <sub>pd</sub> | I, I/O (reset) | Q | $R1 = 300 \Omega,$ | | 15 | 40 | | 15 | 30 | ns | | t <sub>pd</sub> | Clock | Q | $R2 = 390 \Omega,$ | | 10 | 25 | | 10 | 15 | ns | | t <sub>en</sub> | 1, 1/0 | Q | See Figure 2 | | 15 | 35 | | 15 | 25 | ns | | <sup>t</sup> dis | 1, 1/0 | Q | 1 | | 15 | 35 | | 15 | 25 | ns | $<sup>\</sup>frac{1}{f_{\text{max}} \text{ and } f_{\text{clock}} \text{ (with feedback)}} = \frac{1}{t_{\text{su}} + t_{\text{pd}} \text{ (CLK to Q)}}, f_{\text{max}} \text{ and } f_{\text{clock}} \text{ without feedback can be calculated as } f_{\text{max}} \text{ and } f_{\text{clock}} \text{ without feedback}$ <sup>§</sup>Not more than one output should be shorted at a time and the duration of the short circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test problems caused by test equipment ground degradation. $f_{clock}$ (without feedback) = $\frac{1}{t_W \text{ high } + t_W \text{ low}}$ $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. # TIBPAL22V10AM, TIBPAL22V10C, TIBPAL22V10AC HIGH-PERFORMANCE *IMPACT*™ PROGRAMMABLE ARRAY LOGIC ## preload procedure for registered outputs (see Note 2) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and pin 1 at VII, raise pin 13 to VIHH. - Step 2. Apply either VII or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. #### preload waveforms (see Notes 2 and 3) - NOTES: 2. Pin numbers shown are for JT and NT packages only. If chip carrier socket adapter is not used, pin numbers must be changed accordingly - 3. $t_d = t_{SU} = t_W = 100 \text{ ns to } 1000 \text{ ns. } V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V}.$ # TIBPAL22V10AM, TIBPAL22V10C, TIBPAL22V10AC HIGH-PERFORMANCE IMPACT™ PROGRAMMABLE ARRAY LOGIC #### power-up reset Following power-up, all registers are reset to zero. The output level depends on the polarity selected during programming. This feature provides extra flexibility to the system designer and is especially valuable in simplifying state-machine initialization. To ensure a valid power-up reset, it is important that the VCC's rise be monotonic. Following power-up reset, a low-to-high clock transition must not occur until all applicable input and feedback setup times are met. #### power-up reset waveforms <sup>†</sup> This is the power-up reset time and applies to registered outputs only. The values shown are from characterization data. #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. <sup>&</sup>lt;sup>‡</sup>This is the setup time for input or feedback. #### PARAMETER MEASUREMENT INFORMATION TIMING INPUT t<sub>su</sub> [0.3 V] (0) DATA INPUT [0.3 V] (0) **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES # VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS NOTES: A. $C_1$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: For M suffix, use the voltage levels indicated in parentheses (), PRR $\leq$ 10 MHz, $t_r$ and $t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR $\leq$ 1 MHz, $t_r = t_f =$ 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be fused for testing. FIGURE 2 - Second-Generation PAL Architecture - Choice of Operating Speeds TIBPAL22V10-15C . . . 15 ns Max TIBPAL22V10-20M . . . 20 ns Max - Increased Logic Power up to 22 Inputs and 10 Outputs - Increased Product Terms Average of 12 per Output - Variable Product Term Distribution Allows More Complex Functions to be Implemented - Each Output Is User Programmable for Registered or Combinatorial Operation, Polarity, and Output Enable Control - . Power-Up Clear on Registered Outputs - TTL-Level Preload for Improved Testability - Extra Terms Provide Logical Synchronous Set and Asynchronous Reset Capability - Fast Programming, High Programming Yield, and Unsurpassed Reliability Ensured Using Ti-W Fuses - AC and DC Testing Done at the Factory Utilizing Special Designed-In Test Features - Dependable Texas Instruments Quality and Reliability - Package Options Include Plastic and Ceramic Dual-In-Line Packages and Chip Carriers #### M SUFFIX . . . JT PACKAGE C SUFFIX . . . NT PACKAGE (TOP VIEW) M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) NC—No internal connection Pin assignments in operating mode # description The TIBPAL22V10-15C and TIBPAL22V10-20M are programmable array logic devices featuring high speed and functional equivalency when compared to presently available devices. They are implemented with the familiar sum-of-products (AND-OR) logic structure featuring the new concept "Programmable Output Logic Macrocell". These IMPACT-X<sup>TM</sup> circuits combine the latest Advanced Low-Power Schottky technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. These devices contain up to 22 inputs and 10 outputs. They incorporate the unique capability of defining and programming the architecture of each output on an individual basis. Outputs may be registered or nonregistered and inverting or noninverting as shown in the output logic macrocell diagram. The ten potential outputs are enabled through the use of individual product terms. Further advantages can be seen in the introduction of variable product term distribution. This technique allocates from 8 to 16 logical product terms to each output for an average of 12 product terms per output. This variable allocation of terms allows far more complex functions to be implemented than in previously available devices. IMPACT-X is a trademark of Texas Instruments Incorporated. # TIBPAL22V10-20M, TIBPAL22V10-15C HIGH-PERFORMANCE *IMPACT-X*™ PROGRAMMABLE ARRAY LOGIC # description (continued) Circuit design is enhanced by the addition of a synchronous set and an asynchronous reset product term. These functions are common to all registers. When the synchronous set product term is a logic 1, the output registers are loaded with a logic 1 on the next low-to-high clock transition. When the asynchronous reset product term is a logic 1, the output registers are loaded with a logic 0. The output logic level after set or reset depends on the polarity selected during programming. Output registers can be preloaded to any desired state during testing. Preloading permits full logical verification during product testing. With features such as programmable output logic macrocells and variable product term distribution, the TIBPAL22V10' offers quick design and development of custom LSI functions with complexities of 500 to 800 equivalent gates. Since each of the ten output pins may be individually configured as inputs on either a temporary or permanent basis, functions requiring up to 21 inputs and a single output or down to 12 inputs and 10 outputs are possible. A power-up clear function is supplied that forces all registered outputs to a predetermined state after power is applied to the device. Registered outputs selected as active-low power-up with their outputs high. Registered outputs selected as active-high power-up with their outputs low. A single security fuse is provided on each device to discourage unauthorized copying of fuse patterns. Once blown, the verification circuitry is disabled and all other fuses will appear to be open. The M suffix devices are characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The C suffix devices are characterized for operation from 0°C to 75°C. # TIBPAL22V10-20M, TIBPAL22V10-15C HIGH-PERFORMANCE *IMPACT-X*™ PROGRAMMABLE ARRAY LOGIC # logic diagram (positive logic) Fuse Number = First Fuse Number + Increment Inside each MACROCELL the "P" fuse is the polarity fuse and the "R" fuse is the register fuse. # functional block diagram (positive logic) $\sim$ denotes fused inputs # TIBPAL22V10-20M, TIBPAL22V10-15C HIGH-PERFORMANCE *IMPACT-X*™ PROGRAMMABLE ARRAY LOGIC # output logic macrocell diagram # TIBPAL22V10-20M, TIBPAL22V10-15C HIGH-PERFORMANCE *IMPACT-X*™ PROGRAMMABLE ARRAY LOGIC REGISTER FEEDBACK, REGISTERED, ACTIVE-LOW OUTPUT REGISTER FEEDBACK, REGISTERED, ACTIVE-HIGH OUTPUT I/O FEEDBACK, COMBINATIONAL, ACTIVE-LOW OUTPUT I/O FEEDBACK, COMBINATIONAL, ACTIVE-HIGH OUTPUT | FUSE S | ELECT | FEEDBACK AND OUTPUT CONFIGURATION | | | | | | | | |--------|-------|-----------------------------------|-----------------------------------|-------------|--|--|--|--|--| | S1 | S0 | FEEDBACK AND | FEEDBACK AND OUTFUT CONFIGURATION | | | | | | | | 0 | 0 | Register feedback | Registered | Active low | | | | | | | 0 | 1 | Register feedback | Registered | Active high | | | | | | | 1 | 0 | I/O feedback | Combinational | Active low | | | | | | | 1 | 1 | I/O feedback | Combinational | Active high | | | | | | 0 = unblown fuse, 1 = blown fuse S1 and S0 are select-function fuses as shown in the output logic macrocell diagram. FIGURE 1. RESULTANT MACROCELL FEEDBACK AND OUTPUT LOGIC AFTER PROGRAMMING # PRODUCT PREVIEW # TIBPAL22V10-20M HIGH-PERFORMANCE *IMPACT-X*™ PROGRAMMABLE ARRAY LOGIC # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) | 7 V | |------------------------------------------------|---------| | Input voltage (see Note 1) | . 5.5 V | | Voltage applied to diabled output (see Note 1) | . 5.5 V | | Operating free-air temperature range55°C to | 125°C | | Storage temperature range | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle or during a preload cycle. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------|-----------------------------------|-----|-----|-----|------| | V <sub>CC</sub> | Supply voltage | | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | Іон | High-level output current | | | | -2 | mA | | loL | Low-level output current | | | | 12 | mA | | | | Clock high or low | | | | | | t <sub>w</sub> | Pulse duration | Asynchronous Reset high or low | | | | ns | | | | Input | | | | | | | Setup time before clock <sup>†</sup> | Feedback | | | | ns | | l <sub>su</sub> | Setup time before clock | Synchronous Preset | | | | 115 | | | | Asynchronous Reset low (inactive) | | | | | | t <sub>h</sub> | Hold time, input, set, or feedback after clock† | | | | | ns | | TA | Operating free-air temperature | | -55 | | 125 | °C | $<sup>^\</sup>dagger$ The values for this parameter can only be obtained with a pulse repetition rate of 1 MHz. # electrical characteristics over recommended operating free-air temperature range | PA | RAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|------------|--------------------------|-------------------------|--------------|-----|------------------|-------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>1</sub> = -18 mA | | | | -1.2 | V | | V <sub>OH</sub> | | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = -2 mA | | 2.4 | 3.5 | | V | | V <sub>OL</sub> | | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 12 mA | | | 0.25 | 0.5 | . V | | lozh | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | | 0.1 | mA | | lozL | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | | -0.1 | mA | | I <sub>I</sub> | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 5.5 V | | | | 1 | mA | | I <sub>IH</sub> | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | | 25 | μΑ | | | CLK | ., 55. | V 04V | | | | -0.15 | | | I <sub>IL</sub> | All others | V <sub>CC</sub> = 5.5 V, | $V_1 = 0.4 \text{ V}$ | | | | -0.1 | mA | | los‡ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | -30 | | -90 | mA | | Icc | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = GND, | Outputs open | | | 180 | mΑ | | Ci | | f = 1 MHz, | V <sub>I</sub> = 2 V | | | | | pF | | Co | | f = 1 MHz, | V <sub>O</sub> = 2 V | | | | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | MAX | UNIT | |--------------------|-----------------|----------------|---------------------|-----|-----|------| | f <sub>max</sub> § | External | feedback | | | | MHz | | t <sub>pd</sub> | I, I/O | 1/0 | R1 = 390 Ω, | | | ns | | t <sub>pd</sub> | I, I/O (reset) | Q | $R2 = 750 \Omega$ , | | | ns | | t <sub>pd</sub> | Clock | Q | See Figure 2 | | | ns | | t <sub>en</sub> | I, I/O | 1/O, Q | | | | ns | | t <sub>dis</sub> | I, I/O | 1/O, Q | | | | ns | <sup>§</sup> f<sub>max</sub> (with feedback) = $t_{su} + t_{pd} (CLK to Q)$ <sup>‡</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. Vo is set at 0.5 V to avoid test problems caused by test equipment ground degradation. # TIBPAL22V10-15C HIGH-PERFORMANCE *IMPACT-X*™ PROGRAMMABLE ARRAY LOGIC # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) | | . 7 V | |---------------------------------------------------|-----------------------|-------| | Input voltage (see Note 1) | | 5.5 V | | Voltage applied to a disabled output (see Note 1) | | 5.5 V | | Operating free-air temperature range | 0°C to | 75°C | | Storage temperature range | -65°C to <sup>3</sup> | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle or during a preload cycle. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------|-----------------------------------|------|-----|------|------| | V <sub>cc</sub> | Supply voltage | | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | High-level input voltage | | 2 | | 5.5 | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | V | | loh | High-level output current | | | | -3.2 | mA | | loL | Low-level output current | | | | 16 | mA | | | Pulse duration | Clock high or low | 10 | | | 20 | | lw | r dise duration | Asynchronous Reset high or low | 15 | | | ns | | | | Input | 13 | | | | | | Only on him a harfana ala alah | Feedback | 13 | | | | | <sup>l</sup> su | Setup time before clock↑ <sup>↑</sup> | Synchronous Preset | 13 | | | ns | | | | Asynchronous Reset low (inactive) | 15 | | | | | t <sub>h</sub> | Hold time, input, set, or feedback after clock† | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | | 75 | °C | $<sup>^{\</sup>dagger}$ The values for this parameter can only be obtained with a pulse repetition rate of 1 MHz. # TIBPAL22V10-15C HIGH-PERFORMANCE *IMPACT-X™* PROGRAMMABLE ARRAY LOGIC # electrical characteristics over recommended operating free-air temperature range | PAI | RAMETER | | TEST CONDITION | S | MIN | TYP† | MAX | UNIT | |-----------------|------------|----------------------------|----------------------------|--------------|-----|------|-------|------| | VIK | | V <sub>CC</sub> = 4.75 V, | I <sub>1</sub> =18 mA | | | | -1.2 | ٧ | | VoH | | V <sub>CC</sub> = 4.75 V, | $I_{OH} = -3.2 \text{ mA}$ | | 2.4 | 3.5 | | V | | VoL | | V <sub>CC</sub> = 4.75 V, | I <sub>OL</sub> = 16 mA | | | 0.35 | 0.5 | V | | lozh | | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 2.7 V | | | | 0.1 | mA | | | | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 0.4 V | | | | -0.1 | mA | | I <sub>1</sub> | | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 5.5 V | | | | 1 | mA | | I <sub>IH</sub> | | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 2.7 V | | | | 25 | μА | | | CLK | V 505V | V <sub>I</sub> = 0.4 V | | | | -0.15 | A | | liL. | All others | $V_{CC} = 5.25 \text{ V},$ | V <sub>1</sub> = 0.4 V | | | | -0.1 | mA | | los‡ | | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 0.5 V | | -30 | | -90 | mA | | Icc | | V <sub>CC</sub> = 5.25 V, | $V_i = GND,$ | Outputs open | | | 180 | mA | | Ci | | f = 1 MHz, | V <sub>I</sub> = 2 V | | | | | pF | | Co | | f = 1 MHz, | V <sub>O</sub> = 2 V | | | | | pF | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | MAX | UNIT | |--------------------|-------------------|----------------|---------------------|-----|-----|------| | f <sub>max</sub> § | External feedback | | | 40 | | MHz | | t <sub>pd</sub> | I, I/O | I/O | | | 15 | ns | | t <sub>pd</sub> . | I, I/O (reset) | Q | $R1 = 300 \Omega$ , | | 20 | ns | | t <sub>pd</sub> | Clock | Q | $R2 = 390 \Omega$ , | | 12 | ns | | t <sub>pd</sub> | Clock | I/O | See Figure 2 | | 22 | ns | | t <sub>en</sub> | I, I/O | I/O, Q | 1 | | 15 | ns | | t <sub>dis</sub> | I, I/O | I/O, Q | 1 | | 15 | ns | $<sup>^{\</sup>S}$ f<sub>max</sub> (with feedback) = $\frac{1}{t_{SU} + t_{pd} (CLK to Q)}$ <sup>&</sup>lt;sup>‡</sup> Not more than one output should be shorted at a time and the duration of the short circuit should not exceed one second. V<sub>O</sub> is set at 0.5 V to avoid test problems caused by test equipment ground degradation. # TIBPAL22V10-20M. TIBPAL22V10-15C HIGH-PERFORMANCE *IMPACT-X*™ PROGRAMMABLE ARRAY LOGIC #### power-up reset Following power-up, all registers are reset to zero. The output level depends on the polarity selected during programming. This feature provides extra flexibility to the system designer and is especially valuable in simplifying state-machine initialization. To ensure a valid power-up reset, it is important that the rise of V<sub>CC</sub> be monotonic. Following power-up reset, a low-to-high clock transition must not occur until all applicable input and feedback setup times are met. # power-up reset waveforms <sup>&</sup>lt;sup>†</sup> This is the power-up reset time and applies to registered outputs only. The values shown are from characterization data. ## programming information Texas Instruments programmable logic devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments programmable logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. <sup>&</sup>lt;sup>‡</sup> This is the setup time for input or feedback. # TIBPAL22V10-20M, TIBPAL22V10-15C HIGH-PERFORMANCE IMPACT-X™ PROGRAMMABLE ARRAY LOGIC ## preload procedure for registered outputs (see Note 2) The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to setup through the entire state-machine seguence. Each register is preloaded individually by following the steps given below: - Step 1. With V<sub>CC</sub> at 5 V and pin 1 at V<sub>IL</sub>, raise pin 13 to V<sub>IHH</sub>. - Step 2. Apply either V<sub>II</sub> or V<sub>IH</sub> to the output corresponding to the register to be preloaded. - Step 3. Pulse pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. #### preload waveforms (see Notes 2 and 3) - NOTES: 2. Pin numbers shown are for JT and NT packages only. If chip-carrier socket adapter is not used, pin numbers must be changed - 3. $t_d = t_{su} = t_w = 100$ ns to 1000 ns. $V_{IHH} = 10.25$ V to 10.75 V. # TIBPAL22V10-20M, TIBPAL22V10-15C HIGH-PERFORMANCE IMPACT-X™ PROGRAMMABLE ARRAY LOGIC #### PARAMETER MEASUREMENT INFORMATION 3-STATE OUTPUTS # SETUP AND HOLD TIMES **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES #### VOLTAGE WAVEFORMS **ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>, 5 pF for t<sub>dis</sub>. - B. All input pulses have the following characteristics: For M suffix, use the voltage levels indicated in parentheses (), PRR ≤ 10 MHz, t, and t<sub>1</sub> ≤ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [] PRR ≤ 1 MHz, t<sub>1</sub> = t<sub>1</sub> = 2 ns, duty cycle = 50%. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 2 # TIBPAL22VP10-25M, TIBPAL22VP10-20C HIGH-PERFORMANCE IMPACT M PROGRAMMABLE ARRAY LOGIC D2943, FEBRUARY 1987-REVISED OCTOBER 1989 Functionally Equivalent to the TIBPAL22V10/10A, with Additional Feedback Paths in the Output Logic Macrocell Choice of Operating Speeds: TIBPAL22VP10-20C . . . 20 ns Max TIBPAL22VP10-25M . . . 25 ns Max - Variable Product Term Distribution Allows More Complex Functions to be Implemented - Polarity of Each Output is Programmable - TTL-Level Preload for Improved Testability - Extra Terms Provide Logical Synchronous Set and Asynchronous Reset Capability - Fast Programming, High Programming Yield, and Unsurpassed Reliability Ensured Using Ti-W Fuses - AC and DC Testing Done at the Factory Utilizing Special Designed-In Test Features - Dependable Texas Instruments Quality and Reliability - Package Options Include Plastic and Ceramic Dual-In-Line Packages and Chip Carriers #### description The TIBPAL22VP10 is equivalent to the TIBPAL22V10A but offers additional flexibility in the output structure. The improved output macrocell uses the registered outputs as inputs when in a high-impedance condition. This provides two additional output configurations for a total of six possible macrocell configurations all of which are shown in Figure 1. M SUFFIX . . . JT PACKAGE C SUFFIX . . . NT PACKAGE (TOP VIEW) M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) NC-No internal connection Pin assignments in operating mode The device contains up to twenty-two inputs and ten outputs. It defines and programs the architecture of each output on an individual basis. Outputs may be registered or nonregistered and inverting or noninverting. In addition, the data may be fed back into the array from either the register or the I/O port. The ten potential outputs are enabled through the use of individual product terms. Further advantages can be seen in the introduction of variable product term distribution. This technique allocates from 8 to 16 logical product terms to each output for an average of 12 product terms per output. This variable allocation of terms allows far more complex functions to be implemented than in previously available devices. IMPACT is a trademark of Texas Instruments Incorporated. # TIBPAL22VP10-25M, TIBPAL22VP10-20C HIGH-PERFORMANCE IMPACT™ PROGRAMMABLE ARRAY LOGIC Circuit design is enhanced by the addition of a synchronous set and an asynchronous reset product term. These functions are common to all registers. When the synchronous set product term is a logic 1, the output registers are loaded with a logic 1 on the next low-to-high clock transition. When the asynchronous reset product term is a logic 1, the output registers are loaded with a logic 0. The output logic level after set or reset depends on the polarity selected during programming. Output registers can be preloaded to any desired state during testing. Preloading permits full logical verification during product testing. With features such as programmable output logic macrocells and variable product terms, the TIBPAL22VP10 offers quick design and development of custom LSI functions with complexities of 500 to 800 equivalent gates. Since each of the ten output pins may be individually configured as inputs on either a temporary or permanent basis, functions requiring up to 21 inputs and a single output or down to 12 inputs and 10 outputs are possible. A power-up clear function is supplied that forces all registered outputs to a predetermined state after power is applied to the device. Registered outputs selected as active-low power-up with their outputs high. Registered outputs selected as active-high power-up with their outputs low. A single security fuse is provided on each device to discourage unauthorized copying of fuse patterns. Once blown, the verification circuitry is disabled and all other fuses will appear to be open. The TIBPAL22VP10-25M is characterized for operation over the full military temperature range of $-55\,^{\circ}$ C to 125 °C. The TIBPAL22VP10-20C is characterized for operation from 0 °C to 75 °C. # TIBPAL22VP10-25M, TIBPAL22VP10-20C HIGH-PERFORMANCE *IMPACT™* PROGRAMMABLE ARRAY LOGIC #### functional block diagram (positive logic) SET 15 <u>&</u> 32x44 RESET R ≥ 1 OUTPUT LOGIC **←**→ I/O/Q ΕN MACROCELL 10 **←** I/O/Q EN 12 22, **4-→** I/O/Q CLK/I -ΕN 14, b • 1/0/a ΕN 16 O <del>< → </del> 1/0/Q ΕN 16 22 1 11 **→** I/O/Q ΕN 10 14 O <del>Q | ∢ ▶</del> 1/0/Q ΕN 12 O <del>Q | ∢ ▶</del> I/O/Q ΕN 10 **→** I/O/Q EN 8 O <del>Q | 4 ►</del> 1/0/Q EN 10 10 $\sim$ denotes fused inputs 10 ## logic diagram (positive logic) Fuse Number = First Fuse Number - Increment Inside each MACROCELL, the "P" fuse is the polarity fuse and the "R" fuse is the register fuse. # output logic macrocell diagram <sup>&</sup>lt;sup>†</sup> This fuse is unique to the Texas Instruments TIBPAL22VP10A. It allows feedback from the I/O port using registered outputs as shown in the macrocell fusing logic function table. <sup>&</sup>lt;sup>†</sup>These configurations are unique to the TIBPAL22VP10 and provide added flexibility when comparing it to the TIBPAL22V10 or TIBPAL22V10A. FIGURE 1. RESULTANT MACROCELL FEEDBACK AND OUTPUT LOGIC AFTER PROGRAMMING # TIBPAL22VP10-25M, TIBPAL22VP10-20C HIGH-PERFORMANCE IMPACT™ PROGRAMMABLE ARRAY LOGIC #### MACROCELL FEEDBACK AND OUTPUT FUNCTION TABLE | PROGR | AM-FUSE | SELECT | FEEDBACK AND OUTPUT CONFIGURATION | | | | |-------|---------|--------|-----------------------------------|---------------|-------------|--| | S2 | S1 | S0 | FEEDBACK AND | OUTPUT CONF | IGUNATION | | | 0 | 0 | 0 | Register feedback | Registered | Active low | | | 0 | 0 | 1 | Register feedback | Registered | Active high | | | 1 | 0 | 0 | I/O feedback | Registered | Active low | | | 1 | 0 | 1 | I/O feedback | Registered | Active high | | | × | 1 | 0 | I/O feedback | Combinational | Active low | | | × | 1 | 1 | I/O feedback | Combinational | Active high | | 0 = unblown fuse, 1 = blown fuse, X = unblown or blown fuse S2, S1, and S0 are select-function fuses as shown in the output logic macrocell # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 N | / | |--------------------------------------|--------------------------------|---| | Input voltage (see Note 1) | 5.5 N | / | | Voltage applied to a disabled output | (see Note 1) | / | | Operating free-air temperature range | TIBPAL22VP10-25M55°C to 125°C | ) | | | TIBPAL22VP10-20C 0 °C to 75 °C | ) | | Storage temperature range | 65°C to 150°C | 2 | NOTE 1: These ratings apply except for programming pins during a programming cycle or during a pre-load cycle. # recommended operating conditions | | | | TIBPA | L22VP1 | 0-25M | TIBPA | L22VP1 | 0-20C | LINIT | | |-----------------|------------------------------|----------------------------------------------------|-------|--------|-------|-------|--------|-------|-------|--| | | | | MIN | NOM | MAX | MIN | NOM | UNIT | | | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | VIH | High-level input voltage | High-level input voltage | | | 5.5 | 2 | | 5.5 | V | | | VIL | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | | ЮН | High-level output current | | | | - 2 | | | -3.2 | mA | | | lOL | Low-level output current | | | | 12 | | | 16 | mA | | | fclock | Clock frequency <sup>†</sup> | | | | 25 | | | 37 | MHz | | | | B | Clock high or low | 20 | | | 10 | | | | | | t <sub>w</sub> | Pulse duration | Reset high | 30 | | | 20 | | | ns | | | | | Input | 25 | | | 15 | | | | | | _ | C-+ +i h11-+ | Feedback | 25 | | | 15 | | | 1 | | | t <sub>su</sub> | Setup time before clock1 | Preset | 25 | | | 15 | | | ns | | | | | Reset low (inactive) | 30 | | | 20 | | | | | | th | Hold time, input, preset, or | Hold time, input, preset, or feedback after clock↑ | | | | 0 | | | ns | | | TA | Operating free-air temperatu | re | - 55 | | 125 | 0 | | 75 | °C | | $^{\dagger}f_{clock} \text{ (with feedback) } = \frac{1}{t_{su} \, + \, t_{pd} \text{ (CLK to Q)}} \text{ , } f_{clock} \text{ without feedback can be calculated as }$ $f_{clock}$ (without feedback) = $\frac{1}{t_w \text{ high } + t_w \text{ low}}$ ## electrical characteristics over recommended operating free-air temperature range | | PARAMETER | | TEST CONDITIONS | ; | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|------------|--------------------------|---------------------------|--------------|------|------------------|-------|------| | VIK | | $V_{CC} = 4.5 V,$ | $I_{\rm I} = -18 \rm mA$ | | | | -1.2 | ٧ | | VOH | | $V_{CC} = 4.5 V_{r}$ | $I_{OH} = -2 \text{ mA}$ | | 2.4 | 3.5 | | > | | VOL | | $V_{CC} = 4.5 V,$ | I <sub>OL</sub> = 12 mA | | | 0.25 | 0.5 | V | | lozh | | $V_{CC} = 5.5 V$ , | $V_0 = 2.7 V$ | | | | 0.1 | mA | | low | Any output | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | | - 100 | ^ | | IOZL | Any I/O | VCC = 5.5 V, | VO = 0.4 V | | | | -250 | μΑ | | 11 | | $V_{CC} = 5.5 V,$ | $V_{I} = 5.5 V$ | | | | 1 | mA | | ΉΗ | | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 2.7 V | | | | 25 | μΑ | | l <sub>IL</sub> | | $V_{CC} = 5.5 V,$ | $V_I = 0.4 V$ | | | | -0.25 | mA | | los <sup>‡</sup> | | $V_{CC} = 5.5 V,$ | $V_0 = 0.5 V$ | | - 30 | | - 90 | mA | | Icc | | $V_{CC} = 5.5 V,$ | $V_I = GND$ , | Outputs open | | 140 | 220 | mA | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|----------------|-----|------------------------|-----|------------------|-----|------| | fmax § | | | | 25 | 50 | | MHz | | <sup>t</sup> pd | 1, 1/0 | 1/0 | $C_L = 50 \text{ pF},$ | | 12 | 25 | ns | | <sup>t</sup> pd | I, I/O (reset) | Q | $R1 = 390 \Omega,$ | | 12 | 25 | ns | | t <sub>pd</sub> | Clock | Q | $R2 = 750 \Omega,$ | | 8 | 15 | ns | | t <sub>en</sub> | I, I/O | Q | See Figure 2 | | 12 | 25 | ns | | <sup>t</sup> dis | I, I/O | Q | | | 12 | 25 | ns | $$^{\S}f_{max}$$ (with feedback) = $\frac{1}{t_{su} + t_{pd}$ (CLK to Q) , $f_{max}$ without feedback can be calculated as $$f_{\mbox{max}} \mbox{ (without feedback) } = \frac{1}{t_{\mbox{W}} \mbox{ high } + \mbox{ } t_{\mbox{W}} \mbox{ low}} \, .$$ $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ Not more than one output should be shorted at a time and the duration of the short circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test problems caused by test equipment ground degradation. # electrical characteristics over recommended operating free-air temperature range | | PARAMETER | | TEST CONDITIONS | 1 | MIN | TYP† | MAX | UNIT | |------|------------|---------------------------|---------------------------|--------------|-----|------|-------|------| | VIK | | $V_{CC} = 4.75 V$ , | I <sub>I</sub> = -18 mA | | | | -1.2 | ٧ | | Voн | | $V_{CC} = 4.75 V,$ | $I_{OH} = -3.2 \text{ m}$ | A | 2.4 | 3.5 | | V | | VOL | | $V_{CC} = 4.75 V$ , | I <sub>OL</sub> = 16 mA | | | 0.35 | 0.5 | ٧ | | lozh | | $V_{CC} = 5.25 V$ , | $V_0 = 2.7 V$ | | | | 0.1 | mA | | 1 | Any output | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 0.4 V | | | | - 100 | μΑ | | lozL | Any I/O | vCC = 5.25 v, | VO = 0.4 V | VO = 0.4 V | | | - 250 | μΑ | | lį | | $V_{CC} = 5.25 V$ , | $V_{ } = 5.5 V$ | | | | 1 | mA | | ΙΗ | | $V_{CC} = 5.25 V,$ | $V_1 = 2.7 V$ | | | | 25 | μΑ | | ΙΙL | | $V_{CC} = 5.25 V$ , | $V_{I} = 0.4 V$ | | | | -0.25 | mA | | los‡ | | $V_{CC} = 5.25 V,$ | $V_0 = 0.5 V$ | | -30 | | - 90 | mA | | Icc | | $V_{CC} = 5.25 V,$ | $V_{J} = GND,$ | Outputs open | | 140 | 210 | mA | ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|----------------|-----|------------------------|-----|------------------|-----|------| | f <sub>max</sub> § | | | | 37 | 50 | | MHz | | t <sub>pd</sub> | 1, 1/0 | I/O | $C_L = 50 \text{ pF},$ | | 12 | 20 | ns | | t <sub>pd</sub> | 1, I/O (reset) | a | R1 = 300 $\Omega$ , | | 12 | 20 | ns | | t <sub>pd</sub> | Clock | a | $R2 = 390 \Omega,$ | | 8 | 12 | ns | | t <sub>en</sub> | I, I/O | a | See Figure 2 | | 12 | 20 | ns | | <sup>t</sup> dis | I, I/O | a | | | 12 | 20 | ns | $$\dot{f}_{max}'' \text{ (without feedback) } = \frac{1}{t_{W} \text{ high } + t_{W} \text{ low }}.$$ $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ Not more than one output should be shorted at a time and the duration of the short circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test problems caused by test equipment ground degradation. $<sup>{}^{\</sup>S}f_{max}$ (with feedback) = $\frac{1}{t_{SU} + t_{pd}} \frac{1}{(CLK to 0)}$ , $f_{max}$ without feedback can be calculated as # TIBPAL22VP10·25M, TIBPAL22VP10·20C HIGH-PERFORMANCE IMPACT™ PROGRAMMABLE ARRAY LOGIC # preload procedure for registered outputs (see Note 2) The output registers of the TIBPAL22VP10 can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. - Step 1. With VCC at 5 volts and pin 1 at VIL, raise pin 13 to VIHH. - Step 2. Apply either VII or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. #### preload waveforms (see Notes 2 and 3) - NOTES: 2. Pin numbers shown are for JT and NT packages only. If chip carrier socket adapter is not used, pin numbers must be changed accordingly. - 3. $t_d = t_{su} = t_W = 100$ ns to 1000 ns. $V_{IHH} = 10.25$ V to 10.75 V. # TIBPAL22VP10-25M, TIBPAL22VP10-20C HIGH-PERFORMANCE IMPACT \*\* PROGRAMMABLE ARRAY LOGIC #### power-up reset Following power-up, all registers of the TIBPAL22VP10 are reset to zero. The output level depends on the polarity selected during programming. This feature provides extra flexibility to the system designer and is especially valuable in simplifying state-machine initialization. To ensure a valid power-up reset, it is important that the V<sub>CC</sub>'s rise be monotonic. Following power-up reset, a low-to-high clock transition must not occur until all applicable input and feedback setup times are met. #### power-up reset waveforms <sup>&</sup>lt;sup>†</sup> This is the power-up reset time and applies to registered outputs only. The values shown are from characterization data. #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. When the additional fuses are not being used, the TIBPAL22VP10 can be programmed using the TIBPAL22V10/10A programming alogrithm. The fuse configuration data can either be from a JEDEC file (format per JEDEC Standard No. 3-A) or a TIBPAL22V10/10A master. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 995-5666. <sup>&</sup>lt;sup>‡</sup>This is the setup time for input or feedback. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS - NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. **VOLTAGE WAVEFORMS** **ENABLE AND DISABLE TIMES. THREE-STATE OUTPUTS** - C. All input pulses have the following characteristics: For M suffix, use the voltage levels indicated in parentheses (), PRR $\leq$ 10 MHz, $t_r$ and $t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. PROPAGATION DELAY TIMES FIGURE 2 # TIBPALR19L8C, TIBPALR19R4C, TIBPALR19R6C, TIBPALR19R8C HIGH-PERFORMANCE REGISTERED-INPUT PAL® CIRCUITS D2709, DECEMBER 1982-REVISED AUGUST 1989 - High-Performance Operation . . . 30 MHz - Preload Capability on Output Registers - DIP Options Include Both 300-mil Plastic and 600-mil Ceramic - Dependable Texas Instruments Quality and Reliability | DEVICE | I/D INPUTS | I INPUTS | 3-STATE<br>O OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O PORTS | |-----------|------------|----------|----------------------|-------------------------|-----------| | 'PALR19L8 | 11 | 2 | 2 | 0 | 6 | | 'PALR19R4 | 11 | 0 | 0 | 4 (3-state buffers) | 4 | | 'PALR19R6 | 11 | 0 | 0 | 6 (3-state buffers) | 2 | | 'PALR19R8 | 11 | 0 | 0 | 8 (3-state buffers) | 0 | ## description These programmable array logic devices feature high speed and functionality similar to the TIBPAL16L8, 16R4, 16R6, 16R8 series, but with the added advantage of D-type input registers. If any input register is not desired, it can be converted to an input buffer by simply programming the architectural fuse. Combining Advanced Low-Power Schottky† technology, with proven titanium-tungsten fuses, these devices will provide reliable high performance substitutes over conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically result in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. A C suffix designates commercial-temperature circuits that are characterized for operation from $0\,^{\circ}\text{C}$ to $70\,^{\circ}\text{C}$ . #### INPUT REGISTER FUNCTION TABLE | INPU | Т | OUTPUT OF | |-------|---|----------------| | INCLK | D | INPUT REGISTER | | Ť | Н | Н | | 1 | L | L | | L | × | Qο | <sup>†</sup> Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. PAL is a registered trademark of Monolilthic Memories Inc. # TIBPALR19L8' JW OR NT PACKAGE (TOP VIEW) #### TIBPALR19L8' FN PACKAGE (TOP VIEW) NC-No internal connection Pin assignments in operating mode # TIBPALR19R4C, TIBPALR19R6C, TIBPALR19R8C HIGH-PERFORMANCE REGISTERED-INPUT PAL® CIRCUITS # functional block diagrams (positive logic) #### 'PALR19L8 #### 'PALR19R4 ## functional block diagrams (positive logic) #### 'PALR19R6 #### 'PALR19R8 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | |---------------------------------------------------| | Input voltage (see Note 1) | | Voltage applied to a disabled output (see Note 1) | | Operating free-air temperature range | | Storage temperature range65°C to 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle or during preload cycle. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|------------------------------------|-----|------|------|------| | Vcc | Supply voltage | 4.75 | 5 | 5.25 | ٧ | | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 8.0 | ٧ | | loн | High-level output current | | | | -3.2 | mA | | loL | Low-level output current | | | | 24 | mA | | | Clock frequency | INCLK | 0 | | 30 | MHz | | †clock | | OUTCLK | 0 | | 30 | MHZ | | | Pulse duration, clock | INCLK high | 15 | | | | | | | INCLK low | 15 | | | ns | | tw | | OUTCLK high | 15 | | | | | | | OUTCLK low | 15 | | | | | | | Data before INCLK↑ | 10 | | | | | t <sub>su</sub> | Setup time | Data before OUTCLK↑ | 25 | | | ns | | | | INCLK↑ before OUTCLK↑ (See Note 2) | 25 | | | | | | Hald No. | Data after INCLK↑ | 5 | | | | | th | Hold time | Data after OUTCLK↑ | 0 | | | ns | | TA | Operating free-air temperature | | | | 70 | °C | NOTE 2: This setup time ensures the output registers will see stable data from the input registers. ## TIBPALR19L8C, TIBPALR19R4C, TIBPALR19R6C, TIBPALR19R8C HIGH-PERFORMANCE REGISTERED-INPUT PAL® CIRCUITS #### electrical characteristics over recommended free-air operating temperature range | PARAMETER | | TEST CONI | DITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | | |------------------|------------|-------------------------------------------|---------------------------|-----|------------------|-------|------|--| | VIK | | $V_{CC} = 4.75 V,$ | l <sub>j</sub> = -18 mA | | | -1.5 | V | | | Voн | | $V_{CC} = 4.75 V,$ | I <sub>OH</sub> = -3.2 mA | 2.4 | 3.3 | | V | | | VOL | | $V_{CC} = 4.75 V,$ | I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | V | | | lo | Outputs | V <sub>CC</sub> = 5.25 V, | V <sub>IH</sub> = 2.7 V | | | 20 | μΑ | | | lozh | I/O ports | VCC = 5.25 V, | VIH = 2.7 V | | | 100 | μΑ | | | l | Outputs | Vcc = 5.25 V, | V <sub>IH</sub> = 0.4 V | | | - 20 | | | | lozL | I/O ports | VCC = 5.25 V, | VIH = 0.4 V | | | - 250 | μΑ | | | | OE Input | | V <sub>I</sub> = 5.5 V | | | 0.2 | | | | l <sub>l</sub> | I/D Inputs | $V_{CC} = 5.25 V$ , | | | | 0.1 | mA | | | | All others | | | | | 0.1 | | | | | ŌĒ Input | | V <sub>I</sub> = 2.7 V | | | 40 | | | | ۱н | I/D Inputs | $V_{CC} = 5.25 V$ , | | | | 20 | μΑ | | | | All others | | | | | 20 | 1 | | | | OE Input | | | | | -0.4 | | | | I <sub>I</sub> L | I/D Inputs | $V_{CC} = 5.25 V$ , | $V_I = 0.4 V$ | | | -0.6 | mA | | | | All others | | | | | -0.2 | | | | 10 <sup>‡</sup> | | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 2.25 V | -30 | | -125 | mA | | | lcc | | V <sub>CC</sub> = 5.25 V,<br>Outputs open | V <sub>I</sub> = 0 V, | | 150 | 210 | mA | | ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>‡</sup> | MAX | UNIT | |------------------|-------------|--------|--------------------------------------------|-----|------------------|-----|------| | f <sub>max</sub> | INCLK↑ | I/O, O | | 30 | | | MHz | | <sup>t</sup> pd | I, I/O | 1/0, 0 | | | 15 | 25 | ns | | t <sub>pd</sub> | I/D§ | I/O, O | | | 20 | 35 | ns | | t <sub>pd</sub> | INCLK† | 1/0, 0 | | | 20 | 35 | ns | | t <sub>pd</sub> | OUTCLK† | a | R1 = $500 \Omega$ ,<br>R2 = $500 \Omega$ , | | 10 | 20 | ns | | t <sub>en</sub> | <u>OE</u> ↓ | a | | | 10 | 20 | ns | | t <sub>en</sub> | I, I/O | I/O, O | $C_{L} = 500 u,$ $C_{L} = 50 pF,$ | | 14 | 25 | ns | | t <sub>en</sub> | 1/D§ | I/O, O | _ | | 27 | 40 | ns | | t <sub>en</sub> | INCLK↑ | 1/0, 0 | See Figure 1 | | 27 | 40 | ns | | tdis | ŌĒ↑ | α | | | 11 | 20 | ns | | tdis | 1, 1/0 | I/O, O | | | 12 | 25 | ns | | <sup>t</sup> dis | I/D§ | I/O, O | | | 13 | 30 | ns | | t <sub>dis</sub> | INCLK† | I/O, O | | | 13 | 25 | ns | $<sup>^{\</sup>dagger}$ All typical values are V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half the true short-circuit current, I<sub>OS</sub>. <sup>§</sup>Input configured as an input buffer. #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### preload procedure for registered outputs (see Note 3) - Step 1 Pin 13 to VIH, Pin 1 to VIL, and VCC to 5 volts. - Step 2 Pin 14 to VIHH - Step 3 At Q outputs, apply VIL to preload a low and VIH to preload a high. - Step 4 Pin 14 to VIL. - Step 5 Remove the voltages applied to the outputs. - Step 6 Pin 13 to VIL - Step 7 Check the output states to verify preload. #### preload waveforms (see Note 3) #### security fuse programming (see Note 3) NOTE 3: Pin numbers shown are for JW and NT packages only. If chip carrier socket adapter is not used, pin numbers must be changed accordingly. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS 3.5 V TIMING HIGH-LEVEL PULSE 1.5 V 0.3 V 0.3 V 1.5 V 0.3 0 VOLTAGE WAVEFORMS PULSE DURATIONS ## VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ## VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. D2709, DECEMBER 1982-REVISED AUGUST 1989 - High-Performance Operation . . . 30 MHz - Preload Capability on Output Registers - DIP Options Include Both 300-mil Plastic and 600-mil Ceramic - Dependable Texas Instruments Quality and Reliability | DEVICE | I/D INPUTS | I INPUTS | 3-STATE<br>O OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O PORTS | |-----------|------------|----------|----------------------|-------------------------|-----------| | 'PALT19L8 | 11 | 2 | 2 | 0 | 6 | | 'PALT19R4 | 11 | 0 | 0 | 4 (3-state buffers) | 4 | | 'PALT19R6 | 11 | 0 | 0 | 6 (3-state buffers) | 2 | | 'PALT19R8 | 11 | 0 | 0 | 8 (3-state buffers) | 0. | ## description These programmable array logic devices feature high speed and functionality similar to the TIBPAL16L8, 16R4, 16R6, 16R8 series, but with the added advantage of D-type transparent latches on the inputs. If any input register is not desired, it can be converted to an input buffer by simply programming the architectural fuse. Combining Advanced Low-Power Schottky† technology, with proven titanium-tungsten fuses, these devices will provide reliable high performance substitutes over conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically result in a more compact circuit board. In addition, chip carriers are available for further reduction in board space. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence. A C suffix designates commercial-temperature circuits that are characterized for operation from 0°C to 70°C. #### INPUT LATCH FUNCTION TABLE | INLE | D | LATCH OUTPUT | |------|---|--------------| | L | L | L | | L | н | н | | Н | Х | $a_{o}$ | <sup>†</sup>Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments, U.S. Patent Number 3,463,975. PAL is a trademark of Monolithic Memories Inc. #### TIBPALT19L8' JW OR NT PACKAGE (TOP VIEW) #### TIBPALT19L8' FN PACKAGE (TOP VIEW) NC No internal connection Pin assignments in operating mode Pin assignments in operating mode NC-No internal connection ## functional block diagrams (positive logic) 'PALT19R4 OE -EN2 OUTCLK -2▽ - a 38 X 64 5 1D INLE . 11X 11 1,2C3 - a 2C3 11 EN <sup>≥1</sup> I/D · - 1/0 3D 11 М2 - 1/0 - 1/0 8 D - 1/0 ## functional block diagrams (positive logic) Fuse Number = First Fuse Number + Increment Pin numbers shown are for JW and NT packages. Pin numbers shown are for JW and NT packages. Fuse Number = First Fuse Number + Increment Pin numbers shown are for JW and NT packages. Fuse Number = First Fuse Number + Increment Pin numbers shown are for JW and NT packages. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | . 7 V | |---------------------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Voltage applied to a disabled output (see Note 1) | 5.5 V | | Operating free-air temperature range | 70°C | | Storage temperature range – 65 °C to 1 | 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle or during preload cycle. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------|--------------------------------------|-----|------|------|------| | Vcc | Supply voltage | 4.75 | 5 | 5.25 | V | | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | ЮН | High-level output current | | | | -3.2 | mA | | lOL | Low-level output current | | | | 24 | mA | | fclock | Clock frequency | OUTCLK | 0 | | 30 | MHz | | | Pulse duration | INLE low | 15 | | | | | $t_{\mathbf{W}}$ | | OUTCLK high | 15 | | | ns | | | | OUTCLK low | 15 | | | | | | | Data before INLE ↑ | 10 | | | | | t <sub>su</sub> | Setup time | Data before OUTCLK↑ | 25 | | | ns | | | | INLE low before OUTCLK1 (See Note 2) | 30 | | | | | | U-la di | Data after INLE ↑ | 5 | | | | | th | Hold time | Data after OUTCLK↑ | 0 | | | ns | | TA | Operating free-air temperature | | 0 | | 70 | °C | NOTE 2: This setup time ensures the output registers will see stable data from the input latches. ## electrical characteristics over recommended free-air operating temperature range | PARAMETER | | TEST CONDITIONS | | | TYP <sup>†</sup> | MAX | UNIT | |-----------------|------------|-------------------------------------------|----------------------------|-----|------------------|-------|------| | VIK | | $V_{CC} = 4.75 V_{c}$ | $I_{\rm I} = -18 \rm mA$ | | | -1.5 | V | | Voн | | $V_{CC} = 4.75 V,$ | $I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3.3 | | V | | VOL | | $V_{CC} = 4.75 V,$ | I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | V | | lozu | Outputs | V <sub>CC</sub> = 5.25 V, | V <sub>IH</sub> = 2.7 V | | | 20 | | | lozh | I/O ports | VCC = 5.25 V, | VIH = 2.7 V | | | 100 | μΑ | | lo- | Outputs | V <sub>CC</sub> = 5.25 V, | V <sub>IH</sub> = 0.4 V | | | - 20 | μΑ | | lozL | I/O ports | VCC = 5.25 V, | VIH = 0.4 V | | | - 250 | μΑ. | | | OE Input | V <sub>CC</sub> = 5.25 V, | V <sub>1</sub> = 5.5 V | | | 0.2 | mA | | կ | All others | VCC = 5.25 V, | V = 5.5 V | | | 0.1 | mA . | | 1 | OE Input | V E 2E V | V: 2.7.V | | | 40 | | | ήΗ | All others | $V_{CC} = 5.25 V,$ | $V_1 = 2.7 V$ | | | 20 | μΑ | | | OE Input | | V 04.V | | | -0.4 | | | lir. | All others | $V_{CC} = 5.25 V,$ | $V_I = 0.4 V$ | | | -0.2 | mA | | lo <sup>‡</sup> | | $V_{CC} = 5.25 \text{ V},$ | V <sub>O</sub> = 2.25 V | -30 | | - 125 | mA | | lcc . | | V <sub>CC</sub> = 5.25 V,<br>Outputs open | V <sub>I</sub> = 0 V, | | 150 | 210 | mA | #### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------|--------|-----------------------------------------|-----|------------------|-----|------| | f <sub>max</sub> | OUTCLK† | Q | | 30 | | | MHz | | t <sub>pd</sub> | I, I/O | 1/0, 0 | | | 15 | 25 | ns | | <sup>t</sup> pd | I/D§ | I/O, O | | | 25 | 40 | ns | | t <sub>pd</sub> | INLE↓ | 1/0, 0 | | | 28 | 40 | ns | | t <sub>pd</sub> | OUTCLK† | ۵ | $R1 = 500 \Omega$ , | | 10 | 20 | ns | | <sup>*t</sup> en | ŌĒ↓ | Q. | $R1 = 500 \Omega,$ $R2 = 500 \Omega,$ | | 10 | 20 | ns | | t <sub>en</sub> | I, I/O | 1/0, 0 | · ' | | 14 | 25 | ns | | t <sub>en</sub> | I/D§ | 1/0, 0 | C <sub>L</sub> = 50 pF,<br>See Figure 1 | | 30 | 40 | ns | | t <sub>en</sub> | INLE↓ | 1/0, 0 | See Figure 1 | | 30 | 40 | ns | | t <sub>dis</sub> | ŌĒ↑ | . О | | | 11 | 20 | ns | | <sup>t</sup> dis | I, I/O | 1/0, 0 | | | 12 | 25 | ns | | <sup>t</sup> dis | I/D§ | I/O, O | | | 14 | 25 | ns | | <sup>t</sup> dis | INLE↓ | I/O, O | | | 14 | 25 | ns | <sup>†</sup> All typical values are $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . ‡ The output conditions have been chosen to produce a current that closely approximates one half the true short-circuit current, $I_{OS}$ . <sup>§</sup> Input configured as an input buffer or INLE low. #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### preload procedure for registered outputs (see Note 3) - Step 1 Pin 13 to VIH, Pin 1 to VIL, and VCC to 5 volts. - Step 2 Pin 14 to VIHH - Step 3 At Q outputs, apply VIL to preload a low and VIH to preload a high. - Step 4 Pin 14 to VII. - Step 5 Remove the voltages applied to the outputs. - Step 6 Pin 13 to VIL - Step 7 Check the output states to verify preload. #### preload waveforms (see Note 3) #### security fuse programming (see Note 3) NOTE 3: Pin numbers shown are for JW and NT packages only. If chip carrier socket adapter is not used, pin numbers must be changed accordingly. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ## VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_{\Gamma} = t_{f} = 2$ ns, duty cycle = 50% - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. ## TIBPLS506C 13 × 97 × 8 FIELD-PROGRAMMABLE LOGIC SEQUENCER D3090, DECEMBER 1987-REVISED NOVEMBER 1989 - 50-MHz Max Clock Rate - 2 Transition Complement Array Terms - 16-Bit Internal State Registers - 8-Bit Output Registers - Outputs Programmable for Registered or Combinational Operation - Ideal for Waveform Generation and High-Performance State Machine Applications - Programmable Output Enable - Programmable Clock Polarity #### description The TIBPLS506 is a TTL field-programmable state machine of the Mealy type. This state machine (logic sequencer) contains 97 product terms (AND terms) and 48 sum terms (OR terms). The product and sum terms are used to control the 16-bit internal state registers and the 8-bit output registers. The outputs of the internal state registers (PO-P15) are fed back and combined with the 13 inputs (IO-I12) to form the AND array. In addition, two sum terms are complemented and fed back to the AND array, which allows any product terms to be summed, complemented, and used as inputs to the AND array. The eight output cells can be individually programmed for registered or combinational operation. Nonregistered operation is selected by blowing the output multiplexer fuse. Registered output operation is selected by leaving the output multiplexer fuse intact. NC-No internal connection Pin 17 can be programmed to function as an input and/or an output enable. Blowing the output enable fuse lets pin 17 function as an output enable but does not disconnect pin 17 from the input array. When the output enable fuse is intact, pin 17 functions only as an input with the outputs being permanently enabled. The state and output registers are synchronously clocked by the fuse programmable clock input. The clock polarity fuse selects either postive- or negative-edge triggering. Negative-edge triggering is selected by blowing the clock polarity fuse. Leaving this fuse intact selects positive-edge triggering. After power-up, the device must be initialized to the desired state. When the output multiplexer fuse is left intact, registered operation is selected. The TIBPLS506C is characterized for operation from 0°C to 75°C. NOTES: A. All inputs to AND gates, exclusive-OR gates, and multiplexters with a blown link assume the logic-1 state. B. All OR gate inputs with a blown link assume the logic-0 state. ### logic diagram (continued) #### S-R FUNCTION TABLE (see Note 1) | CLK POLARITY FUSE | CLK | s | R | STATE REGISTER | |-------------------|-----|---|---|----------------| | INTACT | 1 | L | L | Φ0 | | INTACT | Ť | L | н | L | | INTACT | Ť | Н | L | н | | INTACT | 1 | н | Н | INDETERMINATE | | BLOWN | 1 | L | L | Q <sub>0</sub> | | BLOWN | 1 | L | Н | L | | BLOWN | 1 | Н | L | н | | BLOWN | Į. | н | Н | INDETERMINATE | NOTE 1: Q<sub>0</sub> is the state of the S-R registers before the active clock ## functional block diagram (positive logic) $\sim$ denotes fused inputs. ## TIBPLS506C 13 × 97 × 8 FIELD-PROGRAMMABLE LOGIC SEQUENCER #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 2) | . 7 | ٧ | |-------------------------------------------------|-----|----| | Input voltage (see Note 2) | 5.5 | V | | Voltage applied to disabled output (see Note 2) | 5.5 | ٧ | | Operating free-air temperature range | 75° | ,C | | Storage temperature range | 50° | ,C | NOTE 2: These ratings apply except when programming pins during a programming cycle or during diagnostic testing. #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------------------------------------|-------------------|-----|-----|------|------| | Vcc | Supply voltage | | | 5 | 5.25 | V | | VIH | High-level input voltage, V <sub>CC</sub> = 5.25 V | | 2 | | 5.5 | V | | VIL | Low-level input voltage, V <sub>CC</sub> = 4.75 V | | | | 0.8 | V | | ЮН | High-level output current | | | | -3.2 | mA | | lOL | DL Low-level output current | | | | 16 | mA | | | Pulse duration | Clock high | 6 | | | ns | | tw | | Clock low | 6 | | | | | | Setup time before CLK <sup>†</sup> input or feedback to S-R inputs | Without C-array | 15 | | | ns | | t <sub>su</sub> | | With C-array | 25 | | | | | th | U-ld time of the CLV | Input or feedback | 0 | 0 | | | | | Hold time after CLK | at S-R inputs | " | | | ns | | TA | Operating free-air temperature | | 0 | | 75 | °C | <sup>&</sup>lt;sup>†</sup>The active edge of CLK is determined by the programmed state of CLK polarity fuse. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CO | NDITIONS | | MIN | TYP‡ | MAX | UNIT | |------------------|----------------------------|-------------------------|--------------|------|------|-------|------| | VIK | $V_{CC} = 4.75 V,$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | Voн | $V_{CC} = 4.75 V$ , | IOH = -3.2 m | A | 2.4 | 3 | | V | | VOL | $V_{CC} = 4.75 V,$ | I <sub>OL</sub> = 16 mA | | | 0.37 | 0.5 | V | | 1 | $V_{CC} = 5.25 V,$ | V <sub>I</sub> = 5.5 V | | | | 0.1 | mA | | ЧН | $V_{CC} = 5.25 V,$ | $V_{ } = 2.7 V$ | | | | 20 | μΑ | | ΊL | $V_{CC} = 5.25 V$ , | $V_{J} = 0.4 V$ | | | | -0.25 | mA | | 10 <sup>§</sup> | $V_{CC} = 5.25 V,$ | $V_0 = 0.5 V$ | | - 30 | | - 130 | mA | | lozh | $V_{CC} = 5.25 \text{ V},$ | $V_0 = 2.7 \text{ V}$ | | | | 20 | μΑ | | <sup>I</sup> OZL | $V_{CC} = 5.25 \text{ V},$ | $V_0 = 0.4 V$ | | | | - 20 | μΑ | | Icc | $V_{CC} = 5.25 V$ , | See Note 3, | Outputs open | | 156 | 210 | mA | | Ci | f = 1 MHz, | V <sub>I</sub> = 2 V | | | 7 | | pF | | Co | f = 1 MHz, | V <sub>0</sub> = 2 V | | | 11 | | pF | | C <sub>clk</sub> | f = 1 MHz, | V <sub>I</sub> = 2 V | | | 14 | | pF | $<sup>^{\</sup>ddagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . $<sup>^{5}</sup>$ This parameter approximates $I_{OS}$ . The condition $V_{O} = 0.5$ V takes tester noise into account. Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second. NOTE 3: When the clock is programmed for negative-edge, then $V_1 = 4.75 \text{ V}$ . When the clock is programmed for positive-edge, then $V_1 = 0$ . #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------------------|---------------|-------------------|------------------------------------------------------|-----|------------------|-----|-------| | , t | | Without C-array | , | 50 | 65 | | MHz | | f <sub>max</sub> ‡ | | With C-array | | 33 | 50 | | IVITZ | | . 8 | CLK↑ | Q (nonregistered) | $R_1 = 300 \Omega,$ $R_2 = 390 \Omega,$ See Figure 3 | 8 | | 27 | | | <sup>t</sup> pd <sup>§</sup> | CLK↓ | | | 9 | | 28 | ns | | 8 | CLK↑ | Q (registered) | | 3 | | 10 | | | <sup>t</sup> pd <sup>§</sup> | CLK↓ | | | 4 | | 11 | ns | | <sup>t</sup> pd | I or Feedback | Q (nonregistered) | | 10 | | 22 | ns | | <sup>t</sup> en | OE↓ | Q | | 2 | 6 | 10 | ns | | <sup>t</sup> dis | OE↑ | Q | C <sub>L</sub> = 5 pF | 2 | 6 | 10 | ns | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . $t_{max}$ , with external feedback, can be calculated as $\frac{1}{t_{su} + t_{pd}}$ CLK to Q. $t_{max}$ is independent of the internal programmed configuration and the number of product terms used. $t_{max}$ The active edge of CLK is determined by the programmed state of the CLK polarity fuse. ## TIBPLS506C 13 × 97 × 8 FIELD-PROGRAMMABLE LOGIC SEQUENCER ## TIBPLS506C 13 × 97 × 8 FIFLD PROGRAMMARI F LOGIC SEQUENCER #### glossary-timing model - tpd(1) Maximum time interval from the time a signal edge is received at any input pin to the time any logically affected combinational output pin delivers a response. - tpd(2)\* Maximum time interval from a positive edge on the clock input pin to data delivery on the output pin corresponding to any output SR register. - t<sub>pd(3)</sub>\* Maximum time interval from the positive edge on the clock input pin to the response on any logically affected combinationally configured output (at the pin), where data origin is any internal SR register. - t<sub>pd(b)</sub> Maximum time interval from the time a signal edge is received at any input pin to the time any logically affected combinational output pin delivers a response, where data passes through a C ARRAY once before reaching the affected output. - t<sub>pd(c)</sub>\* Maximum time interval from the positive edge on the clock input pin to the response on any logically affected combinationally configured output (at the pin), where data origin is any internal SR register and data passes once through a C ARRAY before reaching an affected output. - $t_{SU(1)}$ Minimum time interval that must be allowed between the data edge on any dedicated input and the **active** clock edge on the clock input pin when data affects the S or R line of any output SR register. - $t_{SU(2)}-M$ inimum time interval that must be allowed between the data edge on any dedicated input and the **active** clock edge on the clock input pin when data affects the S or R line of any internal SR register. - t<sub>SU(a)</sub> Minimum time interval that must be allowed between the data edge on any dedicated input and the active clock edge on the clock input pin when data passes once through a C ARRAY before reaching an affected S or R line on any internal SR register. - t<sub>SU(b)</sub> Minimum time interval that must be allowed between the data edge on any dedicated input and the active clock edge on the clock input pin when data passes once through a C ARRAY before reaching an affected S or R line on any output SR register. - t<sub>min(1)</sub> Minimum clock period (or 1/[maximum frequency]) that the device will accomodate when using feedback from any internal SR register or counter bit to feed the S or R line of any output SR register. - t<sub>min(2)</sub> Minimum clock period (or 1/[maximum frequency]) that the device will accomodate when using feedback from any internal SR register to feed the S or R line of any internal SR register. - t<sub>min(3)</sub> Minimum clock period (or 1/[maximum frequency]) that the device will accomodate when using feedback from any internal SR register to feed the S or R line of any internal SR register and data passes once through a C ARRAY before reaching an affected S or R line on any internal SR register. - tmin(c) Minimum clock period (or 1/[maximum frequency]) that the device will accommodate when using feedback from any internal SR register to feed the S or R line of any output SR register and data passes once through a C ARRAY before reaching an affected S or R line on any output SR register. #### PARAMETER VALUES FOR TIMING MODEL | $t_{pd(1)} = 22 \text{ ns}$ | $t_{su(1)} = 15 \text{ ns}$ | $t_{min(1)} = 20 \text{ ns}$ | |------------------------------|-----------------------------|------------------------------| | $t_{pd(2)}* = 10 \text{ ns}$ | $t_{SU(2)} = 15 \text{ ns}$ | $t_{min(2)} = 20 \text{ ns}$ | | $t_{pd(3)}* = 27 \text{ ns}$ | $t_{su(a)} = 25 \text{ ns}$ | $t_{min(3)} = 25 \text{ ns}$ | | | $t_{su(b)} = 25 \text{ ns}$ | $t_{min(c)} = 25 \text{ ns}$ | #### INTERNAL NODE NUMBERS | Q0-Q7 | RESET 25-32 | P0-P15 | SET 33-48 | |-------|-------------|--------|-------------| | CO | 65 | | RESET 49-64 | | C1 | 66 | | | ## diagnostics A diagnostic mode is provided with these devices that allows the user to inspect the contents of the state registers. The step-by-step procedures required to use the diagnostics follow. - 1. Disable all outputs by taking pin 17 (OE) high (see Note 4). - 2. Take pin 8 (Q0) double high to enable the diagnostics test sequence. - 3. Apply appropriate levels of voltage to pins 11 (Q3), 13 (Q4), and 14 (Q5) to select the desired state register (see Table 1). The voltage level monitored on pin 9 will indicate the state of the selected state register. NOTE 4: If pin 17 is being used as an input to the array, then pin 7 (I5) must be taken double high before pin 17 is taken high. #### diagnostics waveforms TABLE 1. ADDRESSING STATE REGISTERS DURING DIAGNOSTICS<sup>†</sup> | REGISTE | R BINARY | BURIED REGISTER | | |---------|----------|-----------------|----------| | PIN 11 | PIN 13 | PIN 14 | SELECTED | | L | ·L | L | C1 | | L | L | Н | P15 | | L | L | HH | C0 | | L | Н | L | P14 | | L | Н | Н | P0 | | L | Н | нн | P1 | | L | НН | L | P2 | | L | HH | н | P3 | | L | НН | нн | P4 | | Н | Ĺ | L | P5 | | Н | Ĺ | Н | P6 | | Н | L | нн | P7 | | Н | н | L | P8 | | Н | Н | Н | P9 | | Н | н | НН | P10 | | Н | НН | L | P11 | | Н | НН | Н | P12 | | Н | нн | нн | P13 | $<sup>^{\</sup>dagger}V_{IHH} = 10.25 \text{ V min, } 10.5 \text{ V nom, } 10.75 \text{ V max}$ #### programming information Texas Instruments programmable logic devices can be programmed using widely available software and reasonably priced device programmers. Complete programming specifications, algorithms, and the latest information on firmware, software, and hardware updates are available upon request. Information on programmers that are capable of programming Texas Instruments programmable logic is also available, upon request, from the nearest TI sales office, local authorized Texas Instruments distirbutor, or by calling Texas Instruments at (214) 997-5666. #### TYPICAL APPLICATIONS #### fmax When the TIBPLS506 is used with two or more devices linked to build a ''multi-device'' state machine (see Figure 1), the maximum operating frequency for this state machine is limited to the sum of $t_{pd}$ CLK-Q (10 ns) of the first '506 and $t_{su}$ (15 ns), of the second '506, for a clock period of 25 ns. This results in an $t_{max}$ of 40 MHz (1/25 ns). Figure 2 shows the '506 used in a system environment where it is operated at 50 MHz, the highest clock rate possible without compromising data integrity. At the input of the '506, the system clock period is limited to the sum of $t_{pd}$ CLK-Q of device A and $t_{su}$ of the '506. At the output of the '506, the system clock period is limited to the sum of $t_{pd}$ CLK-Q of the '506 and $t_{su}$ of device B. For this system to operate at 50 MHz, a system clock period of 20 ns must be met. Given that $t_{SU}$ for the '506 is 15 ns minimum, $t_{pd}$ CLK-Q of device A cannot exceed 5 ns (15 ns + 5 ns = 20 ns). On the output side of the '506, $t_{pd}$ CLK-Q of 10 ns must be allowed. In order to meet the system clock period of 20 ns, $t_{SU}$ for device B must not exceed 10 ns (10 ns + 10 ns) = 20 ns). Under these circumstances, a system frequency of 50 MHz (1/20 ns) can be realized. <sup>\*</sup>External device parameters ( $t_{Dd}$ CLK-Q of device A $\leq$ 5 ns, and $t_{SU}$ of device B $\leq$ 10 ns) #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS # PULSE DURATIONS ## VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ## VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. CL includes probe and jig capacitance and is 50 pF for tpd and ten, 5 pF for tdis. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. ## TYPICAL CHARACTERISTICS T<sub>A</sub>-Free-Air Temperature - °C ## POWER DISSIPATION FIGURE 4 #### TYPICAL CHARACTERISTICS FIGURE 9 ## TIBPSG507M, TIBPSG507C 13 × 80 × 8 PROGRAMMABLE SEQUENCE GENERATOR D3029, MAY 1987 - REVISED NOVEMBER 1989 - 58-MHz Max Clock Rate - Ideal for Waveform Generation and High-Performance State Machine Applications - 6-Bit Internal Binary Counter - 8-Bit Internal State Register - Programmable Clock Polarity - Outputs Programmable for Registered or Combinatorial Operation - 6-Bit Counter Simplifies Logic Equation Development in State Machine Designs - Programmable Output Enable #### description The TIBPSG507 is a 13 × 80 × 8 Programmable Sequence Generator (PSG) that offers the system designer unprecedented flexibility in a high-performance field-programmable logic device. Applications such as waveform generators, state machines, dividers, timers, and simple logic reduction are all possible with a PSG. By utilizing the built-in binary counter, the PSG is capable of generating complex timing controllers. The binary counter also simplifies logic equation development in state machine and waveform generator applications. The PSG507 contains 80 product (AND) terms, a 6-bit binary counter with control logic, eight S/R state holding registers, and eight outputs. The eight outputs can be individually programmed for either registered or combinatorial operation. The clock input is fuse programmable for either positive- or negative-edge operation. M SUFFIX . . . , JT PACKAGE C SUFFIX . . . . JT OR NT PACKAGE (TOP VIEW) M SUFFIX . . . . FK PACKAGE C SUFFIX . . . . FK OR FN PACKAGE (TOP VIEW) NC - No internal connection The 6-bit binary counter is controlled by a synchronous-clear and a count/hold function. Each control function has a nonregistered and registered option. When either SCLR0 or SCLR1 is taken high, the counter resets to zero on the next active clock edge. When either $\overline{\text{CNT}}/\text{HLD0}$ or $\overline{\text{CNT}}/\text{HLD1}$ is taken high, the counter is held at the present count and is not allowed to advance on the active clock edge. The SCLR function overrides the $\overline{\text{CNT}}/\text{HLD}$ feature when both lines are simultaneously high. Clock polarity is programmable through the clock polarity fuse. Leaving this fuse intact selects positive-edge triggering. Negative-edge triggering is selected by blowing this fuse. Pin 17 functions as an input and/or an output enable. When the output enable fuse is intact, all outputs are always enabled allowing pin 17 to be used strictly as an input. Blowing the output enable fuse lets pin 17 function as an output enable and an input. In this mode, the outputs are enabled when pin 17 is low and are in a high-impedance state when pin 17 is high. # TIBPSG507M, TIBPSG507C 13 × 80 × 8 PROGRAMMABLE SEQUENCE GENERATOR ### description (continued) The eight outputs can be individually programmed for combinational operation by blowing the output multiplexer fuse. When the output multiplexer fuse is left intact, registered operation is selected. The M suffix devices are characterized for operation over the full military temperature range of $-55\,^{\circ}$ C to 125 °C. The C suffix devices are characterized for operation from 0 °C to 75 °C. #### 6-BIT COUNTER CONTROL FUNCTION TABLE (see Note 1) | CNT/HLD1 | CNT/HLD0 | SCLR1 | SCLRO | OPERATION | |----------|----------|-------|-------|-------------------| | L | ٦ | L | L | counter active | | Х | Х | Х | Н | synchronous clear | | X | X | Н | х | synchronous clear | | X | Н | L | L | hold counter | | Н | Х | L | L | hold counter | NOTE 1: When all fuses are blown on a product line (AND), its output will be high. When all fuses are blown on a sum line (OR), its outputs will be low. All product and sum terms are low on devices with fuses intact. #### S/R FUNCTION TABLE (see Note 2) | CLK POLARITY FUSE | CLK | S | R | STATE REGISTER | |-------------------|-----|---|---|--------------------| | INTACT | 1 | L | L | $a_0$ | | INTACT | 1 | L | н | L | | INTACT | 1 | Н | L | н | | INTACT | 1 | н | н | INDET † | | BLOWN | 1 | L | L | $\sigma_0$ | | BLOWN | 1 | L | Н | L | | BLOWN | ↓ | н | L | н | | BLOWN | 1 | Н | н | INDET <sup>†</sup> | <sup>&</sup>lt;sup>†</sup>Output state is indeterminate NOTE 2: After power-up, the device must be initialized to its desired state. Q<sub>0</sub> is the state of the S/R register before the active clock edge. # functional block diagram $\sim$ denotes fused inputs # logic diagram (positive logic) # TIBPSG507M 13 × 80 × 8 PROGRAMMABLE SEQUENCE GENERATOR #### absolute maximum ratings | Supply voltage, VCC (see Note 3) | 7 V | |---------------------------------------------------|-----| | Input voltage, V <sub>I</sub> (see Note 3) | 5 V | | Voltage applied to a disabled output (see Note 3) | 5 V | | Operating free-air temperature range55 °C to 125 | 5°C | | Storage temperature range65 °C to 150 | o°C | NOTE 3: These ratings apply except for programming pins during a programming cycle or during the diagnostic mode. ### recommended operating conditions | | PARAMETER | | MIN | NOM | MAX | UNIT | | |-----------------|------------------------------------------------------|---------------------------------|------|-----|-----|------|--| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | ٧ | | | VIH | High-level input voltage | | 2 | | 5.5 | V | | | VIL | Low-level input voltage | | | | 0.8 | V | | | ЮН | High-level output current | | | | ~2 | mA | | | lOL | Low-level output current | | | - | 8 | mA | | | | Pulse duration | Clock high | T | | | | | | t <sub>w</sub> | Pulse duration | Clock low | | | | ns | | | | | Input or feedback to S/R inputs | | | | | | | t <sub>su</sub> | Setup time before CLK active transition <sup>†</sup> | Input or feedback to SCLRO | | | | ns | | | | | Input or feedback to CNT/HOLDO | | | | | | | | | Input or feedback at S/R inputs | | | | | | | th | Hold time after CLK active transition <sup>†</sup> | Input or feedback at SCLO | | | | ns | | | | | Input or feedback at CNT/HLD0 | | | | | | | TA | Operating free-air temperature | | - 55 | | 125 | °C | | <sup>†</sup>Internal setup and hold times, t<sub>SU</sub> feedback to SCLR1, feedback to CNT/HLD1; t<sub>h</sub> feedback at SCLR1 and feedback at CNT/HLD1, are guaranteed by f<sub>max</sub> specifications. The active transition of CLK is determined by the programmed state of the CLK polarity fuse. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | FEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------------------------------|--------------------------|--------------|------|------------------|-------|------| | V <sub>IK</sub> | $V_{CC} = 4.5 V,$ | I <sub>I</sub> = -18 mA | | | | - 1.2 | V | | Voн | $V_{CC} = 4.5 V,$ | $I_{OH} = -2 \text{ mA}$ | | 2.4 | 3.2 | | V | | VOL | $V_{CC} = 4.5 V,$ | $I_{OL} = 8 \text{ mA}$ | | | 0.25 | 0.5 | V | | Ч | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 5.5 V | | | | 0.1 | mA | | ΊΗ | $V_{CC} = 5.5 V,$ | $V_{1} = 2.7 V$ | | | | 20 | μΑ | | IIL | $V_{CC} = 5.5 V,$ | $V_1 = 0.4 V$ | | | | -0.25 | mA | | 10 <sup>‡</sup> | $\dot{V}_{CC} = 5.5 \text{ V},$ | $V_0 = 0.5 \text{ V}$ | | - 30 | | - 130 | mA | | lozh | $V_{CC} = 5.5 V,$ | $V_0 = 2.7 V$ | | | | 20 | μΑ | | I/O ports | V E E V | V- 04V | | | | - 250 | ^ | | IOZL All others | $V_{CC} = 5.5 V$ , | $V_0 = 0.4 V$ | | | | - 20 | μΑ | | Icc | $V_{CC} = 5.5 V$ , | See Note 4, | Outputs open | | 156 | 230 | mA | | Ci | f = 1 MHz, | V <sub>I</sub> = 2 V | | | 7 | | pF | | Co | f = 1 MHz, | V <sub>O</sub> = 2 V | | | 11 | | pF | | C <sub>clk</sub> | f = 1 MHz, | V <sub>I</sub> = 2 V | | | 14 | | рF | # switching characteristics over recommended supply voltage and operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|--------------------------------------|--------------------|-------------------|--------------------|------------------|-----|------| | | 6-Bit counter with SCLR1 or CNT/HLD1 | | | | | | | | f <sub>max</sub> § | 6-Bit counter with | SCLRO or CNT/HLDO | | | | | MHz | | | S/R registers | | | | | | Ì | | | CLK† | Q (nonregistered)# | $R1 = 390 \Omega$ | | | | | | | CLK↓ | Q (nonregistered)# | | $R2 = 750 \Omega,$ | | | | | t <sub>pd</sub> ¶ | CLK↑ | Q (registered) | See Figure 3 | | | | ns | | | CLK↓ | Q (registered) | | | | | | | | I or Feedback | Q (nonregistered) | | | | | | | t <sub>en</sub> | <u>OE</u> ↓ | Q | | | | | ns | | t <sub>dis</sub> | ŌĒ↑ | Q | | | | | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \text{ °C}$ . NÖTE 4: When the clock is programmed for negative edge, then $V_1 = 4.5 \text{ V}$ . When the clock is programmed for positive edge, then $V_1 = 0$ . $<sup>^{\</sup>ddagger}$ This parameter approximates $I_{OS}$ . The condition $V_{O}=0.5$ V takes tester noise into account. Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second. <sup>§</sup>fmax is independent of the number of product terms used. The active edge of CLK is determined by the programmed state of the CLK polarity fuse. <sup>#</sup>tpd CLK to Q (nonregistered) is the same for data clocked from the counter or state registers. # TIBPSG507C 13 × 80 × 8 PROGRAMMABLE SEQUENCE GENERATOR # absolute maximum ratings | Supply voltage, VCC (see Note 3) | . 7 | ٧ | |-------------------------------------------------|-----|---| | Input voltage (see Note 3) | 5.5 | ٧ | | Voltage applied to disabled output (see Note 3) | 5.5 | ٧ | | Operating free-air temperature range | 75° | С | | Storage temperature range – 65 °C to 1 | 50° | С | NOTE 3: These ratings apply except when programming pins during a programming cycle or during the diagnostic mode. ### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | | |-----------------|------------------------------------------------------|---------------------------------|------|-----|-------|------|--| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | | VIH | High-level input voltage | | 2 | | 5.5 | V | | | $V_{IL}$ | Low-level input voltage | | | | 0.8 | V | | | loн | High-level output current | | | | - 3.2 | mA | | | loL | Low-level output current | | | | 16 | mA | | | | Pulse duration | Clock high | 6 | | | | | | tw | Pulse duration | Clock low | 6 | | | ns | | | | | Input or feedback to S/R inputs | 12 | | | | | | t <sub>su</sub> | Setup time before CLK active transition <sup>†</sup> | Input or feedback to SCLR0 | 25 | | | ns | | | | | Input or feedback to CNT/HOLDO | 25 | | | ] | | | | | Input or feedback at S/R inputs | 0 | | | | | | th | Hold time after CLK active transition <sup>†</sup> | Input or feedback at SCLO | 0 | | | ns | | | | | Input or feedback at CNT/HLD0 | 0 | | | | | | TA | Operating free-air temperature | | 0 | | 75 | °C | | <sup>†</sup>Internal setup and hold times, $t_{SU}$ feedback to SCLR1, feedback to $\overline{CNT}/HLD1$ ; $t_h$ feedback at SCLR1 and feedback at $\overline{CNT}/HLD1$ , are guaranteed by $t_{max}$ specifications. The active transition of CLK is determined by the programmed state of the CLK polarity fuse. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST | CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------------------|----------------------------|------|------------------|-------|------| | V <sub>IK</sub> | $V_{CC} = 4.75 V,$ | I <sub>I</sub> = -18 mA | | | -1.2 | V | | Voн | $V_{CC} = 4.75 V$ , | $I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3.2 | | V | | V <sub>OL</sub> | $V_{CC} = 4.75 V,$ | I <sub>OL</sub> = 16 mA | | 0.25 | 0.5 | ٧ | | l <sub>l</sub> | $V_{CC} = 5.25 V,$ | $V_1 = 5.5 V$ | | | 0.1 | mA | | ΊΗ | $V_{CC} = 5.25 V,$ | V <sub>I</sub> = 2.7 V | | | 20 | μΑ | | ηL | $V_{CC} = 5.25 V,$ | $V_1 = 0.4 V$ | | | -0.25 | mA | | lo <sup>‡</sup> | $V_{CC} = 5.25 V,$ | $V_0 = 0.5 V$ | - 30 | | - 130 | mA | | lozh | $V_{CC} = 5.25 V$ , | $V_O = 2.7 V$ | | | 20 | μΑ | | IOZL | $V_{CC} = 5.25 V,$ | $V_0 = 0.4 V$ | | | - 20 | μΑ | | lcc | $V_{CC} = 5.25 V,$ | See Note 4, Outputs open | | 156 | 210 | mA | | Ci | f = 1 MHz, | V <sub>1</sub> = 2 V | | 7 | | pF | | Co | f = 1 MHz, | $V_0 = 2 V$ | | 11 | | pF | | C <sub>clk</sub> | f = 1 MHz, | $V_{\parallel} = 2 V$ | | 14 | | pF | # switching characteristics over recommended supply voltage and operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|--------------------|--------------------|--------------------------------------------|-----|------------------|-----|------| | | 6-Bit counter with | SCLR1 or CNT/HLD1 | | 58 | 65 | | | | f <sub>max</sub> § | 6-Bit counter with | SCLRO or CNT/HLDO | | 33 | 50 | | MHz | | | S/R registers | | | 58 | 65 | | | | | CLK↑ | Q (nonregistered)# | R1 = 300 Ω,<br>R2 = 390 Ω,<br>See Figure 3 | 8 | | 27 | | | | CLK↓ | Q (nonregistered)# | | 9 | | 28 | | | t <sub>pd</sub> ¶ | CLK† | Q (registered) | | 3 | | 10 | ns | | | CLK↓ | Q (registered) | | 4 | | 11 | | | | I or Feedback | Q (nonregistered) | | 10 | | 22 | | | t <sub>en</sub> | ,ŌĒ↓ | Q | | 2 | 6 | 10 | ns | | <sup>t</sup> dis | ŌĒ↑ | Q | | 2 | 6 | 10 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . NOTE 4: When the clock is programmed for negative edge, then $V_1 = 4.5 \text{ V}$ . When the clock is programmed for positive edge, then $V_1 = 0$ . #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on firmware, software, and hardware updates are available upon request. Information on persons capable of programming Texas Instruments Programmable Logic is also available upon request from the nearest TI sales office or local authorized TI distributor; information may also be obtained by calling or writing Texas Instruments at (214) 997-5666, Texas Instruments, Post Office Box 655803, Dallas, Texas 75265. $<sup>^{\</sup>ddagger}$ This parameter approximates I<sub>OS</sub>. The condition V<sub>O</sub> = 0.5 V takes tester noise into account. Note more than one output should be shorted at a time and the duration of the short circuit should not exceed one second. $<sup>\</sup>S_{\mbox{\scriptsize fmax}}$ is independent of the number of product terms used. The active edge of CLK is determined by the programmed state of the CLK polarity fuse. $<sup>\#</sup>t_{\mathrm{nd}}$ CLK to Q (nonregistered) is the same for data clocked from the counter or state registers. # TIBPSG507M, TIBPSG507C 13 × 80 × 8 PROGRAMMABLE SEQUENCE GENERATOR # TIBPSG507M, TIBPSG507C 13 × 80 × 8 PROGRAMMABLE SEQUENCE GENERATOR ## glossary-timing model - tpd(1) Maximum time Interval from the time a signal edge is received at any input pin to the time any logically affected combinational output pin delivers a response. - tpd(2)\* Maximum time interval from a positive edge on the clock input pin to data delivery on the output pin corresponding to any output SR register. - tpd(3)\* Maximum time interval from the positive edge on the clock input pin to the response on any logically affected combinationally configured output (at the pin), where data origin is any internal SR register or counter bit. - t<sub>SU(1)</sub> Minimum time interval that must be allowed between the data edge on any dedicated input and the active clock edge on the clock input pin when data affects the S or R line of any output SR register. - $t_{SU(2)}$ Minimum time interval that must be allowed between the data edge on any dedicated input and the **active** clock edge on the clock input pin when data affects the S or R line of any internal SR register. - t<sub>Su(3)</sub> Minimum time interval that must be allowed between the data edge on any dedicated input and the **active** clock edge on the clock input pin **only when entering data on SCLR0 or CNT/HLD0** lines. - t<sub>min(1)</sub> Minimum clock period (or 1/[maximum frequency]) that the device will accomodate when using feedback from any internal SR register or counter bit to feed the S or R line of any output SR register. - tmin(2) Minimum clock period (or 1/[maximum frequency]) that the device will accomodate when using feedback from any internal SR register to feed the S or R line of any internal SR register. - t<sub>min(3)</sub> Minimum clock period (or 1/[maximum frequency]) that the device will accomodate when using feedback from any internal SR register or counter bit to feed SCLR0 or CNT/HLD0. #### PARAMETER VALUES FOR TIMING MODEL | $t_{pd(1)} = 22 \text{ ns}$ | $t_{su(1)} = 12 \text{ ns}$ | $t_{min(1)} = 17 \text{ ns}$ | |------------------------------|-----------------------------|------------------------------| | $t_{pd(2)}* = 10 \text{ ns}$ | $t_{SU(2)} = 12 \text{ ns}$ | $t_{min(2)} = 17 \text{ ns}$ | | $t_{pd(3)}* = 27 \text{ ns}$ | $t_{su(3)} = 25 \text{ ns}$ | $t_{min(3)} = 25 \text{ ns}$ | <sup>\*</sup>add 1 ns when using negative clock edge as active #### INTERNAL NODE NUMBERS | SCLR0 | 25 | CNTHLD0 | 28 | PO-P7 | SET 31-38 | |-------|----------|---------|----------|-------|-------------| | SCLR1 | SET 26 | CNTHLD1 | SET 29 | | RESET 39-46 | | | RESET 27 | | RESET 30 | Q0-Q7 | RESET 47-54 | | | | CO-C5 | 55-60 | | | ### PRINCIPLES OF OPERATION ### PSG design theory Most state machine and waveform generator designs can be simplified with the PSG by referencing all or part of each sequence to a binary count. The internal state registers can then be used to keep track of which binary count sequence is in operation, to store input data and keep track of internally generated status bits, or as output registers when connected to a nonregistered output cell. State registers can also be used to expand the binary counter when a larger counter is needed. Through the use of the binary counter, the number of product lines and state registers required for a design is usually reduced. In addition, the designer does not have to be concerned about generating wait states where the outputs are unaffected because these can be timed from the binary counter. For detailed information and examples using this design concept, see the "DESIGNER'S GUIDE TO THE PSG507" located in the applications report section of the *Programmable Logic Data Book*, 1990. #### TYPICAL APPLICATION The TIBPSG507 is used in this application to generate the required memory timing control signals (RAS, CAS, etc) for the memory timing controller. For detailed information, please see the "SYSTEMS SOLUTION FOR STATIC COLUME DECODE" Application Report. ### diagnostics A diagnostics mode is provided with these devices that allows the user to inspect the contents of the state registers. The following are the step-by-step procedures required for the diagnostics. - 1. Disable all outputs by taking $\overline{OE}$ (pin 17) high. (Note: If pin 17 is being used as an input to the array, then pin 15 or pin 7 must be taken to double high first before pin 17 is taken high.) - 2. Take Q0 (pin 8) double high to enable the diagnostics test sequence. - 3. Apply appropriate levels of voltage to pins 11, 13 and 14 to select the desired state register, (see Table 1) - 4. The voltage level monitored on pin 9 will indicate the state of the selected state register. #### diagnostics waveforms $^{\dagger}V_{IHH} = 10.25 \text{ V min, } 10.5 \text{ V nom, and } 10.75 \text{ V max}$ TABLE 1. ADDRESSING STATE REGISTERS DURING DIAGNOSTICS | REGISTE | R BINARY A | DDRESS | BURRIED REGISTER SELECTED | |---------|------------|--------|---------------------------| | PIN 11 | PIN 13 | PIN 14 | BORNIED REGISTER SELECTED | | L | L | L | SCLR0 | | L | L | Н | SCLR1 | | L | L | нн | CNT/HLD0 | | L | н | L | CNT/HLD1 | | L | н | н | PO | | L | н | нн | P1 | | L | нн | L | P2 | | L | HH | н | P3 | | L | нн | нн | P4 | | н | L | L | P5 | | ' н | L | н | P6 | | н | L | нн | P7 | | н | н | L | со | | Н | Н | Н | C1 | | н | н | нн | C2 | | н | нн | L | С3 | | н | нн | н | C4 | | Н | нн | нн | C5 | #### TYPICAL APPLICATIONS ### fmax When the TIBPSG507 is used with two or more devices linked to build a ''multi-device'' state machine (see Figure 1), the maximum operating frequency for this state machine is limited to the sum of $t_{pd}$ CLK-Q (10 ns) of the first '507 and $t_{su}$ (12 ns), of the second '507, for a clock period of 22 ns. This results in an $t_{max}$ of 45 MHz (1/22 ns). Figure 2 shows the TIBPSG507 used in a system environment where it is operated at 58 MHz, the highest clock rate possible without compromising data integrity. At the input of the '507, the system clock period is limited to the sum of $t_{pd}$ CLK-Q of device A and $t_{su}$ of the '507. At the output of the '507, the system clock period is limited to the sum of $t_{pd}$ CLK-Q of the '507 and $t_{su}$ of device B. For this system to operate at 58 MHz, a system clock period of 17.2 ns must be met. Given that $t_{SU}$ for the '507 is 12 ns minimum, $t_{pd}$ CLK-Q of device A cannot exceed 5.2 ns (12 ns + 5.2 ns = 17.2 ns). On the output side of the '507, $t_{pd}$ CLK-Q of 10 ns must be allowed. In order to meet the system clock period of 17.2 ns, $t_{SU}$ for device B must not exceed 7.2 ns (10 ns + 7.2 ns) = 17.2 ns). Under these circumstances, a system frequency of 58 MHz (1/17.2 ns) can be realized. <sup>\*</sup>External device parameters ( $t_{pd}$ CLK-Q of device A $\leq$ 5.2 ns, and $t_{su}$ of device B $\leq$ 7.2 ns) FIGURE 2 #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES OUTPUT (See Note D) VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS V<sub>OL</sub> +0.5 V V<sub>OH</sub> -0.5 V ≈ 0 V NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. WAVEFORM 2 S1 OPEN (See Note B) - C. All input pulses have the following characteristics: For M suffix, use voltage levels indicated in parentheses (), PRR $\leq$ 10 MHz, $t_r$ and $t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [], PRR $\leq$ 1 MHz, $t_r$ = $t_f$ = 2 ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 3 ### TYPICAL CHARACTERISTICS SUPPLY CURRENT vs FIGURE 4 # POWER DISSIPATION VS F-Frequency-MHz FIGURE 5 ## TYPICAL CHARACTERISTICS 3 4 5 FIGURE 9 **Number of Outputs Switching** 7 8 -75 -50 -25 50 75 100 125 25 TA-Free-Air Temperature-°C FIGURE 8 # TIB82S105BM, TIB82S105BC 16×48×8 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET D2897, SEPTEMBER 1985-REVISED AUGUST 1989 - 50-MHz Clock Rate - Power-On Preset of All Flip-Flops - 6-Bit Internal State Register with 8-Bit Output Register - Power Dissipation . . . 600 mW Typical - Programmable Asynchronous Preset or Output Control - Functionally Equivalent to, but Faster than 82S105A† #### description The TIB82S105B is a TTL field-programmable state machine of the Mealy type. This state machine (logic sequencer) contains 48 product terms (AND terms) and 14 pairs of sum terms (OR terms). The product and sum terms are used to control the 6-bit internal state register and the 8-bit output register. The outputs of the internal state register (P0—P5) are fed back and combined with the 16 inputs (I0—I15) to form the AND array. In addition a single sum term is complemented and fed back to the AND array, which allows any of the product terms to be summed, complemented, and used as an input to the AND array. The state and output registers are positive-edgetriggered S/R flip-flops. These registers are unconditionally preset high on power-up. Pin 19 can be used to preset both registers or, by blowing the proper fuse, be converted to an output control function. The TIB82S105BM is characterized for operation over the full military temperature range of $-55\,^{\circ}\text{C}$ to $125\,^{\circ}\text{C}$ . The TIB82S105BC is characterized for operation from $0\,^{\circ}\text{C}$ to $75\,^{\circ}\text{C}$ . M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) <sup>&</sup>lt;sup>†</sup> Power-up preset and asynchronous preset functions are not identical to 82S105A. See Recommended Operating Conditions. ### functional block diagram (positive logic) denotes fused inputs. # timing diagram # TIB82S105BM, TIB82S105BC 16×48×8 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET NOTES: 1. All AND gate inputs with a blown link float to a logic 1. - 2. All OR gate inputs with a blown link float to a logic 0. - 3. Fuse Numbers = First Fuse Number + Increment. # TIB82S105BM 16×48×8 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 4) | 7 | ٧ | |---------------------------------------------------|-----|----| | Input voltage (see Note 4) | .5 | ٧ | | Voltage applied to a disabled output (see Note 4) | .5 | ٧ | | Operating free-air temperature range | 25° | 'n | | Storage temperature range65°C to 15 | 60° | ,C | NOTE 4: These ratings apply except for programming pins during a programming cycle. ## recommended operating conditions | | | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------|------------------------------------------------------|------|-----|-----|-------| | Vсс | Supply voltage | | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | ЮН | High-level output current | | | | - 2 | mA | | loL | Low-level output current | | | | 12 | mA | | | Clock frequency† | 1 thru 48 product terms without C-array <sup>‡</sup> | 0 | | 40 | MHz | | fclock | Clock frequency. | 1 thru 48 product terms with C-array | 0 | | 25 | IVITZ | | | Dulas duration | Clock high or low | 12 | | | | | t <sub>w</sub> | Pulse duration | Preset | 18 | | | ns | | | Setup time before CLK1, | Without C-array | 25 | | | | | t <sub>su</sub> | 1 thru 48 product terms | With C-array | 40 | | | ns | | t <sub>su</sub> | Setup time, Preset low (inac | tive) before CLK <sup>§</sup> | 10 | | | ns | | th | Hold time, input after CLK1 | | 0 | | | ns | | TA | Operating free-air temperatur | re | - 55 | | 125 | °C | <sup>†</sup>The maximum clock frequency is independent of the internal programmed configuration. If an output is fed back externally to an input, the maximum clock frequency must be calculated. <sup>&</sup>lt;sup>‡</sup>The C-array is the single sum term that is complemented and fed back to the AND array. <sup>§</sup>After Preset goes inactive, normal clocking resumes on the first low-to-high clock transition. # TIB82S105BM 16×48×8 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST COND | ITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------------------------------------------------------------------|-----------------------------------------|-----|------------------|-------|------| | V <sub>IK</sub> | $V_{CC} = 4.5 V,$ | I <sub>I</sub> = -18 mA | | | -1.2 | V | | VoH | $V_{CC} \approx 4.5 \text{ V},$ | I <sub>OH</sub> = -2 mA | 2.4 | 3.2 | | ٧ | | V <sub>OL</sub> | $V_{CC} = 4.5 V$ , | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | ٧ | | l <sub>l</sub> | $V_{CC} = 5.5 V$ , | $V_{ } = 5.5 \text{ V}$ | | | 25 | μΑ | | IH | $V_{CC} = 5.5 \text{ V},$ | V <sub>1</sub> = 2.7 V | | | 20 | μΑ | | կլ | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.4 V | | | -0.25 | mA | | los <sup>‡</sup> | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 0.5 V | -30 | | - 250 | mA | | lozн | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 20 | μΑ | | lozL | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 0.4 V | | | - 20 | μΑ | | Icc | $V_{CC} = 5.5 \text{ V},$ PRE/ $\overline{\text{OE}}$ input at GND, | V <sub>I</sub> = 4.5 V,<br>Outputs open | | 120 | 180 | mA | # switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | PA | ARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|-----------------|-------------------|----|--------------------|-----|------------------|-----|--------| | ε δ | Without C array | | | | 40 | 70 | | MHz | | fmax <sup>3</sup> | With C array | | | | 25 | 45 | | IVITIZ | | t <sub>pd</sub> | | CLK† | Q | $R1 = 390 \Omega,$ | | 8 | 20 | ns | | t <sub>pd</sub> | | PRE↑ | Q | $R2 = 750 \Omega,$ | | 12 | 25 | ns | | t <sub>pd</sub> | | V <sub>CC</sub> ↑ | Q | See Figure 3 | | 0 | 10 | ns | | t <sub>en</sub> | | ŌĒ↓ | Q | | | 10 | 25 | ns | | <sup>t</sup> dis | | ŌĒ↑ | Q | | | 5 | 15 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . <sup>\*</sup>Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed 1 second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. <sup>§</sup>f<sub>max</sub> is independent of the internal programmed configuration and the number of product terms used. # TIB82S105BC 16×48×8 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | ply voltage, VCC (see Note 4) | 7 V | |-----------------------------------------------|----------------| | it voltage (see Note 4) | 5.5 V | | age applied to a disabled output (see Note 4) | 5.5 V | | rating free-air temperature range | 0°C to 75°C | | age temperature range | -65°C to 150°C | NOTE 4: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions | | | PARAMETER | MIN | NOM | MAX | UNIT | |--------------------|------------------------------|------------------------------------------------------|------|-----|------|-------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | loн | High-level output current | | | | -3.2 | mA | | loL | Low-level output current | | | | 24 | mA | | 4 | Clock frequency† | 1 thru 48 product terms without C-array <sup>‡</sup> | 0 | | 50 | MHz | | <sup>f</sup> clock | Clock frequency | 1 thru 48 product terms with C-array | 0 | | 30 | IVITZ | | | Pulse duration | Clock high or low | 10 | | | | | tw | Pulse duration | Preset | 15 | | | ns | | _ | Setup time before CLK1, | Without C-array | 15 | | | | | <sup>t</sup> su | 1 thru 48 product terms | With C-array | 30 | | | ns | | t <sub>su</sub> | Setup time, Preset low (inac | tive) before CLK1 <sup>§</sup> | 8 | | | ns | | th | Hold time, input after CLK1 | | 0 | | | ns | | TA | Operating free-air temperatu | re | 0 | | 75 | °C | <sup>&</sup>lt;sup>†</sup>The maximum clock frequency is independent of the internal programmed configuration. If an output is fed back externally to an input, the maximum clock frequency must be calculated. <sup>&</sup>lt;sup>‡</sup>The C-array is the single sum term that is complemented and fed back to the AND array. <sup>§</sup>After Preset goes inactive, normal clocking resumes on the first low-to-high clock transition. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------------------------------------------------------------------------------------|------|------|-------|------| | V <sub>IK</sub> | $V_{CC} = 4.75 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | Voн | $V_{CC} = 4.75 \text{ V}, \qquad I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3 | | V | | VoL | $V_{CC} = 4.75 \text{ V}, \qquad I_{OL} = 24 \text{ mA}$ | | 0.37 | 0.5 | V | | lį | $V_{CC} = 5.25 \text{ V}, \qquad V_{I} = 5.5 \text{ V}$ | | | 25 | μΑ | | ЧН | $V_{CC} = 5.25 \text{ V}, \qquad V_{I} = 2.7 \text{ V}$ | | | 20 | μΑ | | IIL | $V_{CC} = 5.25 \text{ V}, \qquad V_{I} = 0.4 \text{ V}$ | | | -0.25 | mA | | lo <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, \qquad V_{O} = 2.25 \text{ V}$ | - 30 | | -112 | mA | | lozh | $V_{CC} = 5.25 \text{ V}, \qquad V_{O} = 2.7 \text{ V}$ | | | 20 | μΑ | | lozL | $V_{CC} = 5.25 \text{ V}, \qquad V_{O} = 0.4 \text{ V}$ | | | - 20 | μΑ | | lcc | $V_{CC} = 5.25 \text{ V}, \qquad V_I = 4.7 \text{ V},$ PRE/ $\overline{\text{OE}}$ input at GND, Outputs open | | 120 | 180 | mA | # switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | P | ARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|-----------------|-------------------|----|---------------------|-----|------------------|-----|-------| | ۶ ۶ | Without C array | | | | 50 | 70 | | NALL- | | f <sub>max</sub> § | With C array | | Í | | 30 | 45 | | MHz | | t <sub>pd</sub> | | CLK† | α | $R1 = 500 \Omega$ , | | 8 | 15 | ns | | t <sub>pd</sub> | | PRE↑ | Q | $R2 = 500 \Omega,$ | | 12 | 20 | ns | | t <sub>pd</sub> | | V <sub>CC</sub> ↑ | Q | See Figure 3 | | 0 | 10 | ns | | t <sub>en</sub> | | ŌĒ↓ | Q | | | 10 | 20 | ns | | t <sub>dis</sub> | | ŌĒ↑ | a | | | 5 | 10 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit current, IOS. <sup>§</sup>fmax is independent of the internal programmed configuration and the number of product terms used. ### diagnostics A diagnostics mode is provided with these devices that allows the user to inspect the contents of the state register. When I0 (pin 9) is held at 10 V, the state register bits P0-P5 will appear at the Q0-Q5 outputs and Q6-Q7 will be high. The contents of the output register will remain unchanged. # diagnostics waveforms PS = Present state, NS = Next state #### test array A test array that consists of product lines 48 and 49 has been added to these devices to allow testing prior to programming. The test array is factory programmed as shown below. Testing is accomplished by connecting QO-QT to IB-I15, $PRE/\overline{OE}$ to GND, and applying the proper input signals as shown in the timing diagram. Product lines 48 and 49 MUST be deleted during user programming to avoid interference with the programmed logic function. ### TEST ARRAY PROGRAM | | | | | | | | | | _ | | | | | | | _ | | | | | | | | | | | | | OP. | TIO | N F | RE | /OE | | | | | н | |---------|---|---|---|---|---|---|---|---|---|-----|----|----|----|---|---|---|---|---|----|-----|----|----|-----------------|----|---|-----|----|-----|-----|-----|-----|----|-----|----|-----|---|---|---| | | | | | | | | | | | | | Аг | ND | | | | | | | | | | | | | | | | | | 0 | R | | | | | | | | PRODUCT | | | | | | | | | | INP | UT | | | | | | | | PF | RES | EN | тs | TA <sup>-</sup> | ΓE | ı | NEX | т: | STA | λTE | | | | | O | JΤ | | | | | LINE | С | c | 1 | 1 | 1 | 1 | 1 | 1 | | (lı | n) | | | | | | | | | | (P | S) | | | | | (N | S) | | | | | | (Q | tn) | | | | | 1 | | 1 | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 48 | Х | _ | H | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Η | Н | Н | Н | Н | Н | L | L | L | L | اد | L, | L | L | L | L | L | L | L | L | | 49 | _ | Х | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | ### test array waveforms ### TEST ARRAY DELETED | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OP. | TIO | N P | RE. | /OE | | | | | н | |---------|---|---|---|---|---|---|---|---|---|-----|----|----|----|---|---|---|---|---|----|-----|----|-----|-----|----|---|-----|----|-----|------------|-----|-----|-----|-----|----|----|---|----|---| | | | , | , | | | | | | _ | | | Αľ | VD | | | | | | | | | | | | | | | | | | 0 | R | | | | | | | | PRODUCT | | | | | | | | | | | υT | | | | | | | | PF | RES | | T S | TA. | TE | , | NEX | | STA | <b>ATE</b> | | | | | οι | | | | - | | LINE | С | Ē | 1 | 1 | 1 | 1 | 1 | 1 | | (li | n) | | | | | | | | | | (P | S) | | | | | (N | S) | | | | | | (Q | n) | | | | | | | l | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 48 | _ | _ | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | I | Н | Н | Н | Н | Н | - | - | _ | - | _ | - | - | - | _ | - | - | - | -1 | - | | 49 | - | Х | L | _ | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | - | - | _ | - | - | - | 1 | _ | _ | _ | - | _ | - | _ | X = Fuse intact, - = Fuse blown # TIB82S105BM, TIB82S105BC 16×48×8 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET #### **TIB82S105B, 82S105A COMPARISON** The Texas Instruments TIB82S105B is a $16 \times 48 \times 8$ Field-Programmable Logic Sequencer that is functionally equivalent to the Signetics 82S105A. However, the TIB82S105B is designed for a maximum speed of 50 MHz with the preset function being made conventional. As a result the TIB82S105B differs from the 82S105A in speed and in the preset recovery function. The TIB82S105B is a high-speed version of the original 82S105A. The TIB82S105B features increased switching speeds with no increase in power. The maximum operating frequency is increased from 20 MHz to 50 MHz and does not decrease as more product terms are connected to each sum (OR) line. For instance, if all 48 product terms were connected to a sum line on the original 82S105A, the f<sub>max</sub> would be about 15 MHz. The f<sub>max</sub> for the TIB82S105B remains at 50 MHz regardless of the programmed configuration. In addition, the preset recovery sequence was changed to a conventional recovery sequence, providing quicker clock recovery times. This is explained in the following paragraph. The TIB82S105B and the 82S105A are equipped with power-up preset and asynchronous preset functions. The power-up preset causes the registers to go high during power-up. The asynchronous preset inhibits clocking and causes the registers to go high whenever the preset pin is taken high. After a power-up preset occurs, the minimum setup time from power-up to the first clock pulse must be met in order to assure that clocking is not inhibited. In a similar manner after an asynchronous preset, the preset input must return low (inactive) for a given time, t<sub>SU</sub>, before clocking. The Signetics 82S105A was designed in such a way that after both power-up preset and asynchronous preset it requires that a high-to-low clock transition occur before a clocking transition (low-to-high) will be recognized. This is shown in Figure 1. The Texas Instruments TIB82S105B does not require a high-to-low clock transition before clocking can be resumed, it only requires that the preset be inactive 8 ns (preset inactive-state setup time) before the clock rising edge. See Figure 2. The TIB82S105B, with an f<sub>max</sub> of 50 MHz, is ideal for systems in which the state machine must run several times faster than the system clock. It is recommended that the TIB82S105B be used in new designs. *However, if the TIB82S105B is used to replace the 82S105A, then the customer must understand that clocking will begin with the first clock rising edge after preset.* TABLE 3. SPEED DIFFERENCES | PARAMETER | 82S105A<br>SIGNETICS | TIB82S105B<br>TI ONLY | |---------------------------|----------------------|-----------------------| | f <sub>max</sub> | 20 MHz | 50 MHz | | <sup>t</sup> pd, CLK to Q | 20 ns | 15 ns | FIGURE 1. 82S105A PRESET RECOVERY OPERATION FIGURE 2. TIB82S105B PRESET RECOVERY OPERATION #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS **VOLTAGE WAVEFORMS** # VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS - NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>, 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: For M suffix, use the voltage levels indicated in parentheses ( ), PRR $\leq$ 10 MHz, $t_r$ and $t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in [ ], PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be used for testing. FIGURE 3 # TIB82S167BM, TIB82S167BC 14 × 48 × 6 FIELD PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET D2896, JANUARY 1985-REVISED AUGUST 1989 - Programmable Asynchronous Preset or **Output Control** - Power-On Preset of All Flip-Flops - 8-Bit Internal State Register with 4-Bit Output Register - Power Dissipation . . . 600 mW Typical - Functionally Equivalent to. † but Faster than 82S167A ## description The TIB82S167B is a TTL field-programmable state machine of the Mealy type. This state machine (logic sequencer) contains 48 product terms (AND terms) and 12 pairs of sum terms (OR terms). The product and sum terms are used to control the 8-bit internal state register and the 4-bit output register. The outputs of the internal state register (PO-P7) are fed back and combined with the 14 inputs (IO-I13) to form the AND array. In addition the first two bits of the internal state register (PO-P1) are brought off-chip to allow the output register to be extended to 6 bits if desired. A single sum term is complemented and fed back to the AND array, which allows any of the product terms to be summed, complemented, and used as inputs to the AND array. The state and output registers are positive-edgetriggered S/R flip-flops. These registers are unconditionally preset high on power-up. PRE/OE can be used as PRE to preset both registers or, by blowing the proper fuse, be converted to an output control function, OE. The TIB82S167BM is characterized for operation over the full military temperature range of -55°C to 125°C. The TIB82S167BC is characterized for operation from 0°C to 75°C. M SUFFIX . . . JT PACKAGE C SUFFIX . . . NT PACKAGE (TOP VIEW) | CLK 🔲 | 1 U | 24 | Vcc | |--------|-----|----|--------| | 16 🔲 | 2 | 23 | 17 | | 15 🔲 | 3 | 22 | 18 | | 14 🛮 ( | 4 | 21 | 19 | | 13 🛚 ! | 5 | 20 | 110 | | 12 🔲 | 6 | 19 | 111 | | | 7 | 18 | 112 | | 10 🛚 | 3 | 17 | 113 | | 00 [ | 9 | 16 | PRE/OF | | Q1 []· | 10 | 15 | P1 | | Q2 🛮 | 11 | 14 | PO | | GND . | 12 | 13 | Q3 | | | | | | M SUFFIX . . . FK PACKAGE C SUFFIX . . . FN PACKAGE (TOP VIEW) NC-No internal connection <sup>†</sup> Power up preset and asynchronous preset functions are not identical to 82S167A. # functional block diagram (positive logic) denotes fused inputs ### timing diagram # TIB82S167BM, TIB82S167BC 14 × 48 × 6 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET NOTES: 1. All AND gate inputs with a blown link float to the high level. - 2. All OR gate inputs with a blown link float to the low level. - 3. Fuse Number = First Fuse Number + Increment # TIB82S167BM 14 × 48 × 6 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 3) | | 7 V | |---------------------------------------------------|----------|-------| | Input voltage (see Note 3) | | 5.5 V | | Voltage applied to a disabled output (see Note 3) | | 5.5 V | | Operating free-air temperature range | -55°C to | 125°C | | Storage temperature range | -65°C to | 150°C | NOTE 3: These ratings apply except for programming pins during a programming cycle. ### recommended operating conditions | | | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------|------------------------------|------------------------------------------------------|------|-----|-----|--------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | 5.5 | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | V | | ЮН | High-level output current | | | | -2 | mA | | loL | Low-level output current | | | | 12 | mA | | 4 | Clock frequency† | 1 thru 48 product terms without C-array <sup>‡</sup> | 0 | | 40 | MHz | | fclock | Clock frequency | 1 thru 48 product terms with C-array | 0 | | 25 | IVITIZ | | | Pulse duration | Clock high or low | 12 | | | | | tw | ruise duration | Preset | 18 | | | ns | | | Setup time before CLK1, | Without C-array | 25 | | | | | t <sub>su</sub> | 1 thru 48 product terms | With C-array | 40 | | | ns | | t <sub>su</sub> | Setup time, Preset low (inac | tive) before CLK↑§ | 10 | | | ns | | th | Hold time, input after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperatu | re | - 55 | | 125 | °C | <sup>&</sup>lt;sup>†</sup>The maximum clock frequency is independent of the internal programmed configuration. If an output is fed back externally to an input, the maximum clock frequency must be calculated. <sup>&</sup>lt;sup>‡</sup>The C-array is the single sum term that is complemented and fed back to the AND array. <sup>§</sup>After Preset goes inactive, normal clocking resumes on the first low-to-high clock transition. # TIB82S167BM 14 × 48 × 6 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------------------------------------------------------|------|------|-------|------| | VIK | $V_{CC} = 4.5 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | Voн | $V_{CC} = 4.5 \text{ V}, \qquad I_{OH} = -2 \text{ mA}$ | 2.4 | 3.2 | | V | | VOL | $V_{CC} = 4.5 \text{ V}, \qquad I_{OL} = 12 \text{ mA}$ | | 0.25 | 0.4 | ٧ | | l <sub>l</sub> | $V_{CC} = 5.5 \text{ V}, \qquad V_{I} = 5.5 \text{ V}$ | | | 25 | μΑ | | IH | $V_{CC} = 5.5 \text{ V}, \qquad V_{I} = 2.7 \text{ V}$ | | | 20 | μΑ | | ĄL | $V_{CC} = 5.5 \text{ V}, \qquad V_{I} = 0.4 \text{ V}$ | | | -0.25 | mA | | los <sup>‡</sup> | $V_{CC} = 5.5 \text{ V}, \qquad V_{O} = 0.5 \text{ V}$ | - 30 | | - 250 | mA | | lozh | $V_{CC} = 5.5 \text{ V}, \qquad V_{O} = 2.7 \text{ V}$ | | | 20 | μΑ | | lozL | $V_{CC} = 5.5 \text{ V}, \qquad V_{O} = 0.4 \text{ V}$ | | | - 20 | μΑ | | Icc | $V_{CC} = 5.5 \text{ V},$ $V_{I} = 4.5 \text{ V},$ PRE/ $\overline{\text{OE}}$ input at GND, Outputs open | | 90 | 160 | mA | # switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | Р | ARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|-----------------|-------------------|----|--------------------|-----|------------------|-----|--------| | £ § | Without C array | | | | 40 | 70 | | MHz | | fmax <sup>3</sup> | With C array | | ĺ | | 25 | 45 | | IVITIZ | | t <sub>pd</sub> | | CLK† | a | $R1 = 390 \Omega,$ | | 10 | 20 | ns | | t <sub>pd</sub> | | PRE↑ | Q | $R2 = 750 \Omega,$ | | 8 | 25 | ns | | t <sub>pd</sub> ¶ | | V <sub>CC</sub> † | Q | See Figure 3 | | 0 | 15 | ns | | t <sub>en</sub> | | OE↓ | Q | | | 10 | 25 | ns | | <sup>t</sup> dis | | OE↑ | Q | | | 5 | 15 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ . <sup>\*</sup>Not more than one output should be shorted at a time and the duration of the short-circuit should not exceed one second. Set V<sub>O</sub> at 0.5 V to avoid test equipment ground degradation. <sup>§</sup>f<sub>max</sub> is independent of the internal programmed configuration and the number of product terms used. This parameter is guaranteed but not tested. # TIB82S167BC 14 × 48 × 6 FIELD-PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 3) | | 7١ | V | |---------------------------------------------------|-------|-----|---| | Input voltage (see Note 3) | . 5. | 5 ١ | ٧ | | Voltage applied to a disabled output (see Note 3) | . 5. | 5 ١ | ٧ | | Operating free-air temperature range | to 75 | 5°( | С | | Storage temperature range – 65 °C to | 150 | 000 | C | NOTE 3: These ratings apply except for programming pins during a programming cycle. # recommended operating conditions | | | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------|------------------------------------------------------|------|-----|------|--------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | $V_{IH}$ | High-level input voltage | | 2 | | 5.5 | V | | VIL | Low-level input voltage | | | | 0.8 | V | | lон | High-level output current | | | | -3.2 | mA | | loL | Low-level output current | | | | 24 | mA | | 4 | Clock frequency† | 1 thru 48 product terms without C-array <sup>‡</sup> | 0 | | 50 | MHz | | fclock | Clock frequency | 1 thru 48 product terms with C-array | 0 | _ | 30 | IVITIZ | | | Pulse duration | Clock high or low | 10 | | | | | tw | ruise duration | Preset | 15 | | | ns | | | Setup time before CLK1, | Without C-array | 15 | | | | | t <sub>su</sub> | 1 thru 48 product terms | With C-array | 30 | | | ns | | t <sub>su</sub> | Setup time, Preset low (inact | rive) before CLK↑ <sup>§</sup> | 8 | | | ns | | th | Hold time, input after CLK↑ | | 0 | | | ns | | TA | Operating free-air temperatur | е | 0 | | 75 | °C | <sup>&</sup>lt;sup>†</sup>The maximum clock frequency is independent of the internal programmed configuration. If an output is fed back externally to an input, the maximum clock frequency must be calculated. <sup>&</sup>lt;sup>‡</sup>The C-array is the single sum term that is complemented and fed back to the AND array. <sup>§</sup>After Preset goes inactive, normal clocking resumes on the first low-to-high clock transition. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST COND | ITIONS | MIN | TYP† | MAX | UNIT | |-----------------|----------------------------------------------------------------------|-----------------------------------------|-----|------|-------|------| | V <sub>IK</sub> | $V_{CC} = 4.75 V,$ | l <sub>I</sub> ≈ −18 mA | | | -1.2 | V | | Voн | $V_{CC} = 4.75 V$ , | $I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3 | | V | | V <sub>OL</sub> | $V_{CC} = 4.75 V,$ | I <sub>OL</sub> = 24 mA | | 0.37 | 0.5 | ٧ | | l <sub>l</sub> | $V_{CC} = 5.25 V,$ | $V_1 = 5.5 V$ | | | 25 | μΑ | | liн | $V_{CC} = 5.25 V$ , | V <sub>I</sub> = 2.7 V | | | 20 | μΑ | | կլ | $V_{CC} = 5.25 V,$ | V <sub>I</sub> = 0.4 V | | | -0.25 | mA | | lo <sup>‡</sup> | $V_{CC} = 5.25 V,$ | $V_0 = 2.25 \text{ V}$ | -30 | | -112 | mA | | lozh | $V_{CC} = 5.25 V,$ | $V_0 = 2.7 V$ | | | 20 | μА | | IOZL | $V_{CC} = 5.25 V,$ | $V_0 = 0.4 \text{ V}$ | | | - 20 | μΑ | | lcc | $V_{CC} = 5.25 \text{ V},$ PRE/ $\overline{\text{OE}}$ input at GND, | V <sub>I</sub> = 4.5 V,<br>Outputs open | | 90 | 160 | mA | # switching characteristics over recommended supply voltage and operating free-air temperature ranges (unless otherwise noted) | Р | ARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|-----------------|-------------------|----|--------------------|-----|------------------|-----|-------| | £ 8 | Without C array | | | | 50 | 70 | | MHz | | f <sub>max</sub> § | With C array | | | | 30 | 45 | | IVIHZ | | t <sub>pd</sub> | | CLK↑ | a | $R1 = 500 \Omega,$ | | 10 | 15 | ns | | t <sub>pd</sub> | | PRE↑ | Q | $R2 = 500 \Omega,$ | | 8 | 20 | ns | | t <sub>pd</sub> | | V <sub>CC</sub> ↑ | Q | See Figure 3 | | 0 | 10 | ns | | t <sub>en</sub> | | OE↓ | Q | | | 10 | 20 | ns | | <sup>t</sup> dis | | OE↑ | Q | | | 5 | 10 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 \text{ °C}$ . ## programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit current, IOS. <sup>§</sup>fmax is independent of the internal programmed configuration and the number of product terms used. # diagnostics A diagnostics mode is provided with these devices that allows the user to inspect the contents of the state register. When I0 (pin 9) is held at 10 V, the state register bits P2-P7 will appear at the Q0-Q3 and P0-P1 outputs. The contents of the registers, Q0-Q3, and P0-P1 remain unchanged. # diagnostics waveforms OPTIONAL OE 0 V PS = Present State NS = Next State #### test array A test array that consists of product lines 48 and 49 has been added to these devices to allow testing prior to programming. The test array is factory programmed as shown below. Testing is accomplished by connecting Q0-Q3 to I10-I13, PRE/OE to GND, and applying the proper input signals as shown in the timing diagram. Product lines 48 and 49 must be deleted during user programming to avoid interference with the programmed logic function. # test array program | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OP. | TIO | N P | RE | ŌE | | | | П | н | |---------|---|---|---|---|---|---|---|---|---|-----|----|----|----|---|---|---|---|---|---|---|----|----|---|---|---|---|----|----|-----|-----|-----|----|----|----|----|---|---|---| | | | | | | | | | | | | | Αſ | VD | | | | | | | | | | | | | | | | | | 0 | R | | | | _ | | | | PRODUCT | | | | | | | | | | INP | UT | | | | | | | | | | | | | | | | c | UT | PU | т | | | | | | | | | | LINE | С | c | 1 | 1 | 1 | 1 | 1 | 1 | | (li | 1) | | | | | | | | | | (P | S) | | | | | (N | S) | | | | | | (0 | n) | | | | | | | | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 48 | × | - | Н | н | Н | Н | Н | Н | Н | Η | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Τ | Н | Η | Η | L | L | ٦ | L | L | L | L | L | L | L | L | L | L | L | | 49 | - | Х | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | Н | Н | Н | Н | Τ | Н | Н | H | Н | Н | Н | Н | Н | Н | ### test array waveforms # test array deleted | | | | AND INPUT PRESENT STATE (In) (PS) | | | | | | | | | | | | | | | | | | | OP. | TIO | N F | PRE | /OE | | | | | Н | | | | | | | | |---------|---|---|---------------------------------------|---|---|---|---|---|---|----|----|---|---|---|---|---|---|----|----|----|-----|-----|-----|-----|-----|-----|----|-----|---|---|---|---|----|----|----|---|---|----------| | | | | | | | | | | | | | | | | | | | | | | | | 0 | R | | | | | | | | | | | | | | | | PRODUCT | 1 | | (10) | | | | | | | | | | | | | | | PF | ES | EN | T S | TA | TE | | NE | ΚT | ST | ATE | | | | c | UT | PU | т | | | | | LINE | С | c | 1 | 1 | 1 | 1 | 1 | 1 | | (1 | n) | | | | | | | | | | (P | S) | | | | | (N | S) | | | | | | (Q | n) | | | | | | ĺ | | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 48 | - | _ | Н | Н | Н | Н | Н | Н | Η | Н | Н | Н | Н | Н | Н | Н | Ι | Ξ | Ι | Н | Н | Н | Н | Н | - | _ | _ | - | | - | _ | _ | - | ~ | 1 | - | _ | = | | 49 | _ | Х | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | | _ | - | _ | _ | _ | _ | _ | _ | - | - | _ | - | $\equiv$ | X = Fuse intact, - = Fuse blown # TIB82S167BM, TIB82S167BC 14 × 48 × 6 FIELD PROGRAMMABLE LOGIC SEQUENCER WITH 3-STATE OUTPUTS OR PRESET ### TIB82S167B, 82S167A COMPARISON The Texas Instruments TIB82S167B is a $14 \times 48 \times 6$ Field-Programmable Logic Sequencer that is functionally equivalent to the Signetics 82S167A. However, the TIB82S167B is designed for a maximum speed of 50 MHz with the preset function being made conventional. As a result the TIB82S167B differs from the 82S167A in speed and in the preset recovery function. The TIB82S167B is a high-speed version of the original 82S167A. The TIB82S167B features increased switching speeds with no increase in power. The maximum operating frequency is increased from 20 MHz to 50 MHz and does not decrease as more product terms are connected to each sum (OR) line. For instance, if all 48 product terms were connected to a sum line on the original 82S167A, the f<sub>max</sub> would be about 15 MHz. The f<sub>max</sub> for the TIB82S167B remains at 50 MHz regardless of the programmed configuration. In addition, the preset recovery sequence was changed to a conventional recovery sequence, providing quicker clock recovery times. This is explained in the following paragraphs. The TIB82S167B and the 82S167A are equipped with power-up preset and asynchronous preset functions. The power-up preset causes the registers to go high during power-up. The asynchronous preset inhibits clocking and causes the registers to go high whenever the preset pin is taken high. After a power-up preset occurs, the minimum setup time from power-up to the first clock pulse must be met in order to assure that clocking is not inhibited. In a similar manner after an asynchronous preset, the preset input must return low (inactive) for a given time, t<sub>SU</sub>, before clocking. The Signetics 82S167A was designed in such a way that after both power-up preset and asynchronous preset it requires that a high-to-low clock transition occur before a clocking transition (low-to-high) will be recognized. This is shown in Figure 1. The Texas Instruments TIB82S167B does not require a high-to-low clock transition before clocking can be resumed, it only requires that the preset be inactive 8 ns (preset inactive-state setup time) before the clock rising edge. See Figure 2. The TIB82S167B, with an f<sub>max</sub> of 50 MHz, is ideal for systems in which the state machine must run several times faster than the system clock. It is recommended that the TIB82S167B be used in new designs. *However, if the TIB82S167B is used to replace the 82S167A, then the customer must understand that clocking will begin with the first clock rising edge after preset.* #### SPEED DIFFERENCES | PARAMETER | 82S167A<br>SIGNETICS | TIB82S167B<br>TI ONLY | |---------------------------|----------------------|-----------------------| | f <sub>max</sub> | 20 MHz | 50 MHz | | <sup>t</sup> pd, CLK to Q | 20 ns | 15 ns | FIGURE 1. 82S167A PRESET RECOVERY OPERATION FIGURE 2. TIB82S167B PRESET RECOVERY OPERATION # VOLTAGE WAVEFORMS SETUP AND HOLD TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES. 3-STATE OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>, 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: For M suffix, use the voltage levels indicated in parentheses ( ), PRR $\leq$ 10 MHz, $t_r$ and $t_f \leq$ 2 ns, duty cycle = 50%. For C suffix, use the voltage levels indicated in brackets [ ], PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - E. Equivalent loads may be fused for testing. #### FIGURE 3 # TICPAL16L8-55C, TICPAL16R4-55C TICPAL16R6-55C, TICPAL16R8-55C STANDARD CMOS PAL® CIRCUITS D3062, NOVEMBER 1987-REVISED OCTOBER 1989 - Standard 20-Pin PAL Family - Virtually Zero Standby Power - Propagation Delay . . . 55 ns Max - TTL- and HC-Compatible Inputs and Outputs - Preload Capability to Aid Testing - Fully Tested for High Programming Yield Before Packaging - Greater than 2000-V Input Protection for Electrostatic Discharge - Devices in the 'J' Package Can Be Erased and Reprogrammed More Than Once | 1 | DEVIOE | INPUTS | 3-STATE | REGISTERED | 1/0 | |---|---------|--------|-----------|-------------|-------| | | DEVICE | INPUIS | 0 OUTPUTS | Q OUTPUTS | PORTS | | | PAL16L8 | 10 | 2 | 0 | 6 | | Į | PAL16R4 | 8 | 0 | 4 (3-state) | 4 | | | PAL16R6 | 8 | 0 | 6 (3-state) | 2 | | | PAL16R8 | 8 | 0 | 8 (3-state) | 0 | #### description These PAL devices provide reliable, highperformance substitutes for conventional TTL and HCT logic. They are also compatible with HC logic over the V<sub>CC</sub> range of 4.75 V to 5.25 V. Their easy programmability allows for quick design of "custom" functions and typically result in a more compact circuit board. Static power dissipation for these devices is negligible. The output registers of these devices are D-type flip-flops that store data on the low-to-high transition of the clock input. The registered outputs may be disabled by taking $\overline{\text{OE}}$ high, whereas the nonregistered outputs may be disabled through the use of individual product terms. Unused inputs must always be connected to an appropriate logic level, preferably either VCC or ground. | HC | PALT | OLE | 5 | |-------|-------|-----|------------| | J OR | N PA | CK | <b>AGE</b> | | (T | OP VI | EW | ) | | ıП | 1 U | 20 | ] vcc | | ı | 2 | 19 | ]0 | | 1 | 3 | 18 | ]//0 | | 1[ | 4 | 17 | ] I/O | | 1 | 5 ,~ | ,16 | ]I/O | | ١C | 6 ~ | 15[ | ]/0 | | 1 | 7 | 14 | ]1/0 | | 1 | 8 | 13 | ]/0 | | 1 | 9 | 12 | ]0 | | GND [ | 10 | 11 | ] ( | TIOD 41 4 CL O TICPAL16R4' J OR N PACKAGE (TOP VIEW) | CLK [ | 1 🔾 | 20 VCC | |-------|------|----------| | 1 | 2 | 19 1/0 | | 1 | 3 | 18 🔲 1/0 | | 1 | 4 | 17 🛮 Q | | 1 [ | 5,~ | ,16∐ Q | | 1 [ | 6 '~ | 15 Q | | 1 | 7 | 14 🗌 Q | | 1[ | 8 | 13 1/0 | | 1 | 9 | 12 1/0 | | GND [ | 10 | 11 OE | TICPAL16R6' J OR N PACKAGE (TOP VIEW) TICPAL16R8' J OR N PACKAGE (TOP VIEW) The dotted circles represent windows found only in the J package. PAL® is a registered trademark of Monolithic Memories Inc. # TICPAL16L8-55C, TICPAL16R4-55C TICPAL16R6-55C, TICPAL16R8-55C STANDARD CMOS PAL® CIRCUITS #### description (continued) The programming cell consists of a floating-gate device like those used in EPROMs. All terms are initially connected. The unwanted terms are programmed out to provide the desired function. The output of a given AND gate is low if both the true and complement cells of a term are connected, and high if all related cells are programmed. Programming can be done manually but is usually achieved through the use of commercially available programming equipment. This TICPAL16' series has internal electrostatic discharge (ESD) protection circuits and has been classified with a 2000-V ESD rating tested under MIL-STD-883B, Method 3015.1. However, care should be exercised in handling these devices, as exposure to ESD may result in a degradation of the device parametric performance. The floating gate programmable cells allow these PALs to be fully programmed and tested before assembly to assure high field programming yield and functionality. They are then erased by ultraviolet light before packaging. All devices in this series contain a security feature. Once the security cell is programmed, additional programming and verification cannot be performed. This prevents easy duplication of a design. The TICPAL16'C series is characterized for operation from 0°C to 75°C. #### erasure The TICPAL16' (JL package) series can be erased after programming by exposure to ultraviolet light that has a wavelength of 253.7 nm (2537 Å). The recommended minimum exposure dose (UV intensity × exposure time) is fifteen w-s-cm<sup>-2</sup>. The lamp should be located about 2.5 cm (1 inch) above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TICPAL16' series (JL package), the window should be covered with an opaque label. # functional block diagrams (positive logic) #### TICPAL16L8' TICPAL16R4 # functional block diagrams (positive logic) #### TICPAL16R6 TICPAL16R8 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, VCC0.5 V to 7 V | |--------------------------------------------------------------------------------| | Input voltage range, V <sub>I</sub> | | Input clamp current, IJK (VI $<$ 0 or VI $>$ VCC) | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | | Continuous output current, Io (Vo = 0 to Vcc) ±35 mA | | Continuous current through VCC pin | | Continuous current through GND pin | | Operating free-air temperature range | | Storage temperature range | | Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds (J package) | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds (N package) 260°C | # recommended operating conditions | | | | | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------------|------------|---|------|-----|------|------| | Vcc | Supply voltage | | | 4.75 | | 5.25 | V | | VIH | High-level input voltage | | 2 | | | ٧ | | | VIL | Low-level input voltage | | | | | 0.8 | V | | | Dules duration | Clock high | | 20 | | | | | t <sub>W</sub> | Pulse duration | Clock low | | 20 | | | ns | | t <sub>su</sub> | Setup time, input or feedback before C | LK1 | | 40 | | | ns | | th | Hold time, input or feedback after CLK1 | | | 0 | | | ns | | TA | Operating free-air temperature range | | | 0 | | 75 | °C | # TICPAL16L8-55C, TICPAL16R4-55C TICPAL16R6-55C, TICPAL16R8-55C STANDARD CMOS PAL® CIRCUITS ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|-------------------------|------------------------------------------|---------------------|------|-----|------|------| | V | $V_{CC} = 4.75 V$ , | I <sub>OH</sub> = 3.2 mA (for TTL) | | 4 | | | V | | Voн | $V_{CC} = 4.75 V,$ | I <sub>OH</sub> = -4 mA (for CMOS) | | 3.86 | | | V | | VOL | $V_{CC} = 4.75 V,$ | I <sub>OL</sub> = 24 mA (for TTL) | | | | 0.5 | V | | VOL | $V_{CC} = 4.75 V,$ | I <sub>OL</sub> = 4 mA (for CMOS) | | | | 0.4 | V | | IOZH | $V_{CC} = 5.25 V,$ | V <sub>O</sub> = 2.4 V | | | | 10 | μΑ | | IOZL | $V_{CC} = 5.25 V,$ | V <sub>O</sub> = 0.4 V | | | | - 10 | μА | | ΊΗ | $V_{CC} = 5.25 V$ , | $V_I = V_{CC}$ | | | | 10 | μΑ | | IIL | $V_{CC} = 5.25 V$ , | $V_I = 0$ | | | | - 10 | μΑ | | ICC(standby) | $V_{CC} = 5.25 V,$ | $V_I = 0$ or $V_{CC}$ , | I <sub>O</sub> = 0 | | | 100 | μΑ | | ICC(operating) | $V_{CC} = 5.25 V,$ | $V_I = 0$ to $V_{CC}$ , | I <sub>O</sub> = 0, | | 2 | | mA | | f | f = 1 MHz to 25 MHz | | | | | | MHz | | + | V <sub>CC</sub> 5.25 V, | $V_1 = 0.5 \text{ V or } 2.4 \text{ V},$ | | | | 3 | | | <sup>‡</sup> ∆ICC | Other inputs at 0 V or | Vcc | | | 1.4 | mA | | | Ci | T <sub>A</sub> = 25°C, | f = 1 MHz | | | 6 | | pf | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) R1 = 200 $\Omega$ , R2 = 390 $\Omega$ , CL = 50 pf | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|---------------------|----------------|-----|------------------|-----|-------| | 4 8 | | with feedback | 16 | | | MHz | | f <sub>max</sub> § | | w/o feedback | 25 | | | IVIHZ | | <sup>t</sup> pd | I, I/O, or feedback | O or I/O | | 35 | 55 | ns | | t <sub>pd</sub> | CLK† | Q | | 15 | 22 | ns | | t <sub>en</sub> | ŌĒ↓ | Q | | 15 | 25 | ns | | <sup>t</sup> dis | ŌĒ↑ | Q | | 15 | 25 | ns | | t <sub>en</sub> | I or I/O | Q or I/O | | 35 | 55 | ns | | <sup>t</sup> dis | l or I/O | Q or I/O | | 35 | 55 | ns | $${}^{\S}f_{max}(with\ feedback) = rac{1}{t_{SU} + t_{pd}\ (CLK\ to\ Q)}$$ ; $f_{max}(without\ feedback) = rac{1}{t_{SU}}$ $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $^{\ddagger}$ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 or V<sub>CC</sub>. #### preload procedure for registered outputs The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. All of the registers may be preloaded simultaneously by following the steps below. - Step 1. With VCC at 5 V and Pin 11 at VIH, raise Pin 1 to VIHH. - Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded. - Step 3. Lower Pin 1 to V<sub>IL</sub>, then remove the output voltage. Preload can be verified by lowering Pin 11 to V<sub>II</sub> and observing the voltage level at the output pins. ### preload waveforms # preload parameters, TA = 25 °C | | PARAMETER <sup>†</sup> | MIN | NOM | MAX | UNIT | |-------|--------------------------------|------|-----|------|------| | ViHH | Preload voltage on pin 1 | 12.5 | 13 | 13.5 | V | | Iнн | Preload input current at pin 1 | 3.2 | 4 | 4.8 | mA | | Δν/Δt | Voltage ramping (VIHH) | . 50 | | | V/μs | | td | Setup and hold times | 2 | | | μs | <sup>†</sup>Other test parameters and conditions are shown in recommended operating conditions and electrical characteristics tables. NOTES: A. $C_L$ = includes probe and jig capacitance. B. When measuring propagation times of 3-state outputs, S1 is closed. FIGURE 1. LOAD CIRCUIT FOR THREE-STATE OUTPUTS **VOLTAGE WAVEFORMS** NOTES: A. When measuring propagation times of 3-state outputs, S1 is closed. B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_0 = 50~\Omega$ , $t_r = 6~ns$ . FIGURE 2. PROPAGATION DELAY TIMES, OUTPUT RISE AND FALL TIMES **VOLTAGE WAVEFORMS** NOTE: Phase relationship between waveforms was chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_0 = t_f = 6$ ns, $t_f = 6$ ns. FIGURE 3. SETUP AND HOLD TIMES, AND INPUT RISE AND FALL TIMES NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_0 = 50 \,\Omega$ , $t_f = 6 \,$ ns, $t_f = 6 \,$ ns. B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. FIGURE 4. ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, Z $_0$ = 50 $\Omega$ , t $_r$ = 6 ns. B. For clock inputs, $f_{max}$ is measured with input duty cycle = 50%. #### FIGURE 5. PULSE DURATIONS CLK/I □1 ıſ ıГ ıГ 1 🗆 11 3 D3323. SEPTEMBER 1989-REVISED DECEMBER 1989 U24 VCC 23 1/0/Q 22 1/O/Q 21 | 1/0/Q 20 | 1/0/Q .)19[] 1/O/Q 18 I/O/Q 17 1/0/Q 16 I/O/Q 15 I/O/Q 14 | I/O/Q JT AND NT PACKAGE (TOP VIEW) - 24-Pin Advanced CMOS PAL - Virtually Zero Standby Power - Propagation Delay Time 25 ns . . . Turbo Mode - 35 ns . . . Zero-Power Mode - Variable Product Term Distribution Allows More Complex Functions to Be Implemented - Each Output Is User-Programmable for Registered or Combinatorial Operation, Polarity, and Output Enable Control - Extra Terms Provide Logical Synchronous Set and Asynchronous Reset Capability - Preload Capability on All Registered Outputs Allows for Improved Device Testing - UV Light Erasable Cell Technology Allows for: Reconfigurable Logic Reprogrammable Cells Full Factory Testing for Guaranteed 100% Yields - Programmable Design Security Bit Prevents Copying of Logic Stored in Device - Package Options Include Plastic DIP and Chip Carrier [for One-Time-Programmable (OTP) Devices] and Ceramic Dual-In-Line Windowed Package #### GND 12 13∏ I FN PACKAGE (TOP VIEW) CLK/I 0 Ó 9 25 I/O/Q 24 T I/O/Q ı 23 ∏ I/O/Q 22 □ NC I/O/Q 20 / I/O/Q N 10 19 🛮 I/O/Q 12 13 14 15 16 17 18 NC-No internal connection Pin assignments in operating mode # description This CMOS PAL device features variable product terms, flexible outputs, and virtually zero standby power. It combines TI's EPIC ™. (Enhanced Processed Implanted CMOS) process with ultraviolet-light-erasable EPROM technology. Each output has an OLM (Output Logic Macrocell) configuration allowing for user definition of the output type. This PAL provides reliable, low-power substitutes for numerous high-performance TTL PALs with gate complexities between 300 and 800 gates. The 'PAL22V10Z has 12 dedicated inputs and ten user-definable outputs. Individual outputs can be programmed as registered or combinational and inverting or noninverting as shown in the Output Logic Macrocell (OLM) diagram. These ten outputs are enabled through the use of individual product terms. The variable product-term distribution on this device removes rigid limitation to a maximum of eight product terms per output. This technique allocates from 8 to 16 logical product terms to each output for an average of 12 product terms per output. The variable allocation of product terms allows for far more complex functions to be implemented in this device than in previously available devices. EPIC is a trademark of Texas Instruments Incorporated. ### description (continued) With features such as the programmable OLMs and the variable product-term distribution, the TICPAL22V10Z offers quick design and development of custom LSI functions. Since each of the ten output pins may be individually configured as inputs on either a temporary or permanent basis, functions requiring up to 21 inputs and a single output or down to 12 inputs and 10 outputs can be implemented with this device. Design complexity is enhanced by the addition of synchronous set and asynchronous reset product terms. These functions are common to all registers. When the synchronous set product term is a logic 1, the output registers are loaded with a logic 1 on the next low-to-high clock transition. When the asynchronous reset product term is a logic 1, the output registers are loaded with a logic 0 independently of the clock. The output logic level after set or reset will depend on the polarity selected during programming. Output registers of this device can be preloaded to any desired state during testing, thus allowing for full logical verification during product testing. The TICPAL22V10Z has internal electrostatic discharge (ESD) protection circuits and has been classified with a 2000-V ESD rating tested under MIL-STD-883C, Method 3015.6. However, care should be exercised in handling these devices, as exposure to ESD may result in a degradation of the device parametric performance. The floating gate programmable cells allow these PAL devices to be fully programmed and tested before assembly to assure high field programming yield and functionality. They are then erased by ultraviolet light before packaging. The TICPAL22V10Z-25C and TICPAL22V10Z-35C are characterized for operation from 0°C to 75°C. ### design security The 'PAL22V10Z contains a programmable design security cell. Programming this cell will disable the read verify and programming circuitry protecting the design from being copied. The security cell is usually programmed after the design is finalized and released to production. A secured device will verify as if every location in the device is programmed. Because programming is accomplished by storing an invisible charge instead of opening a metal link, the '22V10Z cannot be copied by visual inspection. Once a secured device is fully erased, it can be reprogrammed to any desired configuration. # functional block diagram (positive logic) $\sim$ denotes programmable cell inputs Programmable Cell Number = First Cell Number + Increment # output logic macrocell (OLM) description A great amount of architectural flexibility is provided by the user-configurable macrocell output options. The macrocell consists of a D-type flip-flop and two select multiplexers. The D-type flip-flop operates like a standard TTL D-type flip-flop. The input data is latched on the low-to-high transition of the clock input. The Q and $\overline{\rm Q}$ outputs are made available to the output select multiplexer. The asynchronous reset and synchronous set controls are available in all flip-flops. The select multiplexers are controlled by programmable cells. The combination of these programmable cells will determine which macrocell functions are implemented. It is this user control of the architectural structure that provides the generic flexibility of this device. ### output logic macrocell diagram # output logic macrocell options #### MACROCELL FEEDBACK AND OUTPUT FUNCTION TABLE | 1 | LL<br>ECT | FEEDBACK AN | D OUTPUT CONFIC | GURATION | |-----|-----------|-------------------|-----------------|-------------| | S1 | S0 | | | | | 0 0 | | Register feedback | Registered | Active low | | 0 | 1 | Register feedback | Registered | Active high | | 1 0 | | I/O feedback | Combinational | Active low | | 1 | 1 | I/O feedback | Combinational | Active high | - 0 = erased cell 1 = programmed cell - S1 and S0 are select-function cells as shown in the output logic macrocell diagram. REGISTER FEEDBACK, REGISTERED, ACTIVE-LOW OUTPUT REGISTER FEEDBACK, REGISTERED, ACTIVE-HIGH OUTPUT I/O FEEDBACK, COMBINATIONAL, ACTIVE-LOW OUTPUT I/O FEEDBACK, COMBINATIONAL, ACTIVE-HIGH OUTPUT # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, VCC | -0.5 | to 7 V | |------------------------------------------------------------------------------|--------|--------| | Input voltage range, V <sub>I</sub> (see Note 1) | 'CC + | 0.5 V | | Input diode current, IJK ( $V_I < 0$ or $V_I > V_{CC}$ ) | ± | 20 mA | | Output diode current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | ± | 20 mA | | Continuous output current, IO (VO = 0 to VCC) | ± | 40 mA | | Lead temperature 1,6 mm (1/16 in) from case for 10 seconds: FN or NT package | | 260°C | | Lead temperature 1,6 mm (1/16 in) from case for 10 seconds: JT package | | 300°C | | Operating free-air temperature range | O°C to | 5 75°C | | Storage temperature range – 65° | °C to | 150°C | <sup>†</sup>Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Note 1: This rating applies except during programming and preload cycles. ### recommended operating conditions | | | | | - 25C | | - 35C | | | UNIT | |-----------------|--------------------------------|-----------------------------|------|-------|------|-------|-----|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | ONIT | | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | ЮН | High lavel autout august | Driving TTL | | | -3.2 | | | -3.2 | mA | | | High-level output current | Driving CMOS | | | - 4 | | | - 4 | mA | | 1. | Low-level output current | Driving TTL | } | | 16 | | | 16 | mA | | OL | | Driving CMOS | | | 4 | | | 4 | | | | Pulse duration | CLK high | 10 | | | 15 | | | ns | | tw | | CLK low | 10 | | | 15 | | | ns | | | | Asynchronous reset | 20 | | | 25 | | | ns | | | | Input or feedback | 17 | | | 25 | | | | | t <sub>su</sub> | Setup time, turbo mode | Asynchronous reset inactive | 20 | | | 30 | | | ns | | | | Synchronous preset inactive | 20 | | | 30 | | | | | | | Input or feedback | 25 | | | 35 | | | | | t <sub>su</sub> | Setup time, zero-power mode | Asynchronous reset inactive | 30 | | | 40 | | | ns | | | | Synchronous preset inactive | 30 | | | 40 | | | | | th | Hold time | Input or feedback | 0 | | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | | 75 | 0 | | 75 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | - 25C | | | - 35C | | | UNIT | |-------------------|---------------------------------------------------|-----------------------------------|--------|------------------|-------|-------|------------------|------|------| | PARAMETER | TEST CONDITIONS | | | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNII | | Voн | $V_{CC} = 4.75 V$ , | I <sub>OH</sub> = -3.2 mA for TTL | 4 | 4.8 | | 4 | 4.8 | | V | | | $V_{CC} = 4.75 V$ , | $I_{OH} = -4 \text{ mA for CMOS}$ | 3.86 | 4.7 | | 3.86 | 4.7 | | V | | V <sub>OL</sub> | $V_{CC} = 4.75 V$ , | I <sub>OL</sub> = 16 mA for TTL | | 0.25 | 0.5 | | 0.25 | 0.5 | ٧ | | | $V_{CC} = 4.75 V$ , | IOL = 4 mA for CMOS | | 0.07 | 0.4 | | 0.07 | 0.4 | V | | lozh | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 0.01 | 10 | | 0.01 | 10 | μΑ | | lozL | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.5 \text{ V}$ | | | -0.01 | - 10 | | -0.01 | - 10 | μΑ | | ήн | V <sub>CC</sub> = 5.25 V, V <sub>I</sub> = 5.25 V | | | 0.01 | 10 | | 0.01 | 10 | μΑ | | ll | $V_{CC} = 5.25 \text{ V}, V_{I} = 0.5 \text{ V}$ | | | -0.01 | - 10 | | -0.01 | -10 | μΑ | | lo <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, V_{O} = 0.5 \text{ V}$ | | - 30 | -45 | - 90 | - 30 | -45 | -90 | mA | | lcc | $V_{CC} = 5.25 \text{ V},$ | $V_I = 0$ or $V_{CC}$ , | 10 | 100 | 1 | 10 | 100 | μΑ | | | (Zero-power mode) | Outputs open§ | | 10 100 | | 10 10 | | 100 | μΑ | | | Ci | V <sub>I</sub> = 2 V, | All inputs | 6 10 | | 6 | | pF | | | | | f = 1 MHz | All I/O pins | | | 10 | | | | | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4) | PARAMETER | | FROM | TO<br>(OUTPUT) | - 25C | | | - 35C | | | | |--------------------|------------------|--------------|----------------|-------|------------------|-----|-------|------------------|-----|------| | | | (INPUT) | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | f <sub>max</sub> ¶ | Without feedback | | | 50 | 66 | | 33 | 47 | | MHz | | | With feedback | | | 28.5 | 55 | | 20 | 38 | | | | <sup>t</sup> pd | Turbo mode | I, I/O | 0, 1/0 | | 16 | 25 | | 22 | 35 | ns | | | Zero-power mode | | | | 21 | 35 | | 28 | 45 | | | <sup>t</sup> pd | Turbo mode | Asynchronous | Q | T | 18 | 30 | | .24 | 40 | ns | | | Zero-power mode | RESET | u | | 23 | 40 | | 31 | 50 | | | <sup>t</sup> pd | | CLK† | Q | | 10 | 18 | | 14 | 25 | ns | | t <sub>en</sub> | Turbo mode | 1, 1/0 | ι, α, ι/ο | | 15 | 25 | - | 21 | 35 | ns | | | Zero-power mode | | | | 20 | 35 | | 27 | 45 | | | <sup>t</sup> dis | Turbo mode | 1.110 | Ι, Q, Ι/Ο | | 15 | 25 | | 21 | 35 | | | | Zero-power mode | 1, 1/0 | | | 17 | 35 | | 25 | 45 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. $$\P_{\text{fmax}} \text{ (with feedback) } = \frac{1}{t_{\text{SU}} + t_{\text{pd}} \text{ (CLK to } \Omega)}; \text{ } f_{\text{max}} \text{ (without feedback) } = \frac{1}{t_{\text{W}}(\text{hi}) + t_{\text{W}}(\text{low})}$$ $<sup>^{\</sup>ddagger}$ This parameter approximates I<sub>OS</sub>. The condition V<sub>O</sub> = 0.5 V takes tester noise into account. <sup>§</sup>Disabled outputs are tied to GND or VCC. #### preload procedure for registered outputs The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below. The output level depends on the polarity selected during programming. - Step 1. With VCC at 5 volts and pin 1 at VIL, raise pin 8 to VIHH. - Step 2. Apply either VIL or VIH to the output corresponding to the register to be preloaded. - Step 3. Pulse pin 1, clocking in preload data. - Step 4. Remove output voltage, then lower pin 8 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin. ### preload waveforms (see Note 2) NOTE 2: $t_d = t_{SII} = t_W = 100 \text{ ns to } 1000 \text{ ns. } V_{IHH} = 10.25 \text{ V to } 10.75 \text{ V}.$ #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specification, algorithms, and the lastest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. NOTES: A. When measuring propagation times of 3-state outputs, S1 is closed. B. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub> and 5 pF for t<sub>dis</sub>. #### FIGURE 1. LOAD CIRCUIT FOR THREE-STATE OUTPUTS NOTES: A. When measuring propagation times of 3-state outputs, S1 is closed. B. All input pulses are supplied by generators having the following characteristics: PRR $\leq 1$ MHz, $Z_0 = 50 \Omega$ , $t_f = t_f = 2$ ns. FIGURE 2. PROPAGATION DELAY TIMES, OUTPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS FIGURE 3. SETUP AND HOLD TIMES, AND INPUT RISE AND FALL TIMES **VOLTAGE WAVEFORMS** FIGURE 4. ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS FIGURE 5. PULSE DURATIONS - NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_{O} = 50 \Omega$ , $t_{f} = t_{f} = 2 ns$ . - B. For clock inputs, $f_{max}$ is measured with input duty cycle = 50% - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. ### special design features **True CMOS Outputs:** Each TICPAL22V10Z output is designed with a P-channel pull-up transistor and an N-channel pull-down transistor, a true CMOS output with rail-to-rail output switching. This provides direct interface to CMOS logic, memory, or ASIC devices without the need for a pull-up resistor. The CMOS output has 16-mA drive capability, which makes the TICPAL22V10Z an ideal substitute for bipolar PALs. The electrical characteristics of this device show the output under both CMOS and TTL conditions. **Simultaneous Switching:** High-performance CMOS devices often have output glitches on nonswitched outputs when a large number of outputs are switched simultaneously. This glitch is commonly referred to as "ground bounce" and is most noticeable on outputs held at $V_{OL}$ (low-level output voltage). Ground bounce is caused by the voltage drop across the inductance in the package lead when current is switched $(dv \propto l \times di/dt)$ . One solution is to restrict the number of outputs that can switch simultaneously. Another solution is to change the device pinout such that the ground is located on a low-inductance package pin. TI opted for a third option in order to maintain pinout compatibility and eliminate functional constraints. This option controls the output transistor turn-on characteristics and puts a limit on the instantaneous current available to the load, much like the los resistor in a TTL circuit. **Wake-Up Features:** The TICPAL22V10Z employs input signal transition detection techniques to power-up the device from the standby-power mode. The transition detector monitors all inputs, I/Os, and feedback paths. Whenever a transition is sensed, the detector activates the power-up mode. The device will remain in the power-up mode until the detector senses that the inputs and outputs have been static for about 40 ns; thereafter, the device returns to the standby mode. **Turbo Mode or Zero-Power Mode:** When the turbo cell is programmed, the device will be set to the power-up mode. Therefore, the delay associated with its transition detection and power up will be eliminated. This is how the faster propagation delays and shorter setup times are obtained in the turbo mode. The turbo mode and the associated speed increase can be effectively simulated with the turbo cell erased, if a series of adjacent input, I/O, or feedback edges occur with an interval of about 25 ns or less between these adjacent edges. Under these conditions, the TICPAL22V10Z will never have the opportunity to power down due to the frequency of the adjacent edges. **Power Dissipation:** Power dissipation of the TICPAL22V10Z is defined by three contributing factors, and the total power dissipation is the sum of all three. **Standby Power:** The product of V<sub>CC</sub> and the standby I<sub>CC</sub>. The standby current is the reverse current through the diodes that are reversed biased. This current is very small, and for circuits that remain in static condition for a long time, this low amount of current can become a major performance advantage. **Dynamic Power:** The product of VCC and the dynamic current. This dynamic current flows through the device only when the transistors are switching from one logic level to the other. The total dynamic current for the TICPAL22V10Z is dependent upon the users' configuration of the PAL and the operating frequency. Output loading can be a source of additional power dissipation. Interface Power: The product of ICC (interface) and VCC. The total interface power is dependent on the number of inputs at the TTL $V_{OH}$ level. The interface power can be eliminated by the addition of a pull-up resistor. Even though power dissipation is a function of the user's device configuration and the operating frequency, the TICPAL22V10Z is a lower powered solution than either the quarter-powered or half-powered bipolar devices. The virtually zero standby power feature makes the TICPAL22V10Z the device of choice for low-duty-cycle and battery-powered applications. # programming and erasability Programming of the TICPAL22V10Z is achieved through floating-gate avalanche injection techniques. The charge trapped on the floating gate remains after power has been removed, allowing for the nonvolatility of the programmed data. The charge can be removed by exposure to light with wavelengths of less than 400 nm (4000 Å). The recommended erasure wavelength is 253.7 nm (2537 Å), with erasure time of 60 to 90 minutes, using a light source with a power rating of 12000 $\mu\text{W/cm}^2$ placed within 2.5 cm (1 inch) of the device. The TICPAL22V10 is designed for programming endurance of 1000 write/erase cycles with a data retention of ten years. To guarantee maximum data retention, the window on the device should be covered by an opaque label. The fluorescent light in a room can erase a unit in three years or, in the case of a direct sunlight, erasure can be complete in one week. DELTA PROPAGATION DELAY TIME FIGURE 12 - ECL 10KH Programmable Logic with **ECL-to-TTL Translation** - **ECL Control Inputs** - 3-State TTL Outputs - Reliable Titanium-Tungsten Fuses - Package Options Include Both 300-mil Ceramic DIP and Plastic Chip Carrier ### description The TIEPAL10H16ET6C combines IMPACT-X™ (Advanced Implanted, Advanced Composed) technology with proven titanium-tungsten fuses to provide a reliable high-performance substitute for conventional ECL 10KH logic. Easy programmability allows for quick design of custom functions with increased logic density. The TIEPAL10H16ET6C accepts ECL input levels and provides TTL output levels, making it ideal for interfacing ECL circuits with TTL circuits. It has latched outputs controlled by a Latch Enable (LE) input at the ECL inputs. The 3-state outputs are enabled by an Output Enable (OE) input from a single ECL input. The TTL outputs are designed for 24-mA low-level output current. The TIEPAL10H16ET6C is provided with an output polarity fuse that, if blown, will allow an output to assume a logic high when the implemented equation is satisfied. However, when the output polarity fuse is intact and the implementation equation is satisfied, the output will assume a logic low. JT PACKAGE **FN PACKAGE** (TOP VIEW) NC-No internal connection The TIEPAL10H16ET6C is equipped with a security fuse. When the security fuse is blown, additional programming and verification cannot be performed. This safeguards against easy duplication of a design. The three GND pins must all be tied externally to an adequate ground plane for proper operation of this device. The TIEPAL10H16ET6C is characterized for operation from 0°C to 75°C. PAL is a registered trademark of Monolithic Memories, Inc. IMPACT-X is a trademark of Texas Instruments Incorporated. Copyright © 1989, Texas Instruments Incorporated # logic diagram† <sup>&</sup>lt;sup>†</sup> An exclusive-NOR input grounded through an intact polarity fuse is at an ECL high logic level. # TIEPAL10H16ET6C ECL-TO-TTL IMPACT-X™ PAL® TRANSLATOR CIRCUIT #### **FUNCTION TABLE** | | INPU | TS | OUTPUTS | | | | | |----|------|------|----------------|------------------------|----|--|--| | OE | LE | DATA | O <sup>†</sup> | O <sup>†</sup> FEEDBAC | | | | | L | L | Н | Н | L | Н | | | | L | L | L | L | Н | L | | | | L | Н | X | 00 | $\overline{o}_{o}$ | Oo | | | | Н | Н | X | Z | Z | Oo | | | | Н | L | Н | Z | Z | Н | | | | Н | L | L | Z | Z | L | | | X = Don't care <sup>=</sup> Polarity fuse intact NOTE: An exclusive-NOR input grounded through an intact polarity fuse is at an ECL high logic level. FIGURE 1. SIMPLIFIED LOGIC DIAGRAM (EACH OUTPUT) absolute maximum ratings over operating free-air temperature range (unless otherwise noted) (see Note 1) | ECL supply voltage, V <sub>EE</sub> (see Note 2) | |------------------------------------------------------| | TTL supply voltage, V <sub>CC</sub> 0.5 V to 7 V | | Input voltage range, V <sub>1</sub> | | Operating free-air temperature range, T <sub>A</sub> | | Storage temperature range65°C to 150°C | NOTES: 1. These ratings apply except for programming pins during a programming cycle. <sup>† =</sup> Polarity fuse blown <sup>2.</sup> All voltage values are with respect to the GND pin. #### recommended operating conditions (see Note 3) | | | | MIN | NOM | MAX | UNIT | |----------------------------------------------|-----------------------|-----------------------|-------|-------|--------|------| | TTL supply voltage, V <sub>CC</sub> | | | 4.75 | 5 | 5.25 | V | | ECL supply voltage, V <sub>EE</sub> | | | -4.94 | -5.2 | -5.46 | V | | | | T <sub>A</sub> = 0°C | -1.17 | | -0.84 | | | High-level input voltage, V <sub>IH</sub> | | T <sub>A</sub> = 25°C | -1.13 | | -0.81 | ٧ | | | | T <sub>A</sub> = 75°C | -1.07 | | -0.735 | | | | | T <sub>A</sub> = 0°C | -1.95 | | -1.48 | | | Low-level input voltage, V <sub>IL</sub> | | T <sub>A</sub> = 25°C | -1.95 | | -1.48 | V | | | T <sub>A</sub> = 75°C | -1.95 | | -1.45 | | | | High-level output current, I <sub>OH</sub> | | | | | -3.2 | mA | | Low-level output current, I <sub>OL</sub> | | | | | 24 | mA | | Pulse duration, LE high, t <sub>w</sub> | | | 3 | | | ns | | Setup time, data before LE↑, t <sub>su</sub> | | | 4 | | | ns | | Hold time, data after LE↑, t <sub>h</sub> | | | 0 | | | ns | # electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Note 4) | PARAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------------|-----------------------------|------------------------------------------|---------------------------|-----|------------------|------|------| | V <sub>OH</sub> | V <sub>CC</sub> = 4.75 V, | $V_I = V_{IH} min or V_{IL} max,$ | I <sub>OH</sub> = -3.2 mA | 2.4 | 3.2 | | V | | V <sub>OL</sub> | $V_{CC} = 4.75 \text{ V},$ | $V_I = V_{IH}min \text{ or } V_{IL}max,$ | I <sub>OL</sub> = 24 mA | | 0.3 | 0.5 | V | | I <sub>IH</sub> ‡ | $V_{EE} = -5.46 \text{ V},$ | V <sub>I</sub> = V <sub>IH</sub> max | | | | 220 | μΑ | | . I <sub>IL</sub> ‡ | V <sub>EE</sub> = -4.94 V, | $V_I = V_{IL}min$ | | 0.5 | | | μΑ | | l <sub>ozh</sub> | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 2.7 V | | | | 20 | μΑ | | lozL | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 0.4 V | | | | -20 | μΑ | | los <sup>§</sup> | V <sub>CC</sub> = 5.25 V, | V <sub>O</sub> = 0 | | -30 | | -130 | mA | | I <sub>EE</sub> | V <sub>EE</sub> = -5.46 V | | | | | -220 | mA | | I <sub>CC</sub> (Total) | V <sub>CC</sub> = 5.25 V | | | | | 20 | mA | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN TYP† | MAX | UNIT | |------------------|-----------------|----------------|--------------------------------------------|----------|-----|------| | t <sub>en</sub> | ŌĒ | 0 | | 4 | | ns | | t <sub>dis</sub> | ŌĒ | 0 | R1 = $200 \Omega$ ,<br>R2 = $200 \Omega$ , | 5 | | ns | | t <sub>pd</sub> | ĹĒ↓ | 0 | See Figure 1 | 5 | | ns | | t <sub>pd</sub> | I or feedback | 0 | | 6 | | ns | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. <sup>&</sup>lt;sup>‡</sup> Measure one input at a time with the other inputs open. <sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. <sup>&</sup>lt;sup>1</sup> All inputs and outputs open. NOTES: 3. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. <sup>4.</sup> This device has been designed to meet the dc and ac specifications after thermal equilibrium has been achieved. The device is in a test socket or mounted on a printed circuit board and transverse air flow of greater than 500 linear ft/min is maintained. #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES t<sub>PHL</sub> - OUT-OF-PHASE OUTPUT (See Note D) VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for t<sub>pd</sub> and t<sub>en</sub>, 5 pF for t<sub>dis</sub>. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 0.7$ ns, duty cycle = 50%. $V_{OH}$ D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. #### FIGURE 2. LOAD CIRCUIT AND VOLTAGE WAVEFORMS - **High-Performance Operation** Propagation Delay . . . 3 ns Max - Replacement for Conventional ECL Logic - 24-Pin, 300-Mil Package - Reliable Titanium-Tungsten Fuses #### description This ECL PAL device combines the ExCL™ (Double Polysilicon Self-Aligned) process with the proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional ECL logic. Its easy programmability allows for quick design of "custom" functions and typically results in a more compact board. In addition, chip carriers are available for further reduction in board space. The TIEPAL10H16P8-3 is provided with output polarity fuses. Each output remains active-high when the fuse is intact and is active-low when the fuse is blown. The TIEPAL10H16P8-3 has 12 dedicated inputs. four standard outputs, and four I/O ports, It should be noted that with emitter-coupled outputs, a high level overrides a low level. Therefore, in order to use an I/O port as an input. the related output must be forced to a low level either through satisfying preprogrammed equations or permanently by programming. The TIEPAL10H16P8-3 is equipped with a security fuse. Once the security fuse is blown, additional programming and verification cannot be performed. This prevents easy duplication of a design. (TOP VIEW) 724 N VCC 23 1 22 ıГ 13 1/0 🛮 4 21 N/O о Пъ 20∏0 19 VCCO Vcco ☐6 o ∏7 18 0 1/0 ∏8 17 1/0 16 1 10 15 1 14∏ | 13 🗖 🛭 IT DACKAGE FK PACKAGE (TOP VIEW) NC-No internal connection This device is characterized for operation from 0°C to 75°C; this temperature range is designated by a "C" suffix in the part number (TIEPAL10H16P8-3CJT). ExCL is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Monolithic Memories Inc. Copyright © 1989, Texas Instruments Incorporated #### functional block diagram (positive logic) #### logic diagram (positive logic) Fuse Number = First Fuse Number + Increment NOTE: Pin numbers in [] are for the FK package; pin numbers in () are for JT package. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) (see Note 1) Supply voltage, VEE (see Note 2) 0 V to -6.5 VInput voltage, VI (see Note 3) 0 V to VEEOutput current -50 mAOperating free-air temperature range 0 °C to 75 °CStorage temperature range -65 °C to 150 °C NOTES: 1. These ratings apply except for programming pins during a programming cycle. - 2. All voltage values are with respect to VCC and VCCO, i.e., these pins are all assumed to be at 0 volts. - 3. V<sub>I</sub> should never be more negative than V<sub>FF</sub>. #### recommended operating conditions (see Note 4) | | | | MIN | NOM | MAX | UNIT | |------------------------------------------|-----------------------|----------------------|--------|--------|-------|------| | VEE | EE Supply voltage | | -4.94 | -5.2 | -5.46 | ٧ | | V <sub>IH</sub> High-level input voltage | T <sub>A</sub> = 0°C | -1.17 | | -0.84 | | | | | T <sub>A</sub> = 25°C | -1.13 | | -0.81 | V | | | | T <sub>A</sub> = 75°C | -1.07 | | -0.735 | | | | | | T <sub>A</sub> = 0°C | - 1.95 | | -1.48 | | | V <sub>IL</sub> Low-level input voltage | T <sub>A</sub> = 25°C | -1.95 | | - 1.48 | V | | | | T <sub>A</sub> = 75°C | - 1.95 | | - 1.45 | | | | TA Operating free-air temperature | | 0 | | 75 | °C | | NOTE 4: The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. # electrical characteristics over recommended supply voltage range at specified free-air temperature (see Notes 4 and 5) | PARAMETER | TEST CONDI | TEST CONDITIONS | | | MAX | UNIT | |-----------------|-------------------------------------------------------------|-----------------|----------|------|--------|------| | Voн | | 0°C | -1.02 | | -0.84 | | | | V <sub>I</sub> = V <sub>IH</sub> min or V <sub>IL</sub> max | 25°C | -0.98 -0 | .895 | -0.81 | V | | | | 75°C | -0.92 | - | -0.735 | | | V <sub>OL</sub> | | 0°C | -1.95 | | -1.63 | | | | VI = VIHmin or VILmax | 25°C | -1.95 | | -1.63 | V | | | | 75°C | -1.95 - | 1.79 | -1.60 | | | | 1 | 0°C | | | 220 | | | lін | V <sub>I</sub> = V <sub>IH</sub> max | 25°C | | | 220 | μΑ | | | 1 | 75°C | | | 220 | | | | | 0°C | 0.5 | | | | | IIL | V <sub>I</sub> = V <sub>I</sub> Lmin | 25°C | 0.5 | | | μΑ | | | · · | 75°C | 0.3 | | | | | lee . | All inputs open | 0°C to 75°C | | | -220 | mA | - NOTES: 4. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. - 5. Each 10KH PAL has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50-ohm resistor to -2 V. #### TIEPAL10H16P8-3C HIGH-PERFORMANCE *ExCL™ PAL®* CIRCUIT # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------|---------------------|----------------|---------------------|-----|---------|------| | <sup>t</sup> pd | I, I/O, or feedback | 0, 1/0 | | 1 | 3 | ns | | tr | | | See Figures 1 and 2 | 0.7 | 1.5 | ns | | tf | | | | 0.7 | 1.5 | ns | NOTE 5: Each 10KH PAL has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50-ohm resistor to -2 V. #### PROGRAMMING INFORMATION Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### PARAMETER MEASUREMENT INFORMATION FIGURE 1. VOLTAGE WAVEFORMS #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The offset voltage generator has the following characteristics: Pulse amplitude = 800 mV P-P, PRR $\leq$ 1 MHz, $t_W = 500$ ns, $t_r = t_f = 1$ ns. - B. $R_T$ is a 50- $\Omega$ terminator internal to the oscilloscope. - C. C<sub>L</sub> ≤ 3 pF, includes fixture and stray capacitance. - D. Coax has 50-Ω impedance and the coax to oscilloscope channel A and to channel B must be of equal lengths. - E. All unused outputs are loaded with 50- $\Omega$ ± 1% resistors to ground. - F. All unused inputs should be connected to either high or low levels consistent with the logic function required. - G. All fixture wire lengths or unterminated stubs should not exceed 6 mm (1/4 inch). #### FIGURE 2. LOAD CIRCUIT #### TIEPAL10H16P8-6C HIGH-PERFORMANCE IMPACT™ECL PAL® CIRCUIT D2916, MAY 1987-REVISED SEPTEMBER 1989 - ECL 10KH PAL - High-Performance Operation Propagation Delay . . . 6 ns Max - Replacement for Conventional ECL Logic - 24-Pin, 300-Mil Package - Reliable Titanium-Tungsten Fuses #### description This IMPACT™ ECL PAL device uses proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional ECL logic. Its easy programmability allows for quick design of "custom" functions and typically results in a more compact board. In addition, chip carriers are available for further reduction in board space. The TIEPAL10H16P8-6 is provided with output polarity fuses. Each output remains active-high when the fuse is intact and is active-low when the fuse is blown. The TIEPAL10H16P8-6 has 12 dedicated inputs, four standard outputs, and four I/O ports. It should be noted that with emitter-coupled outputs, a high level overrides a low level. Therefore, in order to use an I/O port as an input, the related output must be forced to a low level either through satisfying preprogrammed equations or permanently by programming. The TIEPAL10H16P8-6 is equipped with a security fuse. Once the security fuse is blown, additional programming and verification cannot be performed. This prevents easy duplication of a design. ### TIEPAL10H16P8-6 . . . JT PACKAGE (TOP VIEW) TIEPAL10H16P8-6 . . . FK PACKAGE (TOP VIEW) NC-No internal connection This device is characterized for operation from $0^{\circ}$ C to $75^{\circ}$ C; this temperature range is designated by a "C" suffix in the part number (TIEPAL10H16P8-6CJT). IMPACT is a trademark of Texas Instruments Incorporated PAL is a registered trademark of Monolithic Memories Inc. #### functional block diagram (positive logic) #### logic diagram (positive logic) Fuse Number = First Fuse Number + Increment NOTE: Pin numbers in [] are for the FK package; pin numbers in () are for JT package. #### TIEPAL10H16P8-6C HIGH-PERFORMANCE IMPACT™ECL PAL® CIRCUIT # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) (see Note 1) | Supply voltage, VEE (see Note 2) | 5 V | |---------------------------------------------------|-----| | Input voltage, V <sub>I</sub> (see Notes 2 and 3) | VEE | | Output current | mΑ | | Operating free-air temperature range | 5°C | | Storage temperature range –65 °C to 150 | 0°C | - NOTES: 1. These ratings apply except for programming pins during a programming cycle. - 2. All voltage values are with respect to V<sub>CC</sub> and V<sub>CCO</sub>, i.e., these pins are all assumed to be at 0 volts. - 3. V<sub>I</sub> should never be more negative than V<sub>FF</sub>. #### recommended operating conditions (see Note 4) | | | | MIN | NOM | MAX | UNIT | |------------------------------------------|-------------------------|-----------------------|--------|--------|--------|------| | VEE | Supply voltage | | 4.94 | -5.2 | -5.46 | ٧ | | V <sub>IH</sub> High-level input voltage | T <sub>A</sub> = 0°C | -1.170 | | -0.840 | | | | | T <sub>A</sub> = 25 °C | -1.130 | | -0.810 | V | | | 1 | | T <sub>A</sub> = 75°C | -1.070 | | -0.735 | | | | | $T_A = 0$ °C | -1.950 | | -1.480 | | | VIL | Low-level input voltage | $T_A = 25$ °C | -1.950 | | -1.480 | V | | ŀ | | $T_A = 75$ °C | -1.950 | | -1.450 | | | TA Operating free-air temperature | | 0 | | 75 | °C | | NOTE 4: The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. # electrical characteristics over recommended supply voltage range at specified free-air temperature, VCC = VCCO = 0 (see Notes 4 and 5) | PARAMETER | TEST CONDITIONS | TA | MIN | MAX | UNIT | |-----------------|-------------------------------------------------------------|-------------|---------|--------|------| | | | 0°C | - 1.020 | -0.840 | | | V <sub>OH</sub> | VI = VIHmin or VILmax | 25 °C | -0.980 | -0.810 | V | | | | 75 °C | -0.920 | -0.735 | | | | | . 0°C | -1.950 | -1.630 | | | VOL | V <sub>I</sub> = V <sub>IH</sub> min or V <sub>IL</sub> max | 25 °C | - 1.950 | -1.630 | V | | | | 75 °C | -1.950 | -1.600 | | | | | 0°C | | 220 | | | Ì lie | V <sub>I</sub> = V <sub>IH</sub> max | 25 °C | | 220 | μΑ | | | | 75°C | 1 | 220 | | | | | 0°C | 0.5 | | | | t <sub>IL</sub> | V <sub>I</sub> = V <sub>IL</sub> min | 25 °C | 0.5 | | μΑ | | | | 75°C | 0.3 | | İ | | l <sub>EE</sub> | All inputs open | 0°C to 75°C | | -240 | mA | - NOTES: 4. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. - 5. Each 10KH PAL® has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50-ohm resistor to -2 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Notes 4 and 5) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|---------------------|----------------|---------------------|-----|-----|-----|------| | t <sub>pd</sub> | I, I/O, or feedback | Q | | 2 | 4 | 6 | ns | | t <sub>r</sub> | | | See Figures 1 and 2 | 0.7 | 1 | 2.2 | ns | | tf | | | 1 | 0.7 | 1 | 2.2 | ns | - NOTES: 4. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. - 5. Each 10KH PAL® has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50-ohm resistor to -2 V. #### PROGRAMMING INFORMATION Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 995-5666. #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES FIGURE 1. VOLTAGE WAVEFORMS #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The offset voltage generator has the following characteristics: Pulse amplitude = 800 mV P-P, PRR $\leq$ 1 MHz, $t_W = 500$ ns, $t_f = t_f = 1$ ns. - B. $R_{\mbox{\scriptsize T}}$ is a 50- $\!\Omega$ terminator internal to the oscilloscope. - C. $C_1 \leq 3$ pF, includes fixture and stray capacitance. - D. Coax has $50-\Omega$ impedance and the coax to oscilloscope channel A and to channel B must be of equal lengths. - E. All unused outputs are loaded with 50- $\Omega$ ±1% resistors to ground. - F. All unused inputs should be connected to either high or low levels consistent with the logic function required. - G. All fixture wire lengths or unterminated stubs should not exceed 6 mm (1/4 inch). FIGURE 2. LOAD CIRCUIT D3351, OCTOBER 1989 - ECL 10H Programmable Logic with TTL-to-ECL Translation - **ECL Control Inputs** - 3-State ECL Outputs - IMPACT-X™ Process with Reliable Titanium-Tungsten Fuses - Package Options Include Both 300-mil Ceramic DIP and Plastic Chip Carrier #### description TIEPAL 10H16TE6C combines The IMPACT-X™ (Advanced Implanted, Advanced Composed Technology) process with proven titanium-tungsten fuses to provide reliable. high-performance substitutes for conventional ECL 10H logic. Easy programmability allows for quick design of custom functions with increased logic density. The TIEPAL10H16TE6C accepts TTL input levels and provides ECL output levels, making it ideal for interfacing TTL with ECL circuits. It has latched outputs, which are controlled from an ECL Latch Enable input, LE. The outputs are enabled from a single ECL input. OE. The TIEPAL10H16TE6C is provided with an output polarity fuse that, if blown, allows an output to assume a logic high when the implemented equation is satisfied. However, when the output polarity fuse is intact and the implemented equation is satisfied, the output will assume a logic JT PACKAGE (TOP VIEW) NC-No internal connection The TIEPAL10H16TE6C is equipped with a security fuse that, when blown, prevents additional programming and design verification. This safeguards against easy duplication of a design. The four GND pins must all be tied externally to an adequate ground plane for proper operation of this device. The TIEPAL10H16TE6C is characterized for operation from 0°C to 75°C. IMPACT-X is a trademark of Texas Instruments Incorporated PAL is a registered trademark of Monolithic Memories Inc. Copyright © 1989, Texas Instruments Incorporated #### logic diagram Fuse Number = First Fuse Number + Increment Pin numbers shown are for the JT package. An exclusive-NOR input grounded through an intact polarity fuse is at an ECL high logic level. #### **FUNCTION TABLE** | | INPUTS | | | OUTPUTS | | | | | |----|--------|------------|----------------|------------------|----------|--|--|--| | ŌĒ | LE | ARRAY DATA | O <sup>†</sup> | <u>o</u> ‡ | FEEDBACK | | | | | L | L | Н | Н | L | Н | | | | | L | L | L | L | Н | L | | | | | L | Н | X | 00 | $\overline{O}_0$ | 00 | | | | | Н | Н | X | L | L | 00 | | | | | Н | L | н | L | L | н | | | | | Н | L | L | L | L | L | | | | - X = Don't care - † = Polarity fuse blown - = Polarity fuse intact FIGURE 1. SIMPLIFIED LOGIC DIAGRAM (EACH OUTPUT) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) (see Note 1) | ECL supply voltage range, V <sub>EE</sub> (see Note 2)7 V to 0.5 V | - | |--------------------------------------------------------------------|---| | TTL supply voltage range, V <sub>CC</sub> | 7 | | ECL input voltage range | | | TTL input voltage | | | Operating free-air temperature range, T <sub>A</sub> | Č | | Storage temperature range | 7 | NOTES: 1. These ratings apply except for programming pins during a programming cycle. 2. All voltage values are with respect to the GND pins connected together. #### recommended operating conditions (see Note 3) | | | | MIN | NOM | MAX | UNIT | |--------------------------------------------------------------------------------------|----------------------|-----------------------|-------|------|--------|------| | TTL supply voltage, V <sub>CC</sub> | | | | 5 | 5.25 | V | | ECL supply voltage, VEE | | | -4.95 | -5.2 | -5.46 | V | | TTL high-level input voltage, V <sub>IH</sub> | | | 2 | | 5.5 | ٧ | | | | T <sub>A</sub> = 0°C | -1.17 | | -0.84 | | | ECL high-level input voltage, $V_{IH}$ ( $\overline{LE}$ and $\overline{OE}$ inputs) | | T <sub>A</sub> = 25°C | -1.13 | | -0.81 | V | | | | T <sub>A</sub> = 75°C | -1.07 | | -0.735 | | | TTL low-level input voltage, VIL | | | | | 0.8 | V | | | T <sub>A</sub> = 0°C | | -1.95 | | -1.48 | | | ECL low-level input voltage, VIL (LE and OE inputs) | | T <sub>A</sub> = 25°C | -1.95 | | -1.48 | ٧ | | | | T <sub>A</sub> = 75°C | -1.95 | | -1.45 | | | Pulse duration, LE high, t <sub>W</sub> | | | 3 | | | ns | | Setup time, data before LE↑, t <sub>Su</sub> | | | 4 | | | ns | | Hold time, data after LE↑, th | | | 0 | | | ns | | Operating free-air temperature, T <sub>A</sub> | | | 0 | | 75 | °C | # electrical characteristics over recommended ranges of supply voltage and free-air temperature PRODUCT PREVIEW (unless otherwise noted) (see Note 4) | PARAM | METER | TEST CONDITIONS | | | MIN | MAX | UNIT | |-------------------|--------|--------------------------------------------------|-------------------------------------------------------------|-------------------------|-------|--------|------| | VIK | | V <sub>CC</sub> = 4.75 V, | V <sub>I</sub> = –18 mA | V <sub>I</sub> = -18 mA | | -1.5 | ٧ | | | | | | T <sub>A</sub> = 0°C | -1.02 | -0.84 | | | Voн | | $V_{EE} = -5.46 \text{ V},$ | V <sub>I</sub> = V <sub>IL</sub> max or V <sub>IH</sub> min | T <sub>A</sub> = 25°C | -0.98 | -0.81 | V | | | | | Т | T <sub>A</sub> = 75°C | -0.92 | -0.735 | | | | | | TA | T <sub>A</sub> = 0°C | -1.95 | -1.63 | | | VOL | | $V_{EE} = -5.46 \text{ V},$ | VI = VILmax or VIHmin | T <sub>A</sub> = 25°C | -1.95 | -1.63 | V | | | | | | T <sub>A</sub> = 75°C | -1.95 | -1.6 | | | l <sub>lH</sub> † | 1 | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 2.7 V | | | 20 | μА | | 'IM' | LE, OE | VEE = -5.46 V, | VI = VIHmax | | | 220 | μΛ | | I <sub>IL</sub> † | 1 | V <sub>CC</sub> = 5.25 V, V <sub>I</sub> = 0.4 V | | | | -200 | μА | | IL, DE | | VEE = -4.94 V, | V <sub>I</sub> = V <sub>I</sub> Lmin | | 0.5 | | μΛ | | ICC + I | EE‡ | V <sub>CC</sub> = 5.25 V | V <sub>EE</sub> = -5.46 V | | | -220 | mA | #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|----------------|---------------------|-----|-----|-----|------| | t <sub>pd</sub> | LE. | 0 | | | 5 | | ns | | t <sub>pd</sub> | I or Feedback | 0 | See Figures 2 and 3 | | 6 | | ns | | t <sub>en</sub> | ŌĒ | 0 | See Figures 2 and 3 | | 4 | | ns | | t <sub>dis</sub> | ŌĒ | 0 | | | 5 | | ns | <sup>&</sup>lt;sup>†</sup> For ECL inputs, measure one input at a time with the other inputs open. <sup>4.</sup> Each device has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50- $\Omega$ resistor to -2 V. <sup>&</sup>lt;sup>‡</sup> All inputs and outputs are open. NOTES: 3. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. #### PARAMETER MEASUREMENT INFORMATION FIGURE 2. VOLTAGE WAVEFORMS #### PARAMETER MEASUREMENT INFORMATION NOTES: A. The offset voltage generator has the following characteristics: Pulse amplitude = 800 mV P-P, PRR ≤ 1 MHz, tw = 500 ns, tr = tf = 1 ns. - B. $R_T$ is a 50- $\Omega$ terminator internal to the oscilloscope. - C.C<sub>1</sub> ≤ 3 pF, includes fixture and stray capacitance. - D. The coaxial cables have 50-Ω impedance and the cable lengths to oscilloscope channel A and to channel B must be equal. - E. All unused outputs are loaded with 50- $\Omega$ ± 1% resistors to ground. - F. All unused inputs should be connected to either high or low levels consistent with the logic function required. - G. All fixture wire lengths or unterminated stubs should not exceed 6 mm (1/4 inch). #### FIGURE 3. TEST CIRCUIT - ECL 100K Programmable Logic with **ECL-to-TTL Translation** - ECL Control Inputs - 3-State TTL Outputs - IMPACT-X™ Process with Reliable Titanium-Tungsten Fuses - · Package Options Include Both 300-mil Ceramic DIP and Plastic Chip Carrier #### description The TIEPAL10016ET6C combines IMPACT-X™ (Advanced Implanted, Advanced Composed Technology) process with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional ECL 100K logic. Easy programmability allows for quick design of custom functions with increased logic density. The TIEPAL10016ET6C accepts ECL input levels and provides TTL output levels, making it ideal for interfacing ECL with TTL circuits. It has latched outputs, which are controlled by an ECL Latch Enable input, LE. The 3-state outputs are enabled input from a single ECL input, OE. The TTL outputs are designed for 24-mA low-level output current. The TIEPAL10016ET6C is provided with an output polarity fuse that, if blown, allows an output to assume a logic high when the implemented equation is satisfied. However, when the output polarity fuse is intact and the implementation equation is satisfied, the output will assume a logic low. JT PACKAGE (TOP VIEW) NC-No internal connection The TIEPAL10016ET6C is equipped with a security fuse that, when blown, prevents additional programming and design verification. This safeguards against easy duplication of a design. The three GND pins must all be tied externally to an adequate ground plane for proper operation of this device. The TIEPAL10016ET6C is characterized for operation from 0°C to 85°C. IMPACT-X is a trademark of Texas Instruments Incorporated PAL is a registered trademark of Monolithic Memories Inc. #### logic diagram Fuse Number = First Fuse Number + Increment An exclusive-NOR input grounded through an intact polarity fuse is at an ECL logic-high level. #### TIEPAL10016ET6C ECL-TO-TTL IMPACT-X™ PAL® TRANSLATOR CIRCUIT #### **FUNCTION TABLE** | | INPUTS | | | OUTPUTS | | | | |----|--------|---------|----|------------------|----------|--|--| | ŌĒ | LE | DATA IN | of | o‡ | FEEDBACK | | | | L | L | Н | Н | L | Н | | | | L | L | L | L | Н | L | | | | L | Н | X | 00 | $\overline{O}_0$ | 00 | | | | Н | Н | X | Z | Z | 00 | | | | Н | L | Н | Z | Z | н | | | | Н | L | L | Z | Z | L | | | X = Don't care <sup>=</sup> Polarity fuse intact | ECL supply voltage, V <sub>EE</sub> | |---------------------------------------------------| | TTL supply voltage, V <sub>CC</sub> –0.5 V to 7 V | | Input voltage range VEE to 0.5 V | | Operating free-air temperature range | | Storage temperature range65°C to 150°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. <sup>† =</sup> Polarity fuse blown #### recommended operating conditions (see Note 2) | | | MIN | NOM | MAX | UNIT | |----------------------------------------------|--------------------------|--------|------|--------|------| | TTL supply voltage, V <sub>CC</sub> | 4.5 | 5 | 5.5 | V | | | ECL supply voltage, VEE | | -4.2 | -4.5 | -4.8 | V | | | V <sub>EE</sub> = -4.2 V | -1.15 | | -0.88 | | | High-level input voltage, VIH | VEE = -4.5 V | -1.165 | | -0.88 | V | | | VEE = -4.8 V | -1.165 | | -0.88 | | | | VEE = -4.2 V | -1.81 | | -1.475 | | | Low-level input voltage, VIL | V <sub>EE</sub> = -4.5 V | -1.81 | | -1.475 | V | | | V <sub>EE</sub> = -4.8 V | -1.81 | | -1.49 | | | High-level output current, IOH | | | | -3.2 | mA | | Low-level output current, IOL | | | | 24 | mA | | Pulse duration, LE high, t <sub>W</sub> | 3 | | | ns | | | Setup time, data before LE↑, t <sub>SU</sub> | | | | | ns | | Hold time, data after LE↑, th | | | | | ns | | Operating free-air temperature, TA | | | | 85 | °C | # electrical characteristics over recommended ranges of supply voltage and free-air temperature PRODUCT PREVIE (unless otherwise noted) (see Note 3) | PARAMETER | | TEST CONDITIONS | | | MIN | MAX | UNIT | |-------------------|--------------------------------------|----------------------------|-------------------------|------------------|-----|------|------| | Voн | V <sub>CC</sub> = 4.5 V, | VI = VIHmin or VILmax | I <sub>OH</sub> = -2 mA | -4.2 V to -4.8 V | 2.4 | | V | | VOL | V <sub>CC</sub> = 4.5 V, | VI = VIHmin or VILmax | I <sub>OL</sub> = 24 mA | -4.2 V to -4.8 V | | 0.5 | V | | hH <sup>†</sup> | V <sub>I</sub> = V <sub>IH</sub> max | | | -4.8 V | | 220 | μΑ | | I <sub>IL</sub> † | VI = VILmin | | | -4.2 V | 0.5 | | μΑ | | lozh | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | -4.2 V to -4.8 V | | 20 | μΑ | | lozL | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | -4.2 V to -4.8 V | | -20 | μΑ | | los‡ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0 | | -4.2 V to -4.8 V | -40 | -100 | mA | | ICC + IEE | Vcc = 5.5 V. | Pins 1 and 13 are tied too | ether | -4.8 V | | -240 | mA | #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 3) | | * | | | | | | | | |---|------------------|---------------|----------|----------------------------|-----|-----|-----|------| | | | FROM | то | T-07 001101710110 | | | | | | P | ARAMETER | (INPUT) | (OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | <sup>t</sup> pd | LE | 0 | | | 5 | | ns | | | t <sub>pd</sub> | I or Feedback | 0 | R1 = 200 Ω,<br>R2 = 200 Ω, | | 6 | | ns | | | t <sub>en</sub> | ŌĒ | 0 | See Figure 1 | | 4 | | ns | | | t <sub>dis</sub> | ŌĒ | 0 | | | 5 | | ns | <sup>&</sup>lt;sup>†</sup> Measure one input at a time. Ensure that all other inputs are open. <sup>‡</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTES: 2. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. <sup>3.</sup> Each device has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. #### TIEPAL10016ET6C ECL-TO-TTL IMPACT-X™ PAL® TRANSLATOR CIRCUIT #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_{f} = t_{f} = 0.7$ ns, duty cycle = 50%. ۷н D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. FIGURE 1. LOAD CIRCUIT AND VOLTAGE WAVEFORMS - ECL 100K PAL - High-Performance Operation Propagation Delay . . . 3 ns Max - IFF . . . 220 mA Max - Replacement for 100K ECL Logic - 24-Pin, 300-Mil Package - Reliable Titanium-Tungsten Fuses #### description This ECL PAL device combines the ExCL™ (Double Polysilicon Self-Aligned) process with the proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional ECL logic. Its easy programmability allows for quick design of "custom" functions with increased logic density. In addition, chip carriers are available for further reduction in board space. The TIEPAL10016P8-3 is provided with output polarity fuses. Each output remains active-high when the fuse is intact and is active-low when the fuse is blown. The TIEPAL10016P8-3 has 12 dedicated inputs, four standard outputs, and four I/O ports. It should be noted that with emitter-coupled outputs, a high level overrides a low level. Therefore, in order to use an I/O port as an input, the related output must be forced to a low level either through satisfying preprogrammed equations or permanently by programming. NC-No internal connection The TIEPAL10016P8-3 is equipped with a security fuse. Once the security fuse is blown, additional programming and verification cannot be performed. This prevents easy duplication of a design. This device is characterized for operation from 0°C to 85°C; this temperature range is designated by a "C" suffix in the part number (TIEPAL10016P8-3CJT). ExCL is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Monolithic Memories Inc. #### functional block diagram (positive logic) #### logic diagram (positive logic) Fuse Number = First Fuse Number + Increment NOTE: Pin numbers in [] are for the FK package; pin numbers in () are for JT package. # PRODUCT PREVIEW # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) (see Note 1) | Supply voltage, VEE (see Note 2) | 0 V to $-6.5$ V | |--------------------------------------------|-----------------| | Input voltage, V <sub>I</sub> (see Note 3) | 0 V to VEE | | Output current | 50 mA | | Operating free-air temperature range | . 0°C to 85°C | | Storage temperature range | 65°C to 150°C | NOTES: 1. These ratings apply except for programming pins during a programming cycle. - 2. All voltage values are with respect to V<sub>CC</sub> and V<sub>CCO</sub>, i.e., these pins are all assumed to be at 0 volts. - 3. VI should never be more negative than VFE. #### recommended operating conditions (see Note 4) | <u> </u> | | | MIN | NOM MA | X UNIT | |----------|------------------------------------------|---------------------------|---------|---------|--------| | VEE | Supply voltage | _ | -4.2 | -4.5 -4 | 8 V | | | | V <sub>EE</sub> = -4.2 V | -1.15 | -0.8 | 8 | | VIH | V <sub>IH</sub> High-level input voltage | $V_{EE} = -4.5 \text{ V}$ | - 1.165 | -0.8 | 8 V | | | | V <sub>EE</sub> = -4.8 V | - 1.165 | -0.8 | 8 | | | | V <sub>EE</sub> = -4.2 V | - 1.81 | - 1.47 | 5 | | $V_{IL}$ | Low-level input voltage | V <sub>EE</sub> = -4.5 V | - 1.81 | - 1.47 | 5 V | | | V <sub>EE</sub> = -4.8 V | -1.81 | - 1.4 | 9 | | | TA | Operating free-air temperati | ire | 0 | 8 | 5 °C | # electrical characteristics over recommended supply voltage range, T<sub>A</sub> = 0 °C to 85 °C (unless otherwise noted) (see Notes 4 and 5) | PARAMETER | TEST CONDITIONS | | | TYP <sup>†</sup> | MAX | UNIT | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------|------------------|--------|------| | | | V <sub>EE</sub> = -4.2 V | -1.03 | | -0.87 | | | ∨он | · · · · · · · · · · · · · · · · · · · | V <sub>EE</sub> = -4.5 V | -1.035 | -0.955 | -0.88 | V | | | | V <sub>EE</sub> = -4.8 V | - 1.045 | | -0.88 | | | | V <sub>I</sub> = V <sub>IH</sub> min or V <sub>IL</sub> max V <sub>EE</sub> = -4.2 V V <sub>EE</sub> = -4.5 V V <sub>EE</sub> = -4.8 V | V <sub>EE</sub> = −4.2 V | - 1.81 | | -1.595 | | | Vol | | V <sub>EE</sub> = -4.5 V | - 1.81 | -1.700 | -1.61 | V | | | | - 1.81 | | -1.61 | | | | - JH | V <sub>I</sub> = V <sub>IH</sub> max | | | | 220 | μΑ | | կլ | V <sub>I</sub> = V <sub>IL</sub> min | | 0.5 | | | μΑ | | IEE | All inputs open | | | | - 220 | mA | $<sup>^{\</sup>dagger}$ Typical values are at V<sub>CC</sub> = 4.5 V, T<sub>A</sub> = 25 °C. NOTES: 4. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. 5. Each 100KH PAL has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50-ohm resistor to -2 V. #### TIEPAL10016P8-3C HIGH-PERFORMANCE ExCL™ PAL® CIRCUIT #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|---------------------|----------------|---------------------|-----|-----|------| | t <sub>pd</sub> | I, I/O, or feedback | 0, 1/0 | | 1 | 3 | ns | | t <sub>r</sub> | | | See Figures 1 and 2 | 0.7 | 1.5 | ns | | tf | | | | 0.7 | 1.5 | ns | NOTE 5: Each 100KH PAL has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50-ohm resistor to -2 V. #### PROGRAMMING INFORMATION Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### PARAMETER MEASUREMENT INFORMATION FIGURE 1. VOLTAGE WAVEFORMS #### PARAMETER MEASUREMENT INFORMATION NOTES: A. The offset voltage generator has the following characteristics: Pulse amplitude = 800 mV P-P, PRR $\leq$ 1 MHz, $t_W = 500$ ns, $t_f = t_f = 1$ ns. - B. $R_T$ is a 50- $\Omega$ terminator internal to the oscilloscope. - C. C<sub>L</sub> ≤ 3 pF, includes fixture and stray capacitance. - D. Coax has 50-Ω impedance and the coax to oscilloscope channel A and to channel B must be of equal lengths. - E. All unused outputs are loaded with $50-\Omega \pm 1\%$ resistors to ground. - F. All unused inputs should be connected to either high or low levels consistent with the logic function required. - G. All fixture wire lengths or unterminated stubs should not exceed 6 mm (1/4 inch). #### FIGURE 2. LOAD CIRCUIT JT PACKAGE - ECL Programmable Logic with TTL-to-ECL Translation - ECL Control Inputs - 3-State ECL Outputs - Impact-X<sup>™</sup> Process with Reliable Titanium-Tungsten Fuses - Package Options Include Both 300-mil Ceramic DIP and Plastic Chip Carrier #### description TIEPAL10016TE6C The combines the IMPACT-X™ (Advanced Implanted, Advanced Composed Technology) process with proven titanium-tungsten fuses to provide reliable high-performance substitutes for conventional ECL 100K logic. Easy programmability allows for quick design of custom functions with increased logic density. The TIEPAL10016TE6C accepts TTL input levels and provides ECL output levels, making it ideal for interfacing TTL with ECL circuits. It has latched outputs, which are controlled from an ECL Latch Enable input, LE. The outputs are enabled from a single ECL input, OE. The TIEPAL10016TE6C is provided with an output polarity fuse that, if blown, will allow an output to assume a logic high when the implemented equation is satisfied. However, when the output polarity fuse is intact and the implemented equation is satisfied, the output will assume a logic low. **FN PACKAGE** (TOP VIEW) NC-No internal connection The TIEPAL10016TE6C is equipped with a security fuse that, when blown, prevents additional programming and design verification. This safeguards against easy duplication of a design. The four GND pins must all be tied externally to an adequate ground plane for proper operation of this device. The TIEPAL10016TE6C is characterized for operation from 0°C to 85°C. IMPACT-X is a trademark of Texas Instruments Incorporated. PAL is a registered trademark of Monolithic Memories Inc. Copyright © 1989, Texas Instruments Incorporated #### logic diagram Fuse Number = First Fuse Number + Increment Pin numbers shown are for the JT package. An exclusive-NOR input grounded through an intact polarity fuse is at an ECL high logic level. #### **FUNCTION TABLE** | INPUTS | | | OUTPUTS | | | |--------|----|------------|---------|------------------|----------| | ŌĒ | LE | ARRAY DATA | o† | ō‡ | FEEDBACK | | L | L | Н | Н | L | Н | | L | L | L | L | Н | L | | L | Н | X | $Q_0$ | $\overline{Q}_0$ | $Q_0$ | | Н | Н | X | L | L | $Q_0$ | | Н | L | н | L | L | Н | | Н | L | L | L | L | L | X = Don't care <sup># =</sup> Polarity fuse intact | FEEDBACK OE OE | EVIEW | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | FIGURE 1. SIMPLIFIED LOGIC DIAGRAM (EACH OUTPUT) | PR | | absolute maximum ratings over operating free-air temperature range (unless otherwise noted) (see Note 1) | C | | $\begin{array}{lll} \text{ECL supply voltage range, V}_{\text{EE}} \text{ (see Note 2)} & -8 \text{ V to } 0.5 \text{ V} \\ \text{TTL supply voltage range, V}_{\text{CC}} & -0.5 \text{ V to } 7 \text{ V} \\ \text{ECL input voltage range} & \text{V}_{\text{EE}} \text{ to } 0.5 \text{ V} \\ \text{TTL input voltage} & 5.5 \text{ V} \\ \text{Operating free-air temperature range, T}_{\text{A}} & 0^{\circ}\text{C to } 85^{\circ}\text{C} \\ \text{Storage temperature range} & -65^{\circ}\text{C to } 150^{\circ}\text{C} \\ \end{array}$ | ш. | | NOTES: 1. These ratings apply except for programming pins during a programming cycle | | NOTES: 1. These ratings apply except for programming pins during a programming cycle. 2. All voltage values are with respect to the GND pins connected together. <sup>† =</sup> Polarity fuse blown ## TIEPAL10016TE6C TTL-TO-ECL *IMPACT-X™ PAL®* TRANSLATOR CIRCUIT ## recommended operating conditions (see Note 3) | | | MIN | NOM | MAX | UNIT | |------------------------------------------------------------------------------------------------|--------------------------|--------|------|--------|------| | TTL supply voltage, V <sub>CC</sub> | | 4.75 | 5 | 5.25 | ٧ | | ECL supply voltage, VEE | | -4.2 | -4.5 | -4.8 | ٧ | | TTL high-level input voltage, VIH | | | | 5.5 | ٧ | | | V <sub>EE</sub> = -4.2 V | -1.15 | | -0.88 | ٧ | | ECL high-level input voltage, V <sub>IH</sub> (\(\overline{LE}\) and \(\overline{OE}\) inputs) | V <sub>EE</sub> = -4.5 V | -1.165 | | -0.88 | | | | VEE = -4.8 V | -1.165 | | -0.88 | | | TTL low-level input voltage, VIL | | | | 0.8 | V | | , | V <sub>EE</sub> = −4.2 V | -1.81 | | -1.475 | | | ECL low-level input voltage, VIL (LE and OE inputs) | V <sub>EE</sub> = -4.5 V | -1.81 | | -1.475 | V | | | V <sub>EE</sub> = −4.8 V | -1.81 | | -1.49 | | | Pulse duration, LE high, t <sub>W</sub> | | 3 | | | ns | | Setup time, data before LE↑, t <sub>SU</sub> | | 4 | | | ns | | Hold time, data after LE↑, th | | 0 | | | ns | | Operating free-air temperature, TA | | 0 | | 85 | °C | ## electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Note 4) | PARAM | ETER | | TEST CONDITI | ONS | MIN | MAX | UNIT | | |-------------------|----------------|-------------------------------------------------------------|-------------------------|------------------------------------|--------|-------|------|--| | VIK | | V <sub>CC</sub> = 4.75 V, | V <sub>I</sub> = -18 mA | | | -1.5 | ٧ | | | | | | | V <sub>EE</sub> = -4.2 V | -1.03 | -0.87 | | | | Voн | | VI = VILmax or VIHmin | | V <sub>EE</sub> = -4.5 V | -1.035 | -0.88 | V | | | | | | | VEE = -4.8 V | -1.045 | -0.88 | | | | | | | | V <sub>EE</sub> = -4.2 V | -1.81 | 1.595 | | | | VOL | | V <sub>I</sub> = V <sub>IL</sub> max or V <sub>I</sub> Hmin | | V <sub>EE</sub> = -4.5 V | -1.81 | -1.61 | 81 V | | | | | | | VEE = -4.8 V | -1.81 | -1.61 | | | | l <sub>IH</sub> † | I | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 2.7 V | | | 20 | μА | | | чн. | LE, OE | VI = VIHmax | | VEE = -4.2 V to -4.8 V | | 220 | μΛ | | | l <sub>IL</sub> † | 1 | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 0.4 V | | | 200 | μА | | | ılΓ. | LE, OE | VI = VILmin | | V <sub>EE</sub> = -4.2 V to -4.8 V | 0.5 | | | | | ICC + IE | E <sup>‡</sup> | V <sub>CC</sub> = 5.25 V | | VEE = -4.2 V to -4.8 V | | -220 | mA | | ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | мах | UNIT | |------------------|-----------------|----------------|---------------------|-----|-----|-----|------| | t <sub>pd</sub> | LE↓ | 0 | | | 5 | | ns | | t <sub>pd</sub> | I or Feedback | 0 | 1 | | 6 | | ns | | t <sub>en</sub> | ŌĒ | 0 | See Figures 2 and 3 | | 4 | | ns | | <sup>t</sup> dis | ŌĒ | 0 | | | 5 | | ns | $<sup>^{\</sup>dagger}$ For ECL inputs, measure one input at a time with the other inputs open. <sup>4.</sup> Each device has been designed to meet these specifications after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 150 meters (500 feet) per minute is maintained. Outputs are terminated through a 50-Ω resistor to –2 V. <sup>&</sup>lt;sup>‡</sup> All inputs and outputs are open. NOTES: 3. The algebraic convention, in which the more negative limit is designated as minimum and the less negative limit is designated as maximum, is used in this data sheet for logic voltage levels only. For other quantities, e.g., supply voltages and currents, the normal magnitude convention is used. # TIEPAL10016TE6C TTL-TO-ECL IMPACT-X™ PAL® TRANSLATOR CIRCUIT ## PARAMETER MEASUREMENT INFORMATION FIGURE 2. VOLTAGE WAVEFORMS ## PARAMETER MEASUREMENT INFORMATION NOTES: A. The offset voltage generator has the following characteristics: Pulse amplitude = 800 mV P-P, PRR ≤ 1 MHz, t<sub>w</sub> = 500 ns, t<sub>r</sub> = t<sub>f</sub> = 1 ns. - B. $R_T$ is a 50- $\Omega$ terminator internal to the oscilloscope. - $C.C_1 \le 3$ pF, includes fixture and stray capacitance. - D. Coax has 50-Ω impedance and the coax to oscilloscope channel A and to channel B must be of equal lengths. - E. All unused outputs are loaded with $50-\Omega \pm 1\%$ resistors to ground. - F. All unused inputs should be connected to either high or low levels consistent with the logic function required. - G. All fixture wire lengths or unterminated stubs should not exceed 6 mm (1/4 inch). FIGURE 3. TEST CIRCUIT # TIFPLA839C, TIFPLA840C 14 × 32 × 6 FIELD-PROGRAMMABLE LOGIC ARRAYS D2708, JUNE 1984-REVISED AUGUST 1989 - Input-to-Output Propagation Delay . . . 10 ns Typical - 24-Pin, 300-mil Slim Line Packages - Power Dissipation . . . 650 mW Typical - Programmable Output Polarity ### description The FPLA839 (3-state outputs) and the FPLA840 (open-collector outputs) are TTL field-programmable logic arrays containing 32 product terms (AND terms) and six sum terms (OR terms). Each of the sum-of-products output functions can be programmed either high true or low true. The true condition of each output function is activated by the programmed logical minterms of 14 input variables. The outputs are controlled by two chip-enable pins to allow output inhibit and expansion of terms. These devices provide high-speed data-path logic replacement where several conventional SSI functions can be designed into a single package. The 'FPLA839C and 'FPLA840C are characterized for operation from 0 °C to 70 °C. #### LOGIC FUNCTION $\begin{array}{ll} f(I) &= PO + P1 \dots P31 \text{ for polarity link intact} \\ f(I) &= \overline{P0} * \overline{P1} * \dots * \overline{P31} \text{ for polarity link open} \\ &\text{where P0 through P31 are product terms} \end{array}$ ## JT OR NT PACKAGE (TOP VIEW) #### FN PACKAGE (TOP VIEW) <1<sup>2</sup> Pin assignments in operating mode (pin 1 is less positive than V<sub>IHH</sub>) ## functional block diagram (positive logic) ~denotes fused inputs. ## absolute maximum ratings | Supply voltage, VCC (see Note 1) | 7 V | |---------------------------------------|-------| | Input voltage (see Note 1) | 5.5 V | | Off-state output voltage (see Note 1) | 5.5 V | | Operating free-air temperature range | 70°C | | Storage temperature range65°C to 1 | 50°C | NOTE 1: These ratings apply except for programming pins during a programming cycle. <sup>&</sup>lt;sup>†</sup>FPLA839 has 3-state (♥) outputs; FPLA840 has open-collector (♦) outputs. # logic diagram 20 22 - 23 26 27 ₽ 1090 10 0 9 0 OE1 1 OE2 13 Fuse number = first fuse number + increment ## TIFPLA839C, TIFPLA840C 14 × 32 × 6 FIELD-PROGRAMMABLE LOGIC ARRAYS ## recommended operating conditions | | | MIN | NOM | MAX | UNIT | |------------------------------------------|----------|------|-----|------|------| | Supply voltage, V <sub>CC</sub> | | 4.75 | 5 | 5.25 | V | | High-level input voltage, VIH | | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | | | | 0.8 | V | | High-level output voltage, VOH | 'FPLA840 | | | 5.5 | V | | High-level output current, IOH | 'FPLA839 | | | -3.2 | mA | | Low-level output current, IOL | | | | 24 | mA | | Operating free-air temperature, TA | | 0 | | 70 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------------|-------------------------------------------------------------------------------------------|------|------------------|-------|------| | VIK | $V_{CC} = 4.75 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ | | | - 1.5 | V | | IOH 'FPLA840 | $V_{CC} = 4.75 \text{ V}, \qquad V_{OH} = 5.5 \text{ V}$ | | | 0.1 | mA | | V <sub>OH</sub> 'FPLA839 | $V_{CC} = 4.75 \text{ V}, \qquad I_{OH} = -3.2 \text{ mA}$ | 2.4 | 3 | | V | | VOL | $V_{CC} = 4.75 \text{ V}, I_{OL} = 24 \text{ mA}$ | | 0.37 | 0.5 | V | | lį. | $V_{CC} = 5.25 \text{ V}, \qquad V_{I} = 5.5 \text{ V}$ | | | 0.1 | mA | | Iн | $V_{CC} = 5.25 \text{ V}, \qquad V_{I} = 2.7 \text{ V}$ | | | 20 | μΑ | | կլ | $V_{CC} = 5.25 \text{ V}, \qquad V_{I} = 0.4 \text{ V}$ | | | -0.5 | mA | | lo <sup>‡</sup> | $V_{CC} = 5.25 \text{ V}, \qquad V_{O} = 2.25 \text{ V}$ | - 30 | | -112 | mA | | lozh | $V_{CC} = 5.25 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | 20 | μΑ | | lozL | $V_{CC} = 5.25 \text{ V}, \qquad V_{O} = 0.4 \text{ V}$ | | | - 20 | μΑ | | lcc | $V_{CC} = 5.25 \text{ V}, V_{I} = 0 \text{ V}, \overline{OE} \text{ inputs at } V_{IH}$ | | 130 | 180 | mA | ## 'FPLA839 switching characteristics | PARAMETER | FROM | TO | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|-----------------|---------|-----------------------------------------|-----|------------------|-----|------| | <sup>t</sup> pd | Input | Output | R1 = 500 $\Omega$ , R2 = 500 $\Omega$ , | | 10 | 20 | ns | | t <sub>en</sub> | Din 1 as Din 12 | Outenut | · · | | 10 | 20 | | | t <sub>dis</sub> | Pin 1 or Pin 13 | Output | C <sub>L</sub> = 50 pF, See Figure 1 | | 8 | 15 | ns | ## 'FPLA840 switching characteristics | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|-------------------|--------|-----------------------------------------|-----|------------------|-----|------| | <sup>t</sup> pd | Input | Output | B4 500 0 B2 500 0 | | 10 | 25 | ns | | t <sub>en</sub> | Pin 1 or Pin 13 | 0 | R1 = $500 \Omega$ , R2 = $500 \Omega$ , | | 10 | 20 | | | <sup>t</sup> dis | 7 PIN I OF PIN 13 | Output | C <sub>L</sub> = 50 pF, See Figure 1 | | 8 | 15 | ns | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit current, log. ## TIFPLA839C, TIFPLA840C 14 × 32 × 6 FIELD-PROGRAMMABLE LOGIC ARRAYS #### programming information Texas Instruments Programmable Logic Devices can be programmed using widely available software and inexpensive device programmers. Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments Programmable Logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT FOR THREE-STATE OUTPUTS 3.5 V #### VOLTAGE WAVEFORMS PULSE DURATIONS ## VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES TIMING ## VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance and is 50 pF for $t_{pd}$ and $t_{en}$ , 5 pF for $t_{dis}$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is closed. - Voi FIGURE 1 (See Note D) | General Information | 1 | |---------------------|---| | | | | | | | Data Sheets | 2 | | | | | | | | Application Reports | 3 | | | | | | | | Development Systems | 4 | | , | | | | | Mechanical Data ## Contents | | Page | |----------------------------------------------------------|-------| | Introduction to Designing with Programmable Logic | 3-3 | | Programmable Logic Device Design Software Support | 3-37 | | Programming Texas Instruments Programmable Logic Devices | 3-53 | | Test Considerations for PLDs | 3-61 | | A Designer's Guide to the TIBPSG507 | 3-75 | | System Solutions for Static Column Decode | 3-125 | | Programmable Frequency Divider | 3-153 | | EP1810 as a Bar Code Decoder | 3-163 | # Introduction to Designing with Programmable Logic #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes in the devices or the device specifications identified in this publication without notice. TI advises its customers to obtain the latest version of device specifications to verify, before placing orders, that the information being relied upon by the customer is current. TI warrants performance of its semiconductor products, including SNJ and SMJ devices, to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems such testing necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. In the absence of written agreement to the contrary, TI assumes no liability for TI applications assistance, customer's product design, or infringement of patents or copyrights or third parties by or arising from use of semiconductor devices described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, or other intellectual property right of TI covering or relating to any combination, machine or process in which such semiconductor devices might be or are used. Copyright © 1989, Texas Instruments Incorporated # **Contents** | Title | Page | |-------------------------------|------| | Introduction | 3-7 | | Programmable Logic Advantages | 3-7 | | Symbology for PLDs | 3-7 | | Family Architectures | 3-8 | | PLD Options | 3-13 | | Output Macrocell | 3-16 | | Design Example | 3-19 | | Example Requirements | 3-20 | | PLD Implementation | 3-20 | | PLD Selection | 3-21 | | Clock Selector Details | 3-21 | | 4-Bit Binary Counter Details | 3-26 | | Binary/Decade Count Details | 3-29 | | Fuse Map Details | 3-30 | | PLD Design Software | 3-32 | # List of Illustrations | Figure | | Page | |--------|-----------------------------------------------|------| | 1 | Basic Symoblogy | 3-8 | | 2 | Basic Symbology Example | 3-8 | | 3 | PROM Architecture | 3-9 | | 4 | PAL® Architecture | 3-11 | | 5 | FPLA Architecture | 3-12 | | 6 | TIBPAL16L8 Logic Diagram | 3-14 | | 7 | TIBPAL16R8 Logic Diagram | 3-15 | | 8 | Polarity Selection | 3-16 | | 9 | Output Macrocell Diagram | 3-17 | | 10 | Resultant Macrocell Feedback and Output Logic | | | | After Programming | 3-18 | | 11 | PLD Process Flow Diagram | 3-19 | | 12 | Counter Implementation With Standard Logic | 3-21 | | 13 | TIBPAL16R4 Logic Diagram | 3-23 | | 14 | Karnaugh Map for CLKOUT | 3-24 | | 15 | Karnaugh Map for CLKOUT | 3-25 | | 16 | Karnaugh Maps | 3-27 | | 17 | Programmed TIBPAL16R4 | 3-31 | | 18 | Source File for ABEL | 3-33 | | 19 | ABEL Output Documentation | 3-34 | | | | | | | List of Tables | | | Table | | Page | | 1 | Clock Selection | 3-20 | | 2 | Function Table | 3-23 | | 3 | Truth Table | 3-26 | | 4 | Truth Table | 2.20 | PAL is a registered trademark of Monolithic Memories Incorporated. ## Introduction The purpose of this application report is to provide the first time user of programmable logic with a basic understanding of this powerful technology. The term Programmable Logic Device (PLD), refers to any device supplied with an uncommitted logic array, which the user programs to his own specific function. ## **Programmable Logic Advantages** Programmable logic devices (PLDs) offer many advantages to the system designer who presently is using several standard catalog SSI and MSI functions. Listed below are just a few of the benefits which are achievable when using programmable logic. - Package Count Reduction: Several MSI/SSI functions can be replaced with one PLD. This reduces system power requirements. - PC Board Area Reduced: Fewer devices consume less PC board space. - Circuit Flexibility: Programmability allows for minor circuit changes without changing PC boards. - Improved Reliability: With fewer PC interconnects, overall system reliability increases. - Shorter Design Cycle: When compared with standard-cell or gate-array approaches, custom functions can be implemented much more quickly. - Proprietary Design Protection (fuse protection): Circuit can be protected by blowing the security fuse. The PLD will fill the gap between standard logic and large scale integration. The versatility of these devices provide a very powerful tool for the system designer. ## Symbology for PLDs In order to keep the PLDs easy to understand and use, a special convention has been adopted. Figure 1 is the representation for a 3-input AND gate. Note that only one line is shown as the input to the AND gate. This line is commonly referred to as the product line. The inputs are shown as vertical lines, and at the intersection of these lines are the programmable fuses. An X represents an intact fuse. This makes that input, part of the product term. No X represents a blown fuse. This means that input will not be part of the product term (in Figure 1, input B is not part of the product term). A dot at the intersection of any line represents a hard-wire connection. Figure 1. Basic Symbology In Figure 2, we will extend the symbology to develop a simple 2-input programmable AND array feeding an OR gate. Notice that buffers have been added to the inputs, which provide both true and complement outputs to the product lines. The intersection of the input terms form a $4 \times 3$ programmable AND array. From the above symbology, we can see that the output of the OR gate is programmed to the following equation, $A\overline{B} + \overline{A}B$ . Note that the bottom AND gate has an X marked inside the gate symbol. This means that all fuses are left intact, which results in that product line not having any effect on the sum term. In other words, the output of the AND gate will be a logic 0. When all the fuses are blown on a product line, the output of the AND gate will always be a logic 1. This has the effect of locking up the output of the OR gate to a logic level 1. Figure 2. Basic Symbology Example ## **Family Architectures** The PROM was the first widely used programmable logic family. Its basic architecture is an input decoder configured from AND gates, combined with a programmable OR matrix on the outputs. As shown in Figure 3, this allows every output to be programmed ## 16 WORDS X 4 BITS Figure 3. PROM Architecture individually from every possible input combination. In this example, a PROM with 4 inputs has $2^4$ , or 16 possible input combinations. With the output word width being 4 bits, each of the $16 \times 4$ bit words can be programmed individually. Applications such as data storage tables, character generators, and code converters are just a few design examples which are ideally suited for the PROM. In general, any application which requires every input combination to be programmable is a good candidate for a PROM. However, PROMs have difficulty accommodating large numbers of input variables. Eventually, the size of the fuse matrix will become prohibitive because for each input variable added, the size of the fuse matrix doubles. To overcome the limitation of a restricted number of inputs, the PAL utilizes a slightly different architecture as shown in Figure 4. The same AND-OR implementation is used as with PROMs, but now the input AND array is programmable instead of the output OR array. This has the effect of restricting the output OR array to a fixed number of input AND terms. The trade-off is that now, every output is not programmable from every input combination, but more inputs can be added without doubling the size of the fuse matrix. For example, if we were to expand the inputs on the PAL shown in Figure 4 to 10 and on the PROM in Figure 3 to 10, we would see that the fuse matrix required for the PAL would be $20 \times 16$ (320 fuses) vs $4 \times 1024$ (4096 fuses for the PROM). It is important to realize that not every application requires every output to be programmable from every input combination. This is what makes the PAL a viable product family. The FPLA goes one step further in offering both a programmable AND array and a programmable OR array (Figure 5). This feature makes the FPLA the most versatile device of the three, but often impractical in most low complexity applications. For applications in which complex timing control is required, Texas Instruments offers several programmable state machines based on the FPLA architecture. Several of these devices incorporate internal state registers or on-chip binary counters to aid in generating complex timing sequences. Another type of programmable logic device (PLD) is the erasable PLD. Based on the traditional PAL® architecture, these devices typically offer a higher level of flexibility in the input and output configuration, register selection, and clocking options. CMOS EPLDs provide a higher level of density over standard PLDs and have lower power dissipation characteristics than bipolar PLDs. All programmable logic approaches discussed have their own unique advantages and limitations. The best choice depends on the complexity of the function being implemented and the current cost of the devices themselves. It is important to realize that a circuit solution may exist for more than one of these logic families. Figure 4. PAL® Architecture Figure 5. FPLA Architecture ## **PLD Options** Figure 6 shows the logic diagram of the popular TIBPAL16L8. Its basic architecture is the same as discussed in the previous section, but with the addition of some special circuit features. First, notice that the PAL has 10 simple inputs. In addition, 6 of the outputs operate as I/O ports. This allows feedback into the AND array. One AND gate in each product term controls each 3-state output. The architecture used in this PAL makes it very useful in generating all sorts of combinational logic. Another important feature about the logic diagram and all other block diagrams supplied from individual datasheets are that there are no Xs marked at every fuse location. From the previous convention, we stated that everywhere there was an intact fuse, there was an X. However, in order to make the logic diagram useful when generating specific functions, it is supplied with no Xs. This allows the user to insert the Xs wherever an intact fuse is desired. The basic concept of the TIBPAL16L8 can be expanded further to include D-type flip-flops on the outputs. An example of this is shown in Figure 7 with the TIBPAL16R8. This added feature allows the device to be configured as a counter, simple storage register, or similar clocked function. Circuit variations which are available on other members of the TI PLD family are explained in the following paragraphs. Figure 6. TIBPAL16L8 Logic Diagram Figure 7. TIBPAL16R8 Logic Diagram ## **Output Macrocell** PLDs equipped with the output macrocell offer total output flexibility. Figures 8 and 9 show examples of these types of features as implemented in the TIBPAL22V10 device. Fuses S0 and S1 allow selection between registered or combinational outputs as well as output polarity. Figure 10 illustrates the user options. The user options are as follows: - 1. Clock Polarity Select. The clock signal can be inverted via a clock polarity select fuse. This allows the transition of the register outputs to be on either the positive or negative edge of the clock pulse. - 2. Internal-State Registers. Several devices offer internal-state registers, which are often called buried registers. With the internal-state register, the output of the register is fed back into the AND array rather than to an output pin. This feature can be used for timing control sequences. - 3. Variable Product Terms. Some PAL® device architectures vary the number of product terms associated with each output pin. This allows better utilization of the programmable array. INTACT: OUTPUT = $\overrightarrow{PO} + \overrightarrow{P1} + ... + \overrightarrow{Pn}$ BLOWN: OUTPUT = $\overrightarrow{PO} \cdot \overrightarrow{P1} \cdot ... \cdot \overrightarrow{Pn}$ Figure 8. Polarity Selection Figure 9. Output Macrocell Diagram ## MACROCELL FEEDBACK AND OUTPUT FUNCTION TABLE | FUSE SELECT | | FEEDBACK AND OUTPUT CONFIGURATION | | | | | | | | |-------------|----|-----------------------------------|---------------|-------------|--|--|--|--|--| | S1 | S0 | FEEDBACK AND OUTPUT CONFIGURATION | | | | | | | | | 0 | 0 | Register feedback | Registered | Active low | | | | | | | 0 | 1 | Register feedback | Registered | Active high | | | | | | | 1 | 0 | I/O feedback | Combinational | Active low | | | | | | | 1 | 1 | I/O feedback | Combinational | Active high | | | | | | $<sup>0 = \</sup>text{unblown fuse}, 1 = \text{blown fuse}$ Figure 10. Resultant Macrocell Feedback and Output Logic After Programming S1 and S0 are select-function fuses as shown in the output logic macrocell diagram. ## **Design Example** The easiest way to demonstrate the unique capabilities of the PLD is through a design example. Through this example, the reader will gain the basic understanding needed to apply a PLD in his own application. In some cases, this goal may only be to reduce existing logic, but the overall approach will be the same. Figure 11. PLD Process Flow Diagram ## **Example Requirements** This example will generate a 4-bit binary counter which is fed by one of four clocks. There are two lines available for selecting the clocks, SEL1 and SEL0. Table 1 shows the required input for the selection of the clocks. In addition, it is desired that the counter be able to switch from binary to decade count. This feature is controlled by an input called BD. When BD is high, the counter will count in binary. When low, the counter will count in decade. | SEL1 | SEL0 | OUTPUT | | | | |------|------|--------|--|--|--| | 0 | 0 | CLKA | | | | | 0 | 1 | CLKB | | | | | 1 | 0 | CLKC | | | | | 1 | 1 | CLKD | | | | **Table 1. Clock Selection** Figure 12 shows this example is implemented using standard logic. As shown, three MSI functions are required. The 'LS162 is used to generate the 4-bit counter while the clock selection is handled by the 'LS253. The 'LS688 is an 8-bit comparator which is used for selecting either the binary or decade count. In this example, only five of the eight comparator inputs are used. Four are used for comparing the counter outputs, while the other is used for the BD input. The comparator is hard wired to go low whenever the BD input is low and the counter output is "9". The $\overline{P} = \overline{Q}$ output is then fed back to the synchronous clear input on the 'LS162. This will reset the counter to zero whenever this condition occurs. ## **PLD Implementation** As stated before, the problem in programming a PAL is not in programming the fuses, but rather what fuses need to be programmed to generate a particular function. Fortunately, this problem has been greatly simplified by computer software. But before we examine these techniques, it is beneficial to explore the methods used in generating the logic equations. This will help develop an understanding and appreciation for these advanced software packages. From digital logic theory, we know that almost any type of logic can be implemented in either AND-OR-INVERT or AND-NOR form. This is the basic concept used in the PLD. This allows classical techniques, such as Karnaugh Maps 1 to be used in generating specific logic functions. As with the separate component example (see Figure 12), it is easier to break it into separate functions. The first one that we will look at is the clock selector, but remember that the overall goal will be to reduce this design example into one PLD. Figure 12. Counter Implementation with Standard Logic ## **PLD Selection** Before proceeding with the design for the clock selector, the first question which needs to be addressed is which PLD to use. As discussed earlier, there are several different types of output architectures. Looking at our example, we can see that four flip-flops with feedback will be required in the 4-bit counter, plus input clock and clear lines. In addition, seven inputs plus two simple outputs will be required in the clock selector and comparator. With this information in hand, we can see that the TIBPAL16R4 (Figure 13) will handle our application. ## Clock Selector Details The first step in determining the logic equation for the clock selector is to generate a function table with all the possible input combinations. This is shown in Table 2. From this table, the Karnaugh map can be generated and is shown in Figure 14. The minimized equation for CLKOUT comes directly from this. **Table 2. Function Table** | SEL1 | SELO | CLKA | CLKB | CLKC | CLKD | CLKOUT | SEL1 | SEL0 | CLKA | CLKB | CLKC | CLKD | CLKOUT | |------|------|------|------|------|------|--------|------|------|------|------|------|------|--------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 . | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 - | 1 | 1 | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 0 | 1 | 1 | 11 | 1 | 1 | 1 | 1 | 1 | 11 | 11 | 11 | 11 | 1 | Figure 13. TIBPAL16R4 Logic Diagram It is important to notice that the equation derived from the Karnaugh map is stated in AND-OR notation. The PLD that we have selected is implemented in AND-NOR logic. This means we either have to do DeMorgan's theorem on the equation or solve the inverse of the Karnaugh map. Figure 15 shows the inverse of the Karnaugh map and the resulting equation. This equation can be easily implemented in the TIBPAL16R4. CLKOUT = $\overline{S1S0}A$ $\frac{1}{8}$ $\frac{1}$ Figure 14. Karnaugh Map for CLKOUT CLKOUT = \$150A # # + \$150 # B # + \$150 # # C + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$150 # + \$1 Figure 15. Karnaugh Map for CLKOUT ## **4-Bit Binary Counter Details** The same basic procedure used in determining the equations for the clock selector is used in determining the equations for the 4-bit counter. The only difference is that now we are dealing with a present state, next state situation. This means a D-type flip-flop will be required in actual circuit implementation. As before, the truth table is generated first and is shown in Table 3. Table 3. Truth Table | | Р | RESEN | T STAT | ΓE | NEXT STATE | | | | |-----|------------|-------|--------|----|------------|----|------------|----| | CLR | <b>Q</b> 3 | 02 | Q1 | σo | <b>Q3</b> | 02 | <b>Q</b> 1 | σo | | 0 | Х | Х | Х | Х | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | O | 0 | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | 1 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 · | 0 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | From the truth table, the equations for each output can be derived from the Karnaugh map. This is shown in Figure 16. Note that the inverse of the truth table is being solved so that the equation will come out in AND-NOR logic form. 00 = CLR03020400 + CLR03020400 $\overline{Q0} = \overline{CLR} + Q0$ (a) Karnaugh Map for $\overline{Q0}$ 01 = CLR 05020400 + CHR 08020100 + CHR 05020100 $\overline{Q1} = \overline{CLR} + \overline{Q1}\overline{Q0} + Q1Q0$ (b) Karnaugh Map for $\overline{\mathbf{Q}\mathbf{1}}$ Figure 16. Karnaugh Maps $\overline{O2} = \overline{CLR}$ $\overline{R}$ $\overline{CER}$ $\overline{R}$ $\overline{Q2}$ $\overline{O1}$ $\overline{Q0}$ $\overline{Q2} = \overline{CLR} + \overline{Q2Q1} + Q2Q1Q0 + \overline{Q2Q0}$ #### (c) Karnaugh Map for $\overline{\mathbf{Q2}}$ 03 = CLResese1e6 + CHR0302e1e6 + CHR03e201e6 + CHR03e2e100 + CHR03020100 $\overline{Q3} = \overline{CLR} + \overline{Q3}\overline{Q2} + \overline{Q3}\overline{Q1} + \overline{Q3}\overline{Q0} + Q3Q2Q1Q0$ (d) Karnaugh Map for $\overline{Q3}$ Figure 16. Karnaugh Maps (Continued) #### **Binary/Decade Count Details** Recalling from the example requirements that the counter should count in decade whenever the BD input is low, we can again generate a truth table for this function (Table 4). Since the counter is already designed to count in binary, we can use this feature to simplify our design. What we desire is a circuit whose output goes low, whenever the BD input is equal to a logic level "0", and the counter output is equal to "9". This output can then be fed back to the CLR input of the counter so that it will reset whenever the BD input is low. Whenever the BD input is high, the output of the circuit should be a high since the counter will automatically count in binary. Notice that $\overline{\mathbb{Q}}$ shown in the truth table is the function we desire. BD Q3 Q2 Q1 QO $a \overline{a}$ BD Q3 Q2 Q1 QO $\overline{\mathbf{Q}}$ 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 Table 4. Truth Table In this particular example, a Karnaugh map is not required because the equation cannot be further simplified. The resulting equation is given below. $\overline{BD} \overline{OUT} = \overline{BDQ3Q2Q1Q0}$ #### **Fuse Map Details** Now that the logic equations have been defined, the next step will be to specify which fuses need to be programmed. Before we do this however, we first need to label the input and output pins on the TIBPAL16R4. By using Figure 12 as a guide, we can make the following pin assignments in Figure 17. #### PIN: | 1 | CLK | 20 | $v_{CC}$ | |----|------|----|----------| | 2 | SEL0 | 19 | CLKOUT | | 3 | SEL1 | 18 | NC | | 4 | CLKA | 17 | Q0 | | 5 | CLKB | 16 | Q1 | | 6 | CLKC | 15 | Q2 | | 7 | CLKD | 14 | Q3 | | 8 | CLR | 13 | NC | | 9 | BD | 12 | BD OUT | | 10 | GND | 11 | OE | With this information defined, we now need to insert the logic equations into the logic diagram as shown in Figure 17. It is now probably obvious to the reader, that inserting the logic equations into the logic diagram is a tedious operation. Fortunately, several software programs are available to perform this task automatically. All that is required is telling the program which device has been selected and defining the input and output pins with their appropriate logic equations. The program will then generate a fuse map for the device selected. This information can then be down loaded into the selected device programmer. Figure 17. Programmed TIBPAL16R4 #### **PLD Design Software** Software packages such as ABEL™, CUPL™, and proLogic™ not only generate the fuse map, but they also help in developing the logic equations. In most cases, they can generate the logic equations from simply providing the program with either a truth table or state diagram. In addition, they can test the logic equations against a set of test vectors. This helps to ensure the that designer gets the desired function. Several software packages are described in further detail in this data book. The Programmable Logic Device Design Software Support section provides a detailed summary of the capabilities of several of these popular design tools. As an example, we will approach our previous design utilizing DATA I/O's ABEL™ package. The purpose here is not to teach the reader how to use ABEL™, but rather to give them a basic overview of this powerful software package. Figure 18 shows the source file required by ABEL™. Note that the 4-bit counter has been described with a state diagram table. When the ABEL™ program is compiled, the logic equations will be generated from this. The equations for CLK OUT and BD OUT are given in their final form to demonstrate how ABEL™ will handle these. Also notice that test vectors are included for checking the logic equations. This is especially important when only the logic equations are given. Figure 19 shows some of the output documentation generated by the program. Notice that the equations generated for the counter match the ones generated by the Karnaugh maps. A pinout for the device has also been generated and displayed. The fuse map for the device has not been shown; however, the standard JEDEC fuse map thus generated can be down loaded into the device programmer to program the selected PLD. ABEL is a trademark of Data I/O Corporation CUPL is a trademark of LOGICAL DEVICES, INC. proLogic is a trademark of Inlab Inc. ``` module BD_COUNT flag (-r21 title '4-bit binary/decade counter IC1 device 'P16R4'. pin assignments and constant declarations CLK_IN.SELO.SEL1.CLKA rin 1.2.3.4: CLKB, CLKC, CLKD pin 5, 4, 7: CLR. BD. IN. OF 8.9.11: pin BULOUT, CLK_OUT pin 12,19; 03.02.01.00 pin 14,15,16,17: CK, L, H, X, Z .c. , O , 1 , .X. , .Z.; == [03,02,01,00]; OUTPUT counter states SO=^b0000: S4=^b0100; S8=^b1000; S12=^b1100: SJ=^b0001; S5=^b0101; S9=^b1001; S13=^b1101; $2=^b0010; $6=^b0110; $10=^b1010; $14=^b1110; S3=^b0011: S7=^b0111: S11=^b1011: S15=^b1111: equations clock selector CLKLOUT = CLKA % 'SELO & 'SEL1 # CLKB & 'SEL1 & SELO # CLKC % SEL1 % 'SEL0 # CLKD & SEL1 % SEL0: count nine indicator for decade counting BD_OUT = !('BD_IN & Q3 & 'Q2 & 'Q1 & QO); state_diagram [03,02,01,00] State SO: IF CLR == 0 THEN SO ELSE IF CLR == 0 THEN SO ELSE State S1: S2: S2: IF CLR == 0 THEN SO ELSE State S3: IF CLR == 0 THEN SO ELSE State S4: IF CLR == 0 THEN SO ELSE State S5: IF CLR == 0 THEN SO ELSE State State S6: IF CLR == 0 THEN SO ELSE S7; S8: State S7: IF CLR == 0 THEN SO ELSE State SS: IF CLR == 0 THEN SO ELSE S9; State S9: IF CLR == 0 THEN SO ELSE S10: State S10: IF CLR == 0 THEN SO ELSE S11; State S11: IF CLR == 0 THEN SO ELSE S12: State S12: IF CLR == 0 THEN SO ELSE S13: State S13: JF CLR == 0 THEN SO ELSE S14; State S14: IF CLR == 0 THEN SO ELSE S15: State S15: JF CLR == 0 THEN SO ELSE SO: "clock selector" test_vectors (CCLKA, CLKB, CLKC, CLKD, SEL1, SEL01 -> CLKLOUT) X , Χ, T L X L ] -> L, L: Χ, х, L 3 -> L, C H X н, Χ, Χ, L, H J -> C X L L; Χ, Χ, C X L, H 3 -> н H: L. Χ, ΕХ X Н, L 3 -> L; E X X н -, Χ, Н, L ] -> н: L, Н, E X X X H ] -> L; C X н, н, X X H ] -> ``` Figure 18. Source File for ABEL ``` test_vectors 'counter' (CCLK_IN, OE, CLR, BD_IN) -> (OUTPUT, BD_OUT)) τ CK, L, L, X 3 -> € SO, н Э; CK, τ l., X 3 -> [ Si, H 1: Η, L., Η, X 1 -> r τ CK, S2, H ]: CK, X J \rightarrow C S3, τ L , H, H ]: CK, τ L, Η, X J -> C S4, H 3; CK, X J -> [ S5, н Э: τ L., Η, X 3 -> ε н 1; Ľ CK. L, S6, Η, x 3 -> t τ L, н Э; CK. Н. S7. x 3 -> t τ CK. L, S8. н ); н. C CK, L, L 1 -> C 59. L 3: Η, L, H, X J -> [ S10, L, H, X J -> [ S11, L, H, X J -> [ S12, L, H, X J -> [ S13, L, H, X J -> [ S14, L, H, H J -> [ S15, I, H, X J -> [ S0, H, X, X J -> [ Z, L, X 3 -> [ S10. CK. Ľ H 3: н Э: C CK. C CK. н 3: C CK, н Э; CK, C н 1: CK, τ H 3: CK, τ н ); 3 -> [ Z , H ]; Χ, end BD_COUNT ``` Figure 18. Source File for ABEL (Continued) ``` Page 1 ABEL(tm) Version 1.00 - Document Generator 4-bit binary/decade counter Equations for Module BD_COUNT Device IC1 Reduced Equations: CLK_OUT = !((SEL1 & SEL0 & !CLKD # (SEL1 & !SELO & !CLKC # (!SEL1 % SEL0 % !CLKB # !SEL1 & !SEL0 & !CLKA)))): BD\_OUT = !(Q3 & !Q2 & !Q1 & Q0 & !BD\_IN); 93 := !((93 & 92 & 91 & 90 # (!03 & !02 # (!03 & !01 # (!03 & !00 # 'CLR)))); Q2 := !((Q2 & Q1 & Q0 # (!Q2 & !Q1 # (!Q2 & !Q0 # !CLR)))); Q1 := !((Q1 & Q0 # (!Q1 & !Q0 # !CLR))); ``` Figure 19. ABEL Output Documentation QO := !((QO # !CLR)); ABEL(tm) Version 1.00 — Document Generator 4-bit binary/decade counter Chip diagram for Module BD\_COUNT Device IC1 end of module BD\_COUNT Figure 19. ABEL Output Documentation (Continued) #### Reference 1. H. Troy Nagle, Jr., B.D. Carroll, and David Irwin, *An Introduction to Computer Logic*. New Jersey: Prentice-Hall, Inc., 1975. ## Programmable Logic Device Design Software Support #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. TI assumes no liability for TI applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1989, Texas Instruments Incorporated Printed in the U.S.A. #### **TRADEMARKS** ABEL is a trademark of DATA I/O Corporation CUPL is a trademark of LOGICAL DEVICES, INC. PLDesigner is a trademark of MINC INCORPORATED proLogic is a trademark of Inlab Incorporated IBM and PC-DOS are trademarks of International Business Machines Corporation MS-DOS is a trademark of Microsoft Corporation ### Programmable Logic Device Design Software Support #### INTRODUCTION There are a number of logic design software products available to the design engineer, intended to make logic design easier and less cumbersome. With these software products, complex designs can be described using Boolean equations, truth tables, state machine diagrams and schematic capture methods available on most CAD systems. The ultimate function of these software products is to generate a JEDEC file of the original design to be programmed into the targeted Programmable Logic Device (PLD). However, most S/W vendors provide more than a JEDEC file as an output from the software. This section seeks to describe the attributes of a few of the popular logic design products. We recommend that the reader contact the specific manufactures to obtain the latest and most comprehensive information available. ## ABEL™ – Advanced Boolean Expression Language by DATA I/O Corporation: ABEL consists of a special-purpose, high-level language that is used to describe logic designs, and a language processor that converts logic descriptions to programmer load files – or JEDEC files. These files contain the information necessary to program and test programmable logic devices. Features of ABEL design language: - Universal syntax for all PLDs - High-level, structered design language - · Flexible forms for logic description Boolean Equations Truth Tables State Diagrams - Test Vectors for simulation and functional testing of programmed parts - Time-Saving Macros and Directives Some powerful features of the ABEL language processor: - Syntax checking - Verification that a design can be implemented with a chosen part - Logic Reduction - Design Simulation - Automatic design documentation - Creation of programmer load files in JEDEC format Between the ABEL design language and the language processor it becomes rather easy to design and test logic functions to be implemented with a PLD. For example, a three–input AND function with the inputs Q, R, and S and an output P could be designed using a truth table like this: ``` truth_table "3-input AND gate" ([ Q, R, S ] -> P) [ 0, .X.,.X.] -> 0; [ X, .0.,.X.] -> 0; [ X, .X.,.0.] -> 0; ``` The ".X." in the table indicate "don't care" conditions, and the output P is set to 1 only when all three inputs equal 1. The output could also be specified in simple Boolean operators and achieve the same result. This is done here, where "&" is the logical AND operator: ``` P = Q & R & S; ``` #### **More Boolean Operators** | Operator | Example | Description | | | | |----------|---------|----------------------|--|--|--| | 1 | ! A | NOT: ones complement | | | | | & | A & B | AND | | | | | # | A # B | OR | | | | | \$ | A \$ B | XOR: exclusive OR | | | | | !\$ | A !\$ B | XNOR:exclusive NOR | | | | ABEL allows designs to be described in the best possible manner to suit the logic to be implemented or in a manner suitable to the logic designer. In most cases the same description can be used for many different devices simply by changing the device specified. The logic design process using ABEL is shown in Figure 1. Beginning with the design concept, the designer creates the ABEL source file required by the language processor in order for it to generate the programmer load file. With the help of a text editor, the designer can create the source file which contains complete description of the logic design. The source file may also be created using DASH-ABEL to convert a DASH-generated schematic of a design #### **Logic Design Steps:** The source file is presented to the language processor which performs the several functions to produce a programmer load file (in JEDEC) format and all the required design documentation (see Figure 1.). PARSE checks the syntax of the source file and flags any errors. TRANSFORM converts the logic description to an intermediate form. REDUCE performs logic reduction. FUSEMAP creates the (JEDEC) programmer load file, which can then be downloaded to the logic programmer to program parts, or used to generate test vectors. DOCUMENT generates a listing of the source file, a drawing of the logic device pin assignments, and a listing of the programmer load file. Figure 1. Logic Design Steps with ABEL #### **DESIGN EXAMPLES** The following two design examples highlight two design entry methods, Boolean equations and State Diagrams. #### Three-State Sequencer The following design is a simple sequencer that demonstrates the use of ABEL state diagrams. The design is implemented in a TIBPAL16R4–10 device (P16R4). There is no limit to the number of states that can be processed by ABEL, but the number of transitions and the path of the transitions is limited. Figure 2. shows the sequencer design, with a bubble diagram showing the transitions and the desired outputs. The state machine starts in state A and remains in that state until the 'start' input becomes high. It then transitions from state A to state B, from state B to state C, and back to state A. It remains in state A until the 'start' input is high again. If the 'reset' input is high, the state machine returns to state A at the next clock cycle. If this reset to state A occurs during state B, an 'abort' synchronous output goes high, and remains high until the machine is again started. During states B and C, asynchronous outputs 'in\_B' and 'in\_C' become high to indicate the current state. Activation of the 'hold' input will cause the machine to hold in state B or C until 'hold' is no longer high or 'reset' becomes high. Figure 2. State Machine Bubble Diagram #### **Design Methodology** The sequencer is described by using a STATE\_DIAGRAM section in the ABEL source file. The ABEL source file for the sequencer is shown in Figure 3. In this example, the design is given a title, the target device is specified, and pin declarations are made. The FLAG statement is used to select the level of reduction required. Constants are declared to simplify the state diagram notation. The two state registers are grouped into a set called 'sreg'. The three states A, B, and C are declared with appropriate values specified for each. For larger state machines with more state bits, careful numbering of states can dramatically reduce the logic required to implement the design. Using constant declarations to specify state values saves time when later changes to these values are made. The state diagram begins with the STATE\_DIAGRAM statement that names the set of signals to be used for the state register. The set to be used is 'sreg'. Within the STATE\_DIAGRAM, IF-THEN-ELSE statements are used to indicate the transitions between states, and the input conditions that cause each transition. In addition, equations are written in each state that indicate the outputs required for each state or transition. For example, state A reads: ``` State A: in_B = 0; in_C = 0; if (start & !reset) then B with abort := 0; else A with abort := 0; ``` This means that if the machine is in state A and 'start' is high, but 'reset' is low, then the machine will advance to state B, but in another input condition the machine will remain in sate A. The equations for 'in\_B' and 'in\_C' indicate that those outputs should remain low while the machine is in state A, while the equations for 'abort', specified with the "with" keyword, indicate that 'abort' should go low if the machine transitions to state B, but should remain at its previous value if the machine stays in state A. #### Test Vectors The specification of the test vectors for this design is similar to those of any other synchronous designs. The first vector puts the machine into a known state (state A), and the following vectors exercise the functions of the machine. The A, B, and C constants are used in the vectors to indicate the value of the current state, thus improving the readability of the vectors. ``` title '8-bit barrel shifter Data I/O Corp Redmond WA 17 Oct 1987 Gerrit Barrere module sequence flag '-r3' title 'State machine example D. B. Pellerin - Data I/O'; dп device 'p16r4'; q1,q0 pin 14,15; clock, enab, start, hold, reset pin 1,11,4,2,3; abort pin 17: in B, in C 12.13: pin sreg [a1.a0]: "State Values... B = 1: C = 2: A = 0 state_diagram sreg; " Hold in state A until start is active. State A. in B = 0; in C = 0; IF (start & !reset) THEN B WITH abort := 0; ELSE A WITH abort := abort; State B: " Advance to state C unless reset is active " or hold is active. Turn on abort indicator in B = 1; in_C = 0; " if reset. IF (reset) THEN A WITH abort := 1: ELSE IF (hold) THEN B WITH abort := 0; ELSE C WITH abort := 0; " Go back to A unless hold is active State C: in B = 0: " Reset overrides hold. in C = 1; IF (hold & !reset) THEN C WITH abort := 0; ELSE A WITH abort := 0; [q0, q1] = !RESET test vectors([clock,enab,start,reset,hold]->[sreg,abort,in B,in C]) [.c., 0, 0, 0, 0] \rightarrow [A, 0, 0, 0]; [.c., 0, 0, 0, 0]->[A, 0, 0, 0]; [ .c. , 0 , 1 , 0 , 0 ]->[ B , 0 , 1 , 0 ]; [ .c. , 0 , 0 , 0 , 0 ]->[ C , 0 , 0 , 1 ]; [.c., 0, 1, 0, 0]->[A, 0, 0]; [.c., 0, 1, 0, 0]->[B, 0,1, 0 1: [ .c. , 0 , 0 , 1 , 0 ]->[ A , 1 , ο, 0 ]; ο, 0]; [.c., 0, 0, 0, 0] \rightarrow [A, 1, [.c., 0, 1, 0, 0]->[B, 0, 1, 0]; [ .c. , 0 , 0 , 0 , 1 ]->[ B , [ .c. , 0 , 0 , 0 , 1 ]->[ B , в, о, 1,0]; ο, [.c., 0, 0, 0, 0] \rightarrow [c, 0, 0, 0] end ``` Figure 3. The ABEL Source File for Sequencer #### 8-Bit Barrel Shifter This design example highlights the use of Boolean equations as design entry format using ABEL. It is an 8-bit barrel shifter that includes a shift amount selector, an output control, and a device enable. The target device for this design is the TIBPAL20R8-XX. This design is described by only one Boolean equation. Figure 4. shows a block diagram of the design. Figure 4. Block Diagram: 8-Bit Barrel Shifter #### **Design Specification** As shown in the block diagram above, the barrel shifter has 8 inputs (D0-D7), eight outputs (Q0-Q7), three select lines (I0-I2), a clock (CLK), an output control (OC), and an enable (E). On each clock pulse when E is high, the outputs show the inputs shifted by n bits to the right, where n is specified by the select lines. The bit shifted out of the barrel shifter on the right is shifted in on the left, actually performing a rotate. When E is low, the shifter outputs are then preset to 1. The output control, when high, sets all outputs to high impedance, without affecting the shift. This means that if a shift is selected while the output control is high, the shift still occurs, but it is not seen at the outputs. If the OC is then set low, the shifted data will appear on the outputs. #### **Design Methodology** Figures 5. and 6. show a simplified block diagram and the source file listing of the design respectively. Pins have been assigned so that the shifter outputs can be associated with the registered outputs of the targeted PLD. The inputs, outputs, and select lines are then assigned to sets which simplify notation. Figure 5. Simplified Block Diagram: 8-Bit Barrel Shifter One Boolean equation is used to describe the entire function of the barrel shifter. The equation is expressed in the sum of products form and assigns a value to the output set. Each product in the equation corresponds to one of the possible shifts and defines the outputs for that shift. Thus, the product term, ``` (Sel==0) \& ![D7,D6,D5,D4,D3,D2,D1,D0] ``` defines that for a shift of 0, the inputs are transferred without a shift directly to the outputs. Similarly, the product term. ``` (Sel==5) & ![D4,D3,D2,D1,D0,D7,D6,D5] ``` defines that for a shift of 5, output Q7 gets the value of input D4, Q6 gets D3 and so on, corresponding to the correct shift of five places. Notice that the low-order input bits have been "wrapped around", shifted out of the right side and into the left side. Sel can have only one value at a time, thus only one of the "Sel = " relational statements can be true at a given time, and only one of the product terms contributes to the sum of products. The OR of all the product terms is ANDed with the enable E so that when E is low, all the outputs are preset to 1. Both the output sets on the left side of the equation and the inputs on the right side of the equation are expressed as negative logic, which, in effect, gives active high logic. This is done to compensate for the 'PAL20R8's inverted outputs. The inverse of the inputs is available on the device. ``` module barrel title '8-bit barrel shifter Gerrit Barrere Data I/O Corp Redmond WA 17 Oct 1987 device 'P20R8': D7, D6, D5, D4, D3, D2, D1, D0 Pin 2,3,4,5,6,7,8,9; Q7,Q6,Q5,Q4,Q3,Q2,Q1,Q0 Pin 15, 16, 17, 18, 19, 20, 21, 22; Clk, OC, E, 12, 11, 10 Pin 1.13.23.10.11.14: Input = [D7, D6, D5, D4, D3, D2, D1, D0]; Output = [Q7,Q6,Q5,Q4,Q3,Q2,Q1,Q0]; Sel = [I2.I1.I0]; H,L,C,Z = 1,0,.C.,.Z.; equations !Output := E & ( (Sel == 0) & ![D7,D6,D5,D4,D3,D2,D1,D0] # (Sel == 1) & ![D0,D7,D6,D5,D4,D3,D2,D1] # (Sel == 2) & ![D1,D0,D7,D6,D5,D4,D3,D2] \# (Sel == 3) \& ! [D2,D1,D0,D7,D6,D5,D4,D3] \# (Sel == 4) \& ! [D3, D2, D1, D0, D7, D6, D5, D4] \# (Sel == 5) \& ! [D4,D3,D2,D1,D0,D7,D6,D5] \# (Sel == 6) \& ! [D5, D4, D3, D2, D1, D0, D7, D6] \# (Sel == 7) \& ! [D6, D5, D4, D3, D2, D1, D0, D7]) ; test_vectors ([Clk,OC, E, Sel, Input] -> Output) [ C, L, H, O, ^b10000000] -> ^b10000000; " Shift O [ C, L, H, 1, ^b10000000] -> ^b01000000; " Shift 1 [ C, L, H, 2, ^b10000000] -> ^b00100000; " Shift 2 [ C, L, H, 3, ^b10000000] -> ^b00010000; " Shift 3 ſc. L, H, 4, ^b10000000] -> ^b00001000; " Shift 4 L, H, 5, ^b10000000] -> ^b00000100; " Shift 5 [ C, 6, ^b10000000] -> ^b00000010; " Shift 8 [ C, L, H, [ C, L, H, 7, ^b10000000] -> ^b00000001; " Shift 7 [ C, L, H, O, ^b01111111] -> ^b01111111; " Shift O [ C, L, H, 1, ^b01111111] -> ^b101111111; " Shift 1 [ C, L, H, 3, ^b01111111] -> ^b11101111; " Shift 3 [ C, L, H, 7, ^b01111111] -> ^b111111110; " Shift 7 [ C, L, H, 1, ^b00000001] -> ^b10000000; " Shift 1/Wrap [ C, L, H, 1, ^b11111110] -> ^b01111111; " Shift 1/Wrap [ C, L, L, 0, ^b00000000] -> ^b11111111; " Preset [ C, H, H, O, ^b00000000] -> z: " Test High Z end ``` Figure 6. ABEL Source File for the 8-Bit Barrel Shifter #### OTHER PLD DESIGN SOFTWARE PRODUCTS Below is a short list of some of the popular PLD design software products available to logic designers. They are all PC based and can be installed on your IBM PC $^{\text{TM}}$ or compatible. CUPL<sup>™</sup> - by Logical Devices Inc. PLDesigner<sup>™</sup> - by MINC Inc. proLogic<sup>™</sup> - by INLAB Inc. #### CUPL CUPL, like ABEL, is a universal Computer Aided Design (CAD) tool that supports PLDs. It has utility files that facilitate conversion of designs done in other design software environment to the CUPL design environment. CUPL also produces a standard programmer load file in JEDEC format, thus making it compatible with logic programmers that accept JEDEC files. Features of CUPL design language: Flexible forms for design description Boolean Equations Truth Tables State Diagrams Expression substitutions or time saving Macros This involves the assignment of names to equations and having the software do the substitution any time the assigned name is encountered during the compile process Shorthand Features offered by CUPL List Notation; This nested directive [A4,A3,A2,A1,A0] can be represented as [A4..0] Bit Fields; A group of bits may be assigned to a name as in ``` FIELD ADDR = [A4..0] ``` Also available in CUPL are the use of Distributive property - where A & (B # C) is replaced with A & B # A & C DeMorgans Theorem - where !(A & B) is replaced with !A # !B #### Some features of the CUPL language processor: - CUPL provides design templates which allow designers to just "fill-in-the-blanks" when originating a design. Free form comments can also be used throughout the design. - Error checking with detailed error messages directs designers to the source of problems during debugging. - Logic Reduction Capabilities available on CUPL offers a choice of several minimization levels from just fitting a design into a target device to the absolute minimum. - Design Simulation is accomplished using the CSIM feature. This feature allows designers to check the workability of their designs before a part is programmed. Functional simulation can be done at the programmer when test vectors are provided. #### **PLDesigner** The PLDesigner is a universal logic design synthesis tool for designing with PLDs. It features: - A high-level behavioral language - Algorithmic design entry for state machine designs - Waveform design entry for glue logic - Design simulation with automatic test vector generation - Automatic device selection and design partitioning across multiple device architectures - A device library of over 2,000 devices. A fundamental difference between PLDesigner and other products is that the "design phase" is separate from the "device selection phase". You can complete a design before a device, or devices, are selected. This allows you to concentrate on design and simulation. No longer is it necessary to limit your design to a single device, or to select a device before starting the design. #### **System Requirements** PLDesigner runs on an IBM PC<sup>™</sup> or compatible with an MS-DOS<sup>™</sup> or PC-DOS<sup>™</sup> operating system, version 2.0 or later. 640K RAM memory and a hard disk are recommended: A CGA, EGA, Hercules, or monochrome display may be used. A mouse and printer are optional. #### Logic Design Steps with PLDesigner #### proLogic proLogic is a logic design software tool used to design and program Texas Instruments PLDs. This design software development package quickly converts your logic design to a programmer load file in the standard JEDEC format. proLogic has the flexibility to allow you to describe your logic design in any of the following formats: - Boolean Equations - Truth Table - State Diagrams It should be noted here that, not only can a design be entered in any of the above methods, you can design various sections of the design in any of the three formats shown above, and proLogic has the ability to unify the various sections and process them as one design. The proLogic compiler is capable of performing functional simulation when test vectors are provided. The simulator uses the fuse list portion from the JEDEC file to create a functional device model. It can then execute the simulation vectors against this model. The results are automatically placed in a file for evaluation. #### PLD design flow using proLogic design software: # Programming Texas Instruments Programmable Logic Devices #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with Ti's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. Tl assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does Tl warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1989, Texas Instruments Incorporated ## Programming Texas Instruments Programmable Logic Devices This report is intended to introduce the reader to the fuse technologies used in Texas Instruments PLDs, the measures taken by TI to provide devices with the highest possible programming yields, and the steps users can take to ensure good programmability. #### HOW A FUSE IS PROGRAMMED #### **Programming Algorithm** Each programmable logic device family requires a unique algorithm for fuse programming and verification on commercial programming equipment. The algorithm is a combination of voltage and timing required for addressing and programming fuses in the user array. The PLD's programming circuitry is enabled by pulsing one or more pins to a super voltage level (10.5 volts). Once the programming circuitry is enabled, inputs become addressing nodes for the input and product lines within the PLD. The actual fuse link is at the intersection of the input and product lines. Once the fuse is addressed, the fuse can be programmed by pulsing the output associated with the location of the fuse link. A fuse can be verified to be programmed by enabeling the programming circuitry, supplying the fuse address to the device's inputs, and reading the level of the device's output. #### Bipolar Fuse Technology Figure 1 shows a top and side view of a fuse in a bipolar PLD before it is programmed. Titanium—Tungsten (TiW) is used for the "fuse" or metal link programming element. The ideal thickness for this programming element is about 500 Angstroms. Titanium—Tungsten is also used as a barrier metal over contacts to prevent direct aluminum contact to silicon. To prevent aluminum diffusion during high temperature processing, the ideal thickness of the barrier metal is about 2000 Angstroms. Ti's two—step link process allows both the barrier thickness and the fuse thickness to be at the ideal. The net result is a higher reliability and better programming yields. When a device is programmed, the fuse location is selected. The fuse element at the selected location is then opened by the programmer passing a current through the Titanium-tungsten fuse element that violates the current density limit for the element. This current flow heats the fuse element to approximately 2,100 degees Celcius at which point the element is in a molten state. The metal migration which results from the heat of this out-of-limit current stress causes a gap in the fuse element. As shown in Figure 2, the high temperature at the fuse element's gap causes two actions to occur. The fuse element's TiW material oxidizes so as to leave the metal on both sides of the gap non-conductive. Also, the heat associated with programming, causes the Silicon Dioxide (SiO<sub>2</sub>) above the fusing element to flow into the gap. This proven fuse technology has eliminated the fears of fuse grow back as a failure mechanism in PLDs. Figure 1. Before Programming Figure 2. After Programming #### **EPLD Programming Technology** Texas Instruments CMOS PLDs employ a process technology similar to EPROM devices. When compared to the bipolar fusible link technology, the FAMOS (Floatinggate, Avalance–Injection MOS) transistor used by EPROMS replaces the fusible link. This permits the programmability function in the same way as the fuse. The FAMOS transistor resembles an ordinary MOS transistor except for the addition of a floating gate buried in the insulator between the substrate and the ordinary select—gate electrode as shown in Figure 3. The programming of the FAMOS structure is performed by capacitively coupling the select gate in series with the floating gate. Hot electron injection onto the floating gate occurs by pulling the select gate to the programming voltage and the drain of the FAMOS transistor to the programming voltage minus several threshold drops. As shown in Figure 4, this serves to alter the threshold voltage of the select gate. Once programmed, the FAMOS transistor retains the electron charge or data pattern, until exposed to an integrated dose of ultraviolet light with a wavelength of 2,537 ang- stroms. This uv light will "erase" the charge by giving the electrons enough energy to scatter from the floating gate. This returns the threshold voltage of the select gate back to its original value or unprogrammed state. After erasure, the device is ready for reprogramming. The reprogrammablity feature of Erasable PLDs allows the devices to be used for many programming iterations which are often required in the user's design and prototyping stages. Figure 3. Views of an Floating Gate EPROM Cell Figure 4. Drain Current vs Gate Voltage #### PROGRAMMER APPROVAL #### **Programming Algorithm Specifications** In order to achieve satisfactory programming yields for PLDs, it is critical that device programmers adhere to the programming algorithm specifications as defined by Texas Instruments. Each specification contains detailed step-by-step programming procedures, input and product line addressing procedures, waveform diagrams, and minimum and maximum voltage and timing tables. Becuase of the complexity of the programming algorithms and the need to control and update the specifications, Texas Instruments maintains programming algorithms in a specificaiton system seperate from the PLD Data Book. TI currently sends specifications and specification updates to most programmer and software manufacturers, and challenges each to work with TI to provide our mutual customer with approved programming support to guarantee them with the best possible programming yield. Texas Instruments reserves the right to approve programming algorithms contained in commercial programming equipment, and recommends that customers only use approved programming support. Approved programming support means that TI has evaluated the programming algorithm, has verified critical timing paths and voltage levels, and has performed yield analysis testing. Approvals are granted by device and are thoroughly documented. These measures are taken to ensure that TI's customers receive the best possible programming yields when using TI PLDs. #### **Evaluation and Approval Methods** Programmers are evaluated by Ti's programmable logic applications. The evaluation includes the following: - Measure voltage levels for accuracy and repeatability - Measure critical timing paths - Evaluate system power supply and grounding - Yield analysis Templates and oscilliscope printouts are used to document all measurements and are maintained permanently on file. Approvals are granted by device or algorithm and documented by letter to the programmer manufacturer. #### **Approved Programmer Support** Approved programmer support is documented in the 'TI Programming Reference Guide', and on the TI PLD Bulletin Board (214)997–5665. To subscribe to the Programming Reference Guide, simply contact the TI PLD Hotline (214)997–5666 or your local TI field sales representative. Texas Instruments recommends that customers use only approved programming support. Approved programming support ensures the user... - The best possible programming yield is being achieved because the programming algorithms were evaluated and closely scrutinized. - TI guarantees 100% programming yield if approved programmers are used, any fallout can be returned for full credit. - TI applications engineers are available to interface with programmer manufacturers for you on any programming issues or concerns. #### HELPFUL HINTS FOR GOOD PROGRAMMABILITY - Follow accepted standards for ESD protection remember the additional handling requirements in customizing PLDs make them more susceptible to ESD damage. - Equipment, personnel and work surfaces should be grounded - Air ionization is recommended when handling static sensitive devices outside of protective containers. - Misaligned contactors and worn sockets can contribute to poor programming yield. Be aware of the manufacturers specification for number of insertions and be sure sockets are replaced frequently to ensure proper contact. - 3) Ensure you are using the latest update. Most programmer manufacturers offer update and repair services to their users. The cost of the service is typically not much more than the cost of a single update and the manufacturer may update four or more times per year. TI recommends the user subscribe to this service. - Revisions could improve yield. TI continuously works with programmer manufacturers on yield improvement. - New devices may be supported. - 4) Programming equipment should be calibrated. Calibration is typically included with the update and repair services previously discussed. TI recommends no less than two calibrations per year. - Highest possible yields - Avoid device damage - 5) Verify the correct family pinout codes or device entry codes are being used. It is important to understand that different algorithms may be needed for different speed versions of the same function. - 6) Use only TI evaluated and approved programming equipment to ensure the highest possible programming yield and quality level. ## Test Considerations for PLDs #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. TI assumes no liability for TI applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1989, Texas Instruments Incorporated #### **TRADEMARKS** Logic Fingerprint is a trademark of DATA I/O Corporation. #### Test Considerations for PLDs PLD architecture establishes some unique characteristics. Because PLDs do not have the functional needs for address pins as found in a PROM, the array must be addressed for programming through the use of supervoltages (10.5 volts). Since the programming and verification circuitry are not the same as the functional circuitry, verification of the array fuses does not ensure total functionality. For this reason, there are two customer yield points to be considered for a PLD, 1) programmability yield, and 2) functionality after programming. Ti thoroughly tests PLDs in its factory; however, many users find the need to test after programming to achieve the highest quality levels. The objective of this report is to provide the PLD user with an insight as to what kind of testing is performed at TI prior to shipment of programmable logic devices, and to assist you in the evaluation of your testing alternatives after programming. #### **DESIGNED-IN FACTORY TESTABILITY** Texas Instruments has designed testability into its bipolar PLDs through the addition of test input and test product lines. Utilizing the same circuitry as the main array fuses, a test pattern is programmed into the test array fuses which address and program at least one fuse in each input and product line. In addition to verification of the main fuse array, the test lines provide a further programmability checkpoint for each device. These same test lines enable TI to do functional, dc, and ac parametric testing on every packaged device. Figures 1 and 2 are simplified diagrams of the test circuitry for the TIBPAL16XX series devices. Note that the test lines allow testing of actual input and output circuitry; therefore, all guaranteed specifications can be tested. AC testing through the test circuitry is closely correlated to worst case paths and should eliminate the need for ac testing at the customers incoming inspection. Figure 1. Additional Input Lines Figure 2. Additional Product Lines ### **USER TESTABILITY FEATURES** In addition to the designed–in testability features used in factory testing, features were also added to simplify user testability. Table 1 lists user testability features offered on TI programmable logic devices and associated software products available to assist the user with testing PLD's. ## Register Pre-Load This feature allows the user to pre-load the output registers to known states prior to applying data at inputs and/or I/O's and clocking. Pre-load can be implemented by writing pre-load vectors in more popular logic compilers following logic equations or can be automatically generated by using automatic vector generation software. Most commercial programmers used for functional test support the use of pre-load vectors. The real advantage of register pre-load is that it allows the user to fully test the more complex codes. ## Power-Up Clear, Set or Reset Power-up clear, set, or reset enables the user to know the state of the register at power-up. Again, this is a key feature for testability as it allows the user writing test vectors or the automatic vector generation software with a starting point for register intensive designs. Table 1 shows the power-up state of the register and resulting state at the output. The user can also contribute to the testability of his design by utilizing other features of the PLD. ### **Unused Inputs / Product Lines** Unused inputs and product lines can be used to implement set, reset, clear, etc... functions to register intensive designs which are often hard to test. Often register designs have unused input pins, as well as product lines available for implementing these functions. ## **Enable on Combinational Outputs** Combinational outputs have one product line available for implementing the enable/ disable function. The key advantage here can be seen during board testing where devices need to be isolated from each other. By disabling the output of the PLD, the user can force input conditions from the external source to the devices being driven by the PLD. **Table 1: User Testability Features** | * | | | | | | VECTOR GENERATION<br>SOFTWARE SUPPORT | | | |-------------|-------------|------------|------------|--------------|-----------|---------------------------------------|---------|---------| | DEVICE | SPEED | REGISTERED | REGISTERE | D POWER-UP | POWER-UP | ANVIL | ( DATA | I/O | | FAMILY | DESIGNATOR | PRELOAD | OUTPUTS | AT REGISTER | AT OUTPUT | AŢG | PLDTEST | PLDTEST | | TIBPAD16N8 | -7 | NA | 0 | NA | NA | _ | 1.3 | 1.0 | | TIBPAD18N8 | -6 | NA | 0 | NA | NA | - | - | - | | TIBPAL16L8 | -7/-10 | NA | 0 | NA | NA | 2.23 | 1.0 | 1.0 | | TIBPAL16R4 | -7/-10 | YES | 4 | L | Н | 2.23 | 1.0 | 1.0 | | TIBPAL16R6 | -7/-10 | YES | 6 | L | н | 2.23 | 1.0 | 1.0 | | TIBPAL16R8 | -7/-10 | YES | 8 | L | Н | 2.23 | 1.0 | 1.0 | | TIBPAL16L8 | -12/-15/-25 | NA | 0 | NA | NA | 2.23 | 1.0 | 1.0 | | TIBPAL16R4 | -12/-15/-25 | | 4 | н | L | 2.23 | 1.0 | 1.0 | | TIBPAL16R6 | -12/-15/-25 | - | 6 | н | L | 2.23 | 1.0 | 1.0 | | TIBPAL16R8 | -12/-15/-25 | _ | 8 | н | L | 2.23 | 1.0 | 1.0 | | | 12, 10, 20 | | • | | _ | 2.20 | | | | TIBPAL20L8 | -7/-10 | NA | 0 | NA - | NA | 2.23 | 1.0 | 1.0 | | TIBPAL2OR4 | -7/-10 | YES | 4 | L | Н | 2.23 | 1.0 | 1.0 | | TIBPAL2OR6 | -7/-10 | YES | 6 | L | Н | 2.23 | 1.0 | 1.0 | | TIBPAL2OR8 | -7/-10 | YES | 8 | L | Н | 2.23 | 1.0 | 1.0 | | TIBPAL2OL8 | -15/-25 | NA | 0 | NA | NA | 2.23 | 1.0 | 1.0 | | TIBPAL2OR4 | -15/-25 | YES | 4 | L. | H | 2.23 | 1.0 | 1.0 | | TIBPAL2OR6 | -15/-25 | YES | 6 | L | H | 2.23 | 1.0 | 1.0 | | TIBPAL2OR8 | -15/-25 | YES | 8 | L | H | 2.23 | 1.0 | 1.0 | | TIBPAL22V10 | -/A | YES | 10* | L | H/L | 2.23 | 1.0 | 1.0 | | TIBPAL22V10 | | YES | 10* | L | H/L | 2.23 | 1.0 | 1.0 | | TIBPAL22VP1 | | YES | 10* | L | H/L | 2.23 | _ | - | | TICPAL16L8 | -35,-55 | NA | 0 | NA | NA . | 2.23 | 1.0 | 1.0 | | TICPAL16R4 | -35,-55 | YES | 4 | NA. | . NA | 2.23 | 1.0 | 1.0 | | TICPAL16R6 | -35,-55 | YES | 6 | NA | NA. | 2.23 | 1.0 | 1.0 | | TICPAL16R8 | -35,-55 | YES | 8 | NA | NA | 2.23 | 1.0 | 1.0 | | TICPAL22V10 | Z -25 | YES | 10* | _ | | 2.23 | 1.0 | 1.0 | | TIEPAL10H16 | P8 -3,-6 | NA | 0 | NA | NA | 2.23 | _ | _ | | TIEPAL10016 | | NA<br>NA | 0 | NA | NA. | 2.23 | - | _ | | TIB82S105 | В | _ | 8 | н | Н | 2.23 | | | | TIB825105 | В | - | 6 | н<br>Н | н<br>Н | 2.23 | _ | _ | | | | | | - | | | | | | TIBPSG507 | - | - | 8* | L | H | 2.23 | - | - | | TIBPLS506 | - | - | 8* | L | H | 2.23 | _ | - | | EP610 | -25,-30,-35 | - | 16* | NA | NA | 2.23 | - | - | | EP910 | -30,-35,-40 | - | 24* | NA | NA | 2.23 | - | _ | | EP1810 | -35,-45 | - | 48* | NA | NA | - | - | - | | * = USER CO | NFIGURABLE | | | | | | | , | | NA = NOT AP | | | | | | | | | | | | ERASABLE F | OR REPEATE | D PROGRAMMAB | ILITY. | [ | | | #### PLD TESTING OPTIONS ## **Fuse Verification / Checksum** Checksum testing verifies array fuses to be intact or blown. Each fuse location is assigned a value of 1, 2, 4, 8, 16, 32, 64, or 128. The checksum is the sum (in hexadecimal) of the values of positions with blown fuses. As previously discussed, checksum testing or fuse verification only tests for the state of the fuse and exercises programming circuitry only. Functional circuitry is not tested. ## Structured Vector Testing Structured vector testing, utilizing the software packages shown in Table 1 or generated manually at design conception, allow the user to apply structured test vectors (see Figure 3) to the device either on device programmers or testers. Figure 4 shows how to implement pre-load into your vector test. Fault coverage of structured vectors is graded and documented so the user knows how much coverage he has for his design. A fault is simply a potential for device failures. Faults graded include logic faults as well as fuse faults. Logic Faults – Check affected gates for S-A-0, or stuck low, and S-A-1, or stuck high. Figure 5 Illustrates logic faults. Fuse Faults – Check each fuse for intact or blown Structured vectors are generic so they can be applied to all manufacturers PLDs of like function (e.g. 16L8, 22V10, etc...). Structured vector testing ensures the functionality of the design, and can be performed right on the device programmer. Structured vector testing should be considered the minimum amount of testing required prior to application. ### Signature Analysis / Logic Fingerprint <sup>™</sup> / Random Vector Test Signature analysis or fingerprint testing is sometimes seen as an alternative to structured vector testing. The test applies a pre-determined or psuedo-random vector set to the inputs of a "known good" device and memorizes the output responses. Subsequent devices are tested against the master. Potential problems exist with this type of testing. - Master device could be defective resulting in the acceptance of bad devices and/or rejection of good devices. - Registered devices may never initialize - Outputs may never be put in the correct states to ensure correct feedback (only structured vectors ensure correct feedback) - Oscillating conditions not controlled (structured vectors can void oscillations) - Different manufacturers use different power-up / pre-load conditions - Percent of coverage is unknown The best case could yield an adequate functional test while the worst case may test little or nothing. The problem is there is no way to determine which case you have as grading is not available. Figure 3. Test Vectors (Standard JEDEC Form) Figure 4. Pre-Load Implementation - '16R8 Figure 5. Fault Grading ## **DC Parametric Testing** DC parametric testing includes structured vector or functional testing as described previously plus the testing of critical current/voltage parameters to ensure they meet the specifications prescribed by the TI data book. The testing of dc parametrics, such as input and I/O leakage currents, output high and low voltages under dc loading, power supply current, etc... will only improve the quality of the PLD going into the application by ensuring that devices which are functional were not damaged due to ESD (electrostatic discharge) or EOS (electrical overstress) during the customization process. DC parametric testing can not presently be performed on device programmers and therefore requires the use of automatic test equipment (ATE). dc parametric testing coupled with structured vector testing should provide the user an "optimum" test with a "medium" investment. ## **AC Testing** AC testing ensures that the PLD meets all the speed requirements of the design. A good ac test measures propagation delay time through all possible paths and, when coupled with functional and dc parametric testing, provides the ultimate PLD test. There are two types of ac testing to be considered: functional ac and measurement ac testing. Functional ac testing becomes a popular test method for PLDs. This method applies structured test vectors and sets strobes to ensure transistions occur with proper timing. Functional ac does a good job of simulating the actual design if structured vectors with good coverage are used. In contrast, measurement ac testing tests and measures all speed parameters utilizing all possible input and output combinations. This type of testing is typically only available from the factory as it requires another level of vector grading and dedicated engineering resources. AC testing usually requires a large investment by the user in not only hardware, but also in engineering time in the development of extensive test programs, bench to tester correlation, load boards, vector software, etc... Texas Instruments performs extensive worst case code characterization prior to device release. Each device shipped from TI undergoes ac testing using the device's test rows and test columns. Many users find post programming ac test does not justify the payback in terms of a higher level of quality. ### WHY TEST AFTER PROGRAMMING? As previously discussed, verification of the fuse array following programming does not ensure total functionality; therefore, the user must determine what amount of testing is required after programming. The following concerns should be considered. ## **Programming** Programming exposes the device to super voltages (up to 10.75 volts) and currents high enough to overstress devices. TI PLDs are designed to withstand these conditions; however, all leakage current parameters should be tested to eliminate the risk of electrical overstress. An uncalibrated programmer can expose devices to voltages/currents outside specified ranges. ## Handling In addition to programming, most users designate their custom function which was programmed into the PLD through labeling or marking. The added handling required to program and customize the PLD increases the chances for ESD (electro-static discharge) damage unless strict adherence to ESD protection procedures is observed. #### **Custom Function** TI goes to extreme measures to ensure device functionality and performance; however, each user design is a custom function and should be treated as such during final testing prior to application. ### Test vs Rework Figure 6 compares the impact of testing on board rework and, consequently, manufacturing cost. This illustration compares no testing vs. functional and dc parametric testing. Using conservative figures for rework cost, the data shows rework cost due to untested PLDs can exceed one dollar per PLD used. A similar analysis of the reader's application may show a cost savings which would result from testing after programming. Figure 6. Test vs Rework ### TI PROGRAMMING AND TEST SERVICES What services are offered by your PLD manufacturer? Texas Instruments provides its customers with a three phase service program which provides for programmed and tested PLDs of the highest quality (see Figure 7) direct from the factory or through TI's authorized distributors. ## **Factory Programmed and Tested PLDs** TI has the capability to support run rates greater than 1000 parts per code per month with factory programmed and tested PLDs. TI generates structured test vectors and performs 100% functional, dc parametric, and ac testing on PLDs programmed to your custom logic function. Custom symbolization is also included in the factory programmed PLD flow, thereby delivering ship-to-stock and/or ship-to-WIP product. ## **Impact Design and Services Centers** Texas Instruments took the leadership role in the provision of program and test services to its customers by implementing the Impact Center approach in 1986. The Impact Centers offer the customer a local "quick turn" production resource with factory quality programming, marking, and testing on TI owned and maintained equipment. Strict adherence to TI's ESD protection guidelines is maintained. Production specifications remain under TI control and operations are continuously audited by TI. ## **Endorsed Program and Test Centers** An extension of the Impact Center philosophy, an endorsed center is a distributor funded program and test facility which meets or exceeds TI specifictions. Each center has the capability to program, mark, and test PLDs. Production flows are approved to guarantee the user receives devices of ship-to-stock quality. The centers are audited bi-annually to ensure compliance. Tables 2 lists the TI Impact Centers. An updated listing for Endorsed Centers may be obtained through the TI PLD Bulletin Board (214) 997–5665, the TI PLD Hotline (214) 997–5666 or your local TI Sales Representative. Figure 7. TI Programmable Logic Services ## Table 2. TI Impact Design and Services Centers | NORTHERN CALIFORNIA | BOSTON | |------------------------|-------------------------| | MARSHALL IMPACT CENTER | HALL-MARK IMPACT CENTER | | 336 LOS COCHES STREET | 6 COOK STREET | | MILPITAS, CA 95035 | PINEHURST PARK | | (408) 942-4600 | BILLERICA, MA 01821 | | | (617)935-9777 | # A Designer's Guide to the TIBPSG507 Robert K. Breuninger and Loren E. Schiele with Contributions by Joshua K. Peprah #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes in the devices or the device specifications identified in this publication without notice. TI advises its customers to obtain the latest version of device specifications to verify, before placing orders, that the information being relied upon by the customer is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems such testing necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. In the absence of written agreement to the contrary, TI assumes no liability for TI applications assistance, customer's product design, or infringement of patents or copyrights of third parties by or arising from use of semiconductor devices described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor devices might be or are used. Copyright © 1987, Texas Instruments Incorporated # Contents | Title | Page | |---------------------------------------------------------------------------------------------------------------------------|------------------------------| | INTRODUCTION | 3-81 | | FUNCTIONAL DESCRIPTION | 3-81 | | THEORY OF OPERATION Example 1: Waveform Generator Example 2: Refresh Timer Example 3: Dynamic Memory Timing Controller | 3-81<br>3-83<br>3-86<br>3-89 | | DESIGNER NOTES Obtaining Maximum Counter Performance Expanding the 6-Bit Counter Software Support | 3-95<br>3-95<br>3-95<br>3-95 | | Appendixes | | | A ABEL Files B CUPL Files C 'PSG507 Fuse Numbers | 3-101<br>3-111<br>3-123 | # List of Illustrations | Figure | Title | Page | |--------|----------------------------------------------|------| | 1 | PSG Architecture | 3-82 | | 2 | Clock Generator Timing Requirements | 3-83 | | 3 | SCLR at COUNT 11 | 3-84 | | 4 | Waveform Generator | 3-85 | | 5 | Refresh Timer Requirements | 3-86 | | 6 | Expanding to 7-Bit Binary Counter | 3-87 | | 7 | Refresh Timer | 3-88 | | 8 | Memory Timing Controller | 3-89 | | 9 | Flow Chart: Dynamic Memory Timing Controller | 3-90 | | 10 | Access Cycle | 3-91 | | 11 | Refresh/Access Grant Cycle | 3-92 | | 12 | Counter Control Logic | 3-93 | | 13 | Memory Timing Controller | 3-94 | | 14 | Registered SCLR Example | 3-96 | | 15 | Expanding the 9-Bit Counter | 3-97 | | 16 | Resetting after COUNT 383 | 3-98 | | 17 | Holding the 9-Bit Counter at COUNT 383 | 3-99 | #### INTRODUCTION The term PSG stands for Programmable Sequence Generator. The PSG is the newest member of the programmable logic family. It combines the powerful benefits of programmable array logic (PALs) with the specialized world of Field Programmable Logic Sequencers (FPLSs). Applications such as waveform generators, state machines, timers, and simple logic reduction are all possible with a PSG. By utilizing the built-in binary counter, the PSG is capable of generating complex timing controllers. In short, the PSG offers the system designer an extremely powerful building block. The purpose of this application report is to describe the functional operation of the PSG507 and demonstrate how it can be applied in real-world applications. Three design examples that highlight the features and flexibility of the PSG will be discussed. #### FUNCTIONAL DESCRIPTION Figure 1 shows the architecture of the PSG507. Major features include 13 inputs, eight programmable registered or nonregistered outputs, eight S/R state registers, and a 6-bit binary counter with control logic. The clock input is fuse-programmable for selection of positive or negative edge triggering. The binary counter, state registers, and output cells are synchronously clocked by the fuse-programmable clock input. The clock polarity fuse selects either positive or negative edge triggering. Negative edge triggering is selected by blowing the clock polarity fuse. Leaving this fuse intact selects positive edge triggering. Each output cell on the PSG can be configured for registered or nonregistered operation through the output multiplexer fuse. Nonregistered operation is selected by blowing the output multiplexer fuse. Leaving this fuse intact selects registered operation. The PSG507 has 13 inputs, each providing a true and complement input to the AND array. Pin 17 functions as either an input and/or an output enable. Blowing the output enable fuse lets pin 17 function as an output enable but does not disconnect pin 17 from the input array. When the output enable fuse is intact, pin 17 functions only as an input with the outputs being permanently enabled. The 6-bit binary counter is controlled by a synchronous clear and a count/hold function. Each control function has a nonregistered and registered option. When either SCLR0 or SCLR1 is taken active high, the counter resets to zero on the next active clock edge. When either $\overline{\text{CNT}}/\text{HLD0}$ or $\overline{\text{CNT}}/\text{HLD1}$ is taken active high, the counter is held at the present count and is not allowed to advance on each active clock edge. The SCLR feature overrides the $\overline{\text{CNT}}/\text{HLD}$ feature when both functions are simultaneously active high. The functional benefit of both these features will be further clarified in the examples shown later in this appliction report. The eight internal state registers feed back into the AND array. These registers can be used to store input data, to keep track of binary count sequences, or they can be used as output registers when connected to a nonregistered output cell. The state registers differ from the output registers in that they feed back into the input array. They can also be used to override an operating sequence such as demonstrated in the designer notes located at the end of this application report. By using extra state registers, the 6-bit counter can be expanded as shown in the second example. Other uses of the internal state registers will become apparent upon reading the examples shown. #### THEORY OF OPERATION The PSG architecture is capable of operating in many different modes. When comparing the operation of a PSG to a PAL, the outputs in both devices can be configured as an AND/OR function of the inputs. One major difference between a PSG and a PAL is that a programmable OR array is used in the PSG. This allows a selected number of AND terms to be connected to each output as compared to a fixed number of AND terms assigned to each output on a PAL. The programmable OR array is the more efficient in that it lets the user assign the exact number of AND terms to each output as required by the application. Another major difference between the PAL architecture and that of a PSG is that the output cells on a PSG are not fed back into the input array. Typically, output feedback is used for building a counter or for holding state information. Since the architecture of the PSG already includes state registers and a binary counter, the requirement for output feedback is eliminated in most applications. This is a benefit to the user because valuable output cells and AND terms are not wasted when generating these functions. When a Field Programmable Logic Sequencer is compared to a PSG, the most obvious difference is the addition of a binary counter. Most state machine designs can be simplified by referencing all or part of each sequence to a binary count. This technique is highlighted in the third example shown in this application note. A comparison will also reveal that the output cells on a PSG can be configured Figure 1. PSG507 Architecture for nonregistered operation. This permits the outputs to be directly fed from the counter, AND/OR array, or state registers. Example 1 highlights this feature. In short, the outputs of a PSG can be controlled by any or all of the following conditions: - Present state of the inputs - Present state of the binary counter - Present state of the state holding registers The key to understanding state machine design when using a PSG is to realize that different states can be assigned for each sequence. In other words, the assigned state determines which sequence is in operation. The length of each sequence is controlled by the SCLR function. Once the count sequence has been programmed to the desired length, each output can be easily decoded from the present state of the binary counter. The user will soon discover that complex state machines are easily developed when using this technique. This technique is demonstrated in Example 3. ## **Example 1: Waveform Generator** The first example demonstrates a design for a simple clock generator used for driving a microprocessor operating at 5 MHz (required duty cycle of 33.5% high, 66.5% low). In addition to the 5 MHz system clock (SYS CLK), a reference clock (REF CLK) operating at 15 MHz (50% duty cycle) and a peripheral clock (PCLK) operating at 2.5 MHz (50% duty cycle) are required for other timing controllers and peripherals throughout the system. Both clocks must be in close phase with the SYS CLK to guarantee synchronous operation within the system. The above example demonstrates one of the many uses of the binary counter in the PSG. State registers are not used in this particular application, only the binary counter and three outputs. A 30 MHz clock, typically generated from a crystal, is used for driving the binary counter of the PSG. The three generated clock signals are decoded from the binary count. The unused inputs and outputs are still available for other sequential or combinational applications. Figure 2 shows the timing diagram for the above application. For reference, a decimal count has been assigned to the master clock (PSG CLK) of the PSG. As shown in the timing diagram, at count 11 (1011<sub>2</sub>) the sequence is repeated. By using the SCLR0 function, a logic equation can be defined to reset the counter at count 11. This concept is demonstrated in Figure 3. With the binary counter programmed to clear at 11, it is a simple matter to decode the outputs from the binary count. With the REF CLK equal to the inverse of binary count zero (C0), REF CLK can be directly generated from the binary counter. A product term is required to connect C0 to the output cell. The output register is bypassed by blowing the output multiplexer fuse. Figure 4 shows how C0 can be connected. SYS CLK and PCLK are decoded from the present state of the binary counter through the S/R outputs. Since the S/R register holds its present state until changed, product terms have to be used only during output transitions. For example, when the binary counter reaches one, a product term is used to reset the SYS CLK on the next clock transition. Below is a summary of the product terms required to control SYS CLK and PCLK. Note that the output transitions are set up in the previous clock cycle. Also note that only one product term is used regardless of how many output terms switch. This is demonstrated at count 5 and count 11. Figure 4 also shows how SYS CLK and PCLK are connected. CNT 1: Reset SYS CLK CNT 5: Set SYS CLK, reset PCLK CNT 7: Reset SYS CLK CNT 11: Set SYS CLK, set PCLK This simple application demonstrates the basic concept of building a waveform generator using the PSG. This concept will be expanded further in Example 3 when a memory timing controller is developed. The basic rules for building a waveform generator are summarized below. - Program the counter to reset to zero after the desired count length is reached. - Generate the logic equations to control the outputs from the present state of the binary counter. Figure 2. Clock Generator Timing Requirements (Example 1 — Waveform Generator) Figure 3. SCLR at COUNT 11 (Example 1 — Waveform Generator) Figure 4. Waveform Generator (Example 1) #### **Example 2: Refresh Timer** The second example demonstrates a design for a refresh timer used for signaling to a memory controller that it should execute a refresh cycle. As required by the dynamic memory, every row (256 on TMS4256) must be addressed once every 4 ms. One method used to guarantee that this requirement is met is to refresh one row at least once every 15.6 $\mu$ s. With a 5 MHz system clock, the timer should be set for a division rate of approximately 77 clock cycles. This condition will generate a refresh request every 15.4 $\mu$ s. The memory controller executes the refresh request (REFREQ) immediately if it is not involved in an access cycle. If the memory controller is executing an access cycle, then the refresh request will not be honored until the access cycle is completed. A refresh complete input (RFC) is required on the refresh timer to acknowledge when the refresh cycle has been completed by the memory controller. It is important that the timer does not stop, even though a refresh complete signal has not been received. This guarantees the refresh requirement is not violated. This also assumes the memory controller will complete the refresh request sometime in the next 77 clock cycles. Figure 5 shows the timing diagram for the above application. A decimal count has been assigned to the PSG's master clock (PSG CLK) for reference. The counter is held at zero until the reset input is taken inactive low. Once the counter reaches 76 (equal to 77 clock cycles) the REFREQ output is driven active (low). The REFREQ output returns inactive high on the first positive clock edge after RFC goes active high. RFC is the signal from the memory controller that tells the refresh timer when the refresh operation has been completed. The REFREQ output remains low until the RFC signal has been received. In order to generate a refresh request every 77 clock cycles, a 7-bit counter is required. Since the internal counter of the PSG is 6 bits, one of the state holding registers is required to expand the counter to 7 bits. As shown in Figure 6, only two product terms are required to expand to 7 bits; one product term to set the register when the 6-bit counter reaches its full count (63), and one product term to reset the register after count 76. Since both the binary counter and the added register need to be reset after count 76, a single product line can be used for both. (For additional details on expanding the 6-bit counter of the PSG, see the designer notes at the end of this application report.) Figure 7 shows the fuse map for the entire refresh timer. The refresh timer is initialized by taking the RESET input high. When RESET is taken high, a single product line is activated and all other product lines are disabled. On the next active clock edge, the binary counter and C6 are cleared and the REFREQ output is set high. The refresh timer will begin counting when RESET returns low. When the 7-bit counter reaches 76, a product line goes active (high) and on the next clock edge forces C6 and the 6-bit counter to zero. Note that the output register holding REFREQ is also reset to zero. The RFC input is connected to a product line which in turn is connected to the set input of the REFREQ output register. On the next active clock edge after RFC is taken high the REFREQ output will return high. Figure 5. Refresh Timer Requirements (Example 2 — Refresh Timer) Figure 6. Expanding to 7-Bit Binary Counter (Example 2 — Refresh Timer) Figure 7. Refresh Timer (Example 2) ## **Example 3: Dynamic Memory Timing Controller** The third and last example will demonstrate a state machine design using the PSG507. Figure 8 shows the circuit requirement for a memory timing controller used for interfacing an Intel 8086 to an 'ALS2967 dynamic memory controller. Note that the clock generator and refresh timer, developed in Examples 1 and 2, can be used in this circuit. The dynamic memory timing controller generates the control signals ( $\overline{RAS}$ , $\overline{CAS}$ , MSEL, etc.) needed for accessing and refreshing the dynamic memory. The memory timing controller must also be capable of arbitrating between refresh and access cycles. In other words, if a refresh request (REFREQ) occurs while the timing controller is performing an access cycle, the controller must finish the access cycle before granting the refresh request. Likewise, if an access cycle is requested during a refresh cycle, the controller must hold the processor while completing the refresh cycle. After the refresh cycle has been completed, the access cycle can be performed. Figure 8. Memory Timing Controller (Example 3) Figure 9 shows a detailed flow chart for the intended application. Note that two sequences are executed and three states are used. State 0 (ST0) provides an initalization and holding state, while state 1 (ST1) is assigned to the access sequence. The access sequence consists of 10 clock cycles as shown in Figure 10. State 2 (ST2) is assigned to the refresh/access grant sequence (Figure 11). This particular sequence takes 20 clock cycles, with a logical decision being made between count 9 and count 10. If at count 9 RDY is low, the counter will continue on and execute the access grant sequence. If RDY is high, the controller will clear the counter and return to state 0. Figure 9. Flow Chart: Dynamic Memory Timing Controller Figure 10. Access Cycle Developing the logic equations for this application becomes a simple matter when referencing the sequences to a decimal count (Figures 10 and 11). It is important to realize that each sequence has been referenced to a state. This allows the same binary counter to be used for each sequence, even though each sequence is of a different length. The first step in implementing the above application is to define the logic equations which will make the binary counter perform as described in the flow chart of Figure 9. As will become evident, these equations fall directly from the flow chart. After the counter has been made to perform as described, the outputs can be easily decoded from the binary count and the present state of the state holding registers. Figure 12 shows a fuse map for step 1 as described above. Initalization is performed by taking the reset input high. When this condition occurs, all product lines except the reset product line are forced inactive. When the reset product line is active, the counter and state holding registers (P0 and P1) are reset to zero on the first active clock edge. The $\overline{CNT}/HLD1$ register is set high, which places the counter in the hold mode. The RDY, MC1, $\overline{RAS}$ , and $\overline{CAS}$ outputs are driven high on the same active clock edge. Since the RDY output does not feed back to the AND array, a buried state register, BRDY, is used to monitor the RDY output and is also set high. MSEL and RFC are driven low. Controlling the binary counter is a simple matter and normally takes only a couple of logic equations. For each sequence, a start and stop condition must be defined. In the case of ST1, when the condition RESET = L, ALE = H, $M/\overline{10}$ = H, $\overline{REFREQ}$ = H, $\overline{P0}$ = L, and $\overline{P1}$ = L occurs, ST0 ( $\overline{P1}$ = L, $\overline{P0}$ = L) changes to ST1 ( $\overline{P1}$ = L, $\overline{P0}$ = H), and the $\overline{CNT}/HLD1$ register is driven low to let the counter advance on the next active clock edge. When the counter reaches nine, ST1 returns to ST0 and the counter is cleared and put back into the hold condition. In the case of ST2, when the condition RESET = L, $\overline{\text{REFREQ}}$ = L, P0 = L, and P1 = L occurs, ST0 changes to ST2 (P1 = H, P0 = L) and the $\overline{\text{CNT}}/\text{HLD1}$ register is driven low to let the counter advance on the next active clock edge. As shown in the flow chart, if M/IO and ALE go high while in state 2, RDY and BRDY will be reset low on the next active clock edge. When the counter reaches nine, if RDY (BRDY) is high the state registers are returned to STO and the counter is cleared and placed back into the hold condition. If RDY (BRDY) is low, the counter advances on until it reaches 19. ST2 then returns to STO with the counter being cleared and placed back into the hold condition. With the binary counter programmed to execute the flow chart in Figure 9, it is now a simple matter of decoding the outputs to perform as required in Figures 10 and 11. This is the same technique used in Example 1, except now a state has been assigned to each sequence. Below is a summary of the switching requirements for both the access (ST1) and the refresh sequence (ST2). | Access Sequence | | Refresh Sequence | | | | |-----------------|------------------------|------------------|--------------------------|--|--| | ST1 CNT 0: | Reset RAS | ST2 CNT 0: | Reset MC1 | | | | ST1 CNT 1: | Set MSEL | ST2 CNT 1: | Set RFC, | | | | ST1 CNT 2: | Reset CAS | | Reset RAS | | | | ST1 CNT 9: | Set $\overline{RAS}$ , | ST2 CNT 5: | Reset RFC | | | | | Reset | | | | | | | MSEL, | ST2 CNT 6: | Set RAS | | | | | Set CAS | ST2 CNT 7: | Set MC1 | | | | | | ST2 CNT 10: | Reset RAS | | | | | | ST2 CNT 11: | Set MSEL | | | | | | ST2 CNT 12: | Reset $\overline{CAS}$ , | | | | | | | Set RDY, | | | | | | | Set BRDY | | | | | | ST2 CNT 19: | Set $\overline{RAS}$ , | | | | | | | Reset MSEL, | | | | | | | Set CAS | | | Note that the transition changes are set up in the previous clock cycle, just as in Example 1. Figure 13 shows a complete fuse map for the memory controller. II NOT - 11, NETOIN OTO Figure 11. Refresh/Access Grant Cycle Figure 12. Counter Control Logic (Example 3 — Dynamic Memory Timing Controller) Figure 13. Memory Timing Controller (Example 3) #### DESIGNER NOTES ## **Obtaining Maximum Counter Performance** As with any programmable logic device, there are usually several different methods for implementing any one application. In some cases, device performance is affected. On the PSG, maximum counter frequency is affected by how the designer controls the 6-bit counter. For example, in the waveform generator example shown at the beginning of this application note, the counter was reset to zero after reaching count 11 by using the nonregistered SCLR0 function. By using the registered SCLR1 function, a higher operating frequency is obtainable. This method requires an additional "AND" term as shown in Figure 14, but does provide maximum performance. Note that during the 10th clock cycle the set input on the SCLR1 register is high. On the next active clock edge, the counter advances to 11 and the SCLR1 register is set high. This causes the counter to be reset on the next active clock edge. At the same time, the SCLR1 register is reset low to allow the counter to advance past zero. In effect, the setup time requirement for SCLR1 is performed in the previous clock cycle. When using the SCLR0 method, the setup time must be added to the $f_{\mbox{\scriptsize max}}$ equation. This results in a lower $f_{\mbox{\scriptsize max}}$ . The same tradeoffs apply with the $\overline{\mbox{\scriptsize CNT}}/HLD$ function. The PSG507 data sheet specifies $f_{\mbox{\scriptsize max}}$ for both methods. #### **Expanding the 6-Bit Counter** In Example 2, the six bit counter had to be expanded to 7 bits. This was accomplished by adding one of the state registers to the most significant bit of the counter. It should be noted that the synchronous clear and count hold functions must be controlled through the set and reset inputs of the added bits. The designer must be aware of certain limitations when trying to perform this function. Figure 15 shows three additional bits being added to the 6-bit counter. Note that every bit added requires two additional "AND" terms. A problem can arise on certain counts when trying to generate a synchronous clear before reaching the full binary count (all outputs high). The designer must ensure that both S and R are not high simultaneously. For example, let's say we want the 9-bit counter to return to zero at count 383 (1011111112). At count 383, the S/R register used for C7 is being told to set. Therefore, any reset command would result in both S and R being high simultaneously. This problem, only seen on a few data words, can be solved by using another state register to control the counter reset. This method is similar to that used above to obtain maximum operating frequency. Figure 16 shows the 9-bit counter returning to zero after count 383. Notice that at count 382 the extra S/R register is being told to reset on the next active clock edge. At count 383 the six product lines controlling C6, C7, and C8 are disabled by the feedback from the extra register, in particular the S input on C7. At count 383, the 9-bit counter will return to zero and the extra register is set high. An extra register may also be needed to achieve the count/hold function when using an expanded counter. During certain counts the added bits will change state, even though the 6-bit counter is programmed to hold. For example, let's say we want the 9-bit counter to hold at count 383. Even though the 6-bit counter can be held at 111111, C6 and C7 will advance on the next active clock edge. In order to hold C6 and C7 where they are, an extra register is used to disable the product lines responsible for the transition from count 383 to 384. Since the counter is on hold, the extra hold register can only be reset from an input pin or a state register(s) transition (not on the next count). In this example, an input pin is used to reset the extra register and the CNT/HOLD register. When the CONTINUE input is taken low, the counter will continue to advance. The system must guarantee that the continue input will not be low during count 382 to avoid the indeterminant set = H, reset = H state. Figure 17 shows this 9-bit counter. It is also important to note that when using extra registers a reset input may be necessary to set the extra registers high after powerup, since all S/R registers powerup clear. This requirement would not be necessary if the phase of the extra register was reversed. This is easily accomplished by using the inverted feedback from the extra register. However, it is good state machine design practice to include a reset input that forces all S/R registers to a known state. #### Software Support The PSG507 is supported by two software packages; CUPL, which was created by and is supported by Assisted Technologies, a division of Personal CAD Systems Incorporated, and ABEL, which was created by and is supported by FutureNet, a division of Data I/O Corporation. Each of these software packages can be used to reduce equations and to generate a fuse map necessary to program the PSG507. Appendices A and B show the ABEL and CUPL files for Examples 1, 2, and 3. In addition, a PSG507 template is shown for each software package. These templates provide software information that will make it easier for the designer to create the source files. Test vectors are included with the ABEL and CUPL source files so software simulation can be performed on the computer. If the proper instruction is provided, the software will attach the test vectors to the end of the fuse map. This allows programming equipment to run a functional test on each device immediately after programming. Figure 14. Registered SCLR Example (Designer Notes) Figure 15. Expanding to 9-Bit Counter Figure 16. Resetting after Count 383 (Expanding the 6-Bit Counter) Figure 17. Holding the 9-Bit Counter at Count 383 (Expanding the 6-Bit Counter) ## Appendix A. ABEL™ Files ABEL (tm) TEMPLATE FOR THE TI PSG507 This file provides the PSG507 designer quick access to the information needed to write an ABEL source file. To use this file as a template, make a copy and delete this box from your new file. NODES: The PSG counter bits, counter control bits and state register bits are accessed through the use of nodes. Any valid identifier can be used for node names. The node numbers are specific and must be used as shown below. Nodes that will not be used do not have to be declared. OUTPUT STRUCTURE: The default output stucture is registered. The output type is determined by usage, i.e. Q0 := (COUNT==7); will cause Q0 to remain registered and Q0 = (COUNT==7); will cause Q0 to be combinatorial. When an output is used as nonregistered, ABEL will automatically program the associated reset fuses as required in the PSG507 data sheet. Unused product terms can be left connected to either side of an output register. CLOCK POLARITY: The default clock polarity is active on the rising edge. The statement fuses [7360]=1; can be used to blow the clock polarity fuse so that the clock will be active on the falling edge (fuses [7360]=0; is the default). 7360 is the clock polarity fuse number. OUTPUT ENABLE: The output enable fuse is blown by using the equation enable output = !en; where output is a defined output pin or set of outputs and en is assigned to pin 17. The default condition is permantly enabled with pin 17 an input. If desired the default condition can be specified with enable output = en; This fuse can also be blown by the statement: fuses [7361]=1; SET NOTATION: Set notation is often used to represent control, buried state, and output registers. This is done to simplify equations. The sets shown below $(Q0_{-} = [Q0, Q0_{-}];)$ are in the form; New register name = [set input, reset input]. Note that the ouput register pin name specifies the set input. The sets 'high' and 'low' (high=[1,0]; and low=[0,1];) can be used to set or reset the S/R registers. Example: Q1 := high & IO; will cause pin 9 to go high on the next clock edge if input pin 7 is high. SIMULATION: During simulation of a PSG507 design the ABEL 2.10a simulator will advance the counter on each clock depending on the state of the counter hold and clear functions. If counter bits are included on the output side of a test vector simulation errors will occur. Counter bits included on the input side of the test vectors are ignored. The powerup condition (counter bits and all registers low) is recognized by the simulator. ABEL is a trademark of Data I/O Corporation PSG device 'F507'; ``` Input pin assignments CLK " comments pin 1; IO pin 7: 11 pin 6; 12 pin 5; 13 pin 4; Ι4 pin 3; 15 pin 2: 16 pin 23; т7 pin 22; Т8 pin 21; Τ9 pin 20; I10 pin 19; I11 pin 18; I12 OE pin 17; " Output pin and node assignments pin 8; Q0_r node 47; " comments Q1_r node 48; 01 pin 9; node 48; node 49; node 50; node 51; node 52; pin 10; Q2 r Q2 pin 11; Q3 r Q3 pin 13; Q4 r 04 pin 14; Q5 r Q5 pin 15; Q6 r node 53; Q6 pin 16; Q7 r 07 node 54; " Internal counter bits & control - node declarations C0, C1, C2, C3, C4, C5 node 55, 56, 57, 58, 59, 60; SCLR0 " nonregistered counter clear con- node 25; trol node 26; SCLR1 r SCLR1 node 27; " registered counter clear control CNTHOLDO node 28; " nonregistered count/hold control CNTHOLD1 node 29; CNTHOLD1 r node 30; " registered count/hold control " Buried state registers - node declarations P0 node 31; PO_r node 39; " buried state register node 32; P1_r node 40; "buried state register node 33; P2_r node 41; "buried state register node 34; P3_r node 42; "buried state register node 35; P4_r node 43; "buried state register node 36; P5_r node 44; "buried state register node 37; P6_r node 45; "buried state register node 38; P7_r node 46; "buried state register P1 P2 P3 P4 P5 P6 P7 ``` @page ``` Q0 = [Q0, Q0_r]; Q1 = [Q1, Q1_r]; Q2 = [Q2, Q2_r]; Q3 = [Q3, Q3_r]; Q4 = [Q4, Q4r]; Q5 = [Q5, Q5_r]; Q6 = [Q6, Q6 r]; Q7 = [Q7, Q7_r]; SCLR1 = [SCLR1, SCLR1_r]; CNTHOLD1 = [CNTHOLD1, CNTHOLD1_r]; " Intermediate declarations for simplification = [112 \text{ OE}, 111, 110, 19, 18, 17, 16, 15, 14, 13, 12, 11, 10]; INPUTS OUTPUTS = [Q7, \overline{Q}6, Q5, Q4, Q3, Q2, Q1, Q0]; STATE_ = [P7, P6, P5, P4, P3, P2, P1, P0]; = [C5, C4, C3, C2, C1, C0]; COUNT = 1, 0, .X.,.Z.; H, L, X, Z high = [ 1, 0]; low = [0, 1]; = .C.; "Use .K. for falling edge, .C. for rising edge clock. ck " DEVICE FUNCTION can be specified using state diagrams, equations, " and truth tables. test_vectors ' optional header ([CLK, INPUTS ] -> [OUTPUTS, STATE_]) i -> i , [ck, "count xx 1; ] -> [ "count xx [ck, ]; [ck, ] -> [ "count xx ]; end PSGFILE ``` ``` Module PSG EX1 title 'ABEL EXAMPLE #1 (Waveform Generator) for the PSG507 DESIGNERS GUIDE, Texas Instruments, August 26, 1987' PSG1 device 'F507'; " Input pin assignments PSG CLK pin 1; " Output pin and node assignments REF CLK pin 8; SYS CLK pin 9; SYS CLK r node 48; PCLK pin 10; PCLK r node 49; REF CLK IsType 'com'; " REF CLK is combinational " Internal counter bits & control - node declarations C0 node 55; C1 node 56; node 57; C3 node 58; C2 SCLRO node 25: Intermediate declarations for simplification = [C3, C2, C1, C0]; H,L,clk = 1, 0, .C.; equations REF CLK = !C0; SYS CLK := (COUNT==5) # (COUNT==11); " High on cnt 5 and 11 " Low on cnt 1 and 7 SYS CLK r := (COUNT==1) \# (COUNT==7); " High on cnt 11 PCLK := (COUNT==11); PCLK r := (COUNT==5): := (COUNT==5); " Low on cnt 5 PCLK r = (COUNT==11); " Counter cleared after cnt 11 SCLRO " The PSG507 has powerup clear of counter and registers. Six clocks " are required after powerup for this design to initialize. This " design could be initialized after one clock by setting SYS_CLK and " PCLK high at COUNTO. i.e. SYS_CLK := COUNTO # COUNTS # COUNT11; and " PCLK := COUNTO # COUNT11: ``` ``` test vectors ([PSG CLK , COUNT] -> [REF CLK, SYS CLK, PCLK]) ī 1 -> [ [ clk 0 ī L ]; -> [ [ clk 1 Н L L ]; [ clk 2 i -> L L L 1; [ clk j -> [ 3 Н L ]; [ clk 4 1 -> [ L 1; [ clk 5 1 -> [ H Н L 1; [ clk 6 1 -> [ L Н L 1; 7 L [ clk 1 -> [ Н 1; 8 L [ clk 1 -> ]; [ 9 Н L L [ clk ] -> [ 1; 10 L [ clk ] -> [ L L 1; 11 ] -> [ Н Н Н [ clk ]; 0 L Н Н [ clk ] -> [ ]; Н ] -> [ Н [ clk 1 L 1; 2 j -> [ Н L L [ clk ]; 3 ] -> [ н Н [ clk L ]; 4 ] -> [ L Н [ clk L ]; 5 ] -> [ [ clk Н Н L ]; [ clk 6 ] -> L Н L ]; 7 -> Н L [ clk . L ]; ] -> [ clk 8 L L L ]; [ clk 9 1 -> Н L L ]; 10 1 -> L L L ]; [ clk [ clk 11 ] -> [ н Н Н ]; Н [ clk 0 ] -> [ L Н ]; ``` end PSG\_EX1 ``` Module PSG EX2 title 'ABEL EXAMPLE #2 (Refresh Timer) for the PSG507 DESIGNERS GUIDE, Texas Instruments, August 26, 1987' PSG2 device 'F507'; Input pin assignments PSG CLK pin 1; 2; RESET pin 3; RFC pin " Output pin and node assignments REFREQ pin 8; REFREQ r node 47; Internal counter bits & control - node declarations C0 node 55; C1 node 56; C2 node 57; C3 node 58; C4 node 59; C5 node 60; SCLR0 node 25; " Buried register C6 node 31; C6 r node 39; " 7th counter bit " Intermediate declarations for simplification COUNT = [C6, C5, C4, C3, C2, C1, C0]; H,L,clk,X = 1, 0, .C., .X.; equations REFREQ := RFC # RESET; REFREQ_r := (COUNT==76) & !RESET; " reset input -- (COUNT==63) & !RESET; " set input " set input C6 := (COUNT==63) & !RESET; " set input C6_r := (COUNT==76) & !RESET # RESET; " reset input SCLRO = (COUNT==76) & !RESET # RESET; " synchronous nonregistered clear ([PSG CLK, RESET, RFC] -> REFREQ ) test vectors (|FG CLK, KESET, RFC| -> REFREQ | [ clk , H , X ] -> H ; "CNT0 | [ clk , L , L ] -> H ; "CNT1-76 | [ clk , L , L ] -> L ; "CNT0 | [ clk , L , L ] -> L ; "CNT1-20 | [ clk , L , H ] -> H ; "CNT21 | [ clk , L , L ] -> H ; "CNT22 | [ clk , H , X ] -> H ; "CNT0 @REPEAT 76 { @REPEAT 20 { ``` end PSG\_EX2 ``` Module PSG EX3 title 'ABEL EXAMPLE #3 (Dynamic Memory Timing Controller) for the PSG507 DESIGNERS GUIDE, Texas Instruments, August 26, 1987' PSG3 device 'F507'; " Input pin assignments " OSCILLATOR pin 1; RESET pin 2: " RESET - INITIALIZES WHEN HIGH " ADDRESS LATCH ENABLE ALE pin 3: " MEMORY I/O MTO pin 4; " REFRESH REQUEST 5: REFREO pin " Output pin and node assignments " READY pin 8; RDY r node 47; 9; MC1 r " MODE CONTROL pin node 48; MC1 " REFRESH COMPLETE pin 10; RFC r node 49; RFC pin 11; RAS_r node 50; ■ ROW ADDRESS STROBE RAS " MULTIPLEXER SELECT MSET. pin 13; MSEL r node 51; CAS pin 14; CAS r node 52; " COLUMN ADDRESS STROBE " Internal counter bits & control, and state reg - node declarations node 55; C1 node 56; C2 node 57; node 58; C4 node 59; C0 C3 SCLR0 node 25; CONTHOLD1 node 29; CNTHOLD1 r node 30; " COUNT/HOLD CONTROL REGISTER PO node 31; PO r node 39; " BURIED STATE REGISTER P1 node 32; P1 node 40; " BURIED STATE REGISTER node 33; BRDY r node 41; " BURIED READY SIGNAL BRDY " Set notation is used to represent control, buried state, and output " registers. This is done to simplify the equations. The following " sets are in the form; register name = [set input, reset input]. Note " that the ouput register pin name specifies the set input. RDY_ = [RDY, RDY r]; = \{MC1, MC1 r\}; MC1 RFC = [RFC, RFCr]; RAS = [RAS, RAS_r]; MSEL = [MSEL, MSEL r]; = [CAS, CAS r]; CAS BRDY = [BRDY, BRDY r]; " Intermediate declarations for simplification. " The sets 'high' and 'low' are used to set or reset the S/R " registers. Example: MC1 := high & RESET; will cause pin 9 " to go high on the next clock edge if input pin 2 is high. high = [1, 0]; low = [0, 1]; = [C4, C3, C2, C1, C0]; COUNT " STATE REGISTER SET DEFINED STATE = [P1, P0]; H,L,clk,X = 1, 0, .C., .X.; @page ``` ``` equations enable MC1 = 1; "outputs always enabled, pin 12 is only an input " Initialization when RESET is high [ BRDY, RDY, MC1, RAS, CAS] := RESET; [ PO r, P1 r, MSEL r, RFC r] := RESET; " Counter controls defined SCLR0 = RESET # (STATE ==1) & (COUNT==9) # (STATE == 2) & (COUNT==9) & BRDY # (STATE == 2) & (COUNT== 19); = RESET CNTHOLD1 # (STATE ==1) & (COUNT==9) # (STATE == 2) & (COUNT == 9) & BRDY # (STATE == 2) & (COUNT== 19); CNTHOLD1 r = (STATE ==0) & ALE & MIO & REFREO & !RESET # (STATE == 0) & !REFREQ & !RESET; Execution of access and refresh sequences state diagram STATE " NEXT " STATE State 0: RESET==H : 0: ALE & MIO & REFREQ & !RESET : 1; !REFREQ & !RESET : 2; REFREQ & (!ALE # !MIO) : 0; endcase; " ACCESS CYCLE RAS_ := (COUNT==0) & low & !RESET; State 1: MSEL := (COUNT=1) & high & !RESET; CAS_ := (COUNT==2) & low & !RESET; RAS_ := (COUNT==9) & high; MSEL_ := (COUNT==9) & low; CAS_ := (COUNT==9) & high; if (COUNT==9) # RESET then 0 else 1; " REFRESH CYCLE WITH ACCESS GRANT RDY_ := low & ALE & MIO & !RESET; BRDY_ := low & ALE & MIO & !RESET; State 2: BRDY := low & ALE & MIO & !RESET; MC1_ := (COUNT==0) & low & !RESET; RFC_ := (COUNT==1) & high & !RESET; RAS_ := (COUNT==1) & low & !RESET; MC1_ := (COUNT==3) & high; RFC_ := (COUNT==5) & low; RAS_ := (COUNT==6) & high; RAS_ := (COUNT==10) & low & !RESET; RDY_ := (COUNT==11) & high; BRDY_ := (COUNT==11) & high; MSEL_ := (COUNT==12) & low & !RESET; CAS_ := (COUNT==12) & low & !RESET; CAS := (COUNT=12)& low & !RESET; RAS := (COUNT=19)& high; MSEL := (COUNT=19)& low; CAS_ := (COUNT==19) & high; if (COUNT=9) & BRDY then 0 else 2; ``` if (COUNT==19) # RESET then 0 else 2; @page ``` test vectors ' ACCESS SEQUENCE ' ([OSC.RESET, ALE, MIO, REFREO, COUNT] -> [RDY, MC1, RFC, RAS, MSEL, CAS, STATE ]) , X ] -> [ H , H , L , H , L , H , O [clk, H , X , X , X 1: Н 0 ] -> [ H , H , L , H , L , H , [clk, L , L , H , , 1: 0 ] -> [ H , H , L , H , L [clk. L , H , H , H , н, 1 1: , [clk, L , x , x , x ] -> [ H , H , L , L , L , н, 1 1: , L , X , X , X 1 ] -> [ H , H , L , L , H , H , 1 [clk, 1: L , X , X , X 2 ] -> [ H , H , L , L , H , L , 1 ]; [clk. @CONST cnt = 3: @REPEAT 6 , cnt ] -> [ H , H , L , L , H , L , [clk, L , X , X , X 1: @CONST cnt = cnt + 1;} , 9 ] -> [ H , H , L , H , L , H , [clk, L , X , X , X 1: [clk, L , L , L , H , 0 ] -> [ H , H , L , H , L , H , 1: test vectors ' REFRESH WITH ACCESS FOLLOWING' ([OSC, RESET, ALE, MIO, REFREQ, COUNT] -> [RDY, MC1, RFC, RAS, MSEL, CAS, STATE ]) , X ] -> [ H , H , L , H , L , H , O [clk, H , X , X , X , 0 ] -> [ H , H , L , H , L , H , L , X , X , L 2 [clk, , 0 ] -> [ H , L , L , H , L , H , 2 [clk, L , L , L , X 1: , 1 [clk, L , L , L , X ] -> [ H , L , H , L , L , H , 2 1: , 2 [clk, L , L , L , X ] -> [ H , L , H , L , L , H , 2 1: , 3 2 [clk, L , L , L , X ] -> [ H , H , H , L , L , н, 1: , 4 L , H , H , X ] -> [ L , H , H , L , L , н, 2 [clk, 1: , 5 L , X , X , X ] -> [ L , H , L , L , L , н, 2 [clk, 1: , 6 1 -> 2 [clk, L , x , x , Х [L,H,L,H,L , н, 1: fclk, L , x , x , Х 7 1 -> [L, H, L, H, L 2 , н, 1: Iclk. L , x , x , Х 8 ] -> [L, H, L, H, L , н, 2 1; L , x , x , Х 9 1 -> [L, H, L, H, L , н, 2 [clk. 1: , 10 2 L , x , x , Х ] -> [ L , H , L , L , L , н, [clk, ]; , 11 2 [clk, L , x , x , Х ] -> [ H , H , L , L , H , н, 1: , 12 2 [clk, L , x , x , Х ] -> [ H , H , L , L , H , L , 1: @CONST cnt =13; @REPEAT 6 { , cnt ] -> [ H , H , L , L , H , L , [clk, L , X , X , X ]; @CONST cnt = cnt + 1;} [clk, L , X , X , X , 19 ] -> [ H , H , L , H , L , H , O ]; test vectors ' REFRESH WITHOUT ACCESS FOLLOWING' ([OSC, RESET, ALE, MIO, REFREQ, COUNT] -> [RDY, MC1, RFC, RAS, MSEL, CAS, STATE ]) [clk, H , X , X , X , X ] -> [ H , H , L , H , L , H , 1: , X , X , L 0 ] -> [ H , H , L , H , L [clk, L , н, 1: , [clk, L , L , L , X , 0 ] -> [ H , L , L , H , L , н, 1: , L , L , Х 1 ] -> [ H , L , H , L , L , н, 1; [clk, L , [clk, , L , L , X 2 ] -> [ H , L , H , L , L , н, 1; L , 3 ] -> [ H , H , H , L , L , н, [clk, L , L , L , Х 1; , 4 ] -> [ H , H , H , L , L , H , [clk, L , L , H , X 1; , [clk, 5 ] -> [ H , H , L , L , L , н, L , H , L , Х 1; , [clk, L , H , L , Х 6 ] -> [ H , H , L , H , L 1: 2 [clk, L , H , L , X 7 ] -> [ H , H , L , H , L , H , ]; , , 8 ] -> [ H , H , L , H , L , H , 2 [clk, L , H , L , X 1: [clk, L , H , L , X , 9 ] -> [ H , H , L , H , L , H , ]; @page ``` ``` test_vectors ' RESET DURING REFRESH ' ([OSC, RESET, ALE, MIO, REFREQ, COUNT] -> [RDY, MC1, RFC, RAS, MSEL, CAS, STATE ]) , X ] -> [ H , H , L , H , L , H , , 0 ] -> [ H , H , L , H , L , H , [clk, H , X , X , X 1; L , X , X , L , L , X [clk, ]; 0 ] -> [H, L, L, H, L, H, [clk, 2 1; , Х ] -> [ H , L , H , L , L , H , [clk, L , L , L , 1 1; , 2 ] -> [ H , L , H , L , L , H , , , 3 ] -> [ H , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H , L , H [clk, L , L , L , L , [clk, H , X , X , Х 1; X ]; ``` end PSG\_EX3 ## Appendix B. CUPL™ Source and Simulation Files ``` /* CUPL (tm) TEMPLATE FOR THE TI PSG507 */ /* /* This file provides the PSG507 designer quick access to the information /* needed to write a CUPL source file. By copying this file and deleting /* this box from the new file a fill-in-the-blanks template will be left */ */ /* for use in creating a source file. /* */ /* 6-BIT COUNTER: The 6-bit counter is accessed through use of the PINNODE */ /* statement. The pinnode statement is used to assign */ /* variables to the internal node numbers. i.e. pinnode * / /* */ [33..38] = [C0..C5].CNT. These variables can then /* be used in the same manner as input pins. Using the /* field statement, i.e. field COUNTER = [CO..C5].CNT; /* allows an equation like O0 = COUNTER'd'3 # COUNTER'd'7; /* This equation causes the nonregistered output Q0 to be /* high only during counts 3 and 7. COUNTER CONTROLS: Clear and hold functions SCLRO, SCLRI, CNTHOLDO, /* and CNTHOLD1 are specified using the PINNODE /* statement. Any valid variable can be used as a node /* name, i.e. pinnode [39..42] = [CLR0, CLR1, HLD0, HLD1]; */ /* These variables can then be used in the same manner /* */ as an output pin. */ STATE REGISTERS: Buried registers are assigned using the NODE state- /* ment, i.e. node [PO..P7];. The actual registers /* used are chosen by software in the order specified. /* OUTPUT STRUCTURE: Each output can be defined as either registered or /* nonregistered. The structure assignment is automatic and is determined by usage. Q0.s = COUNTER'd'77; /* /* causes the QO output to remain registered while /* 00 = COUNTER'd'77; causes the Q0 output to be non- /* registered. When using nonregistered outputs CUPL /* will automatically program the associated reset fuse /* for each product term used as required in the PSG507 /* data sheet. */ ************* ``` ``` NAME xxxxx : PARTNO xxxxx : xx/xx/xx ; DATE REV XX; DESIGNER XXXXX : COMPANY XXXXX ; ASSEMBLY XXXXX ; LOCATION XXXXX ; /* */ . /* */ /* */ /* Allowable Target Device Types : TEXAS INTSRUMENTS PSG507 /** Inputs **/ pin 1 = CLK /* PSG's clock input ; /* pin 2 ; */ pin 3 ; /* */ /* pin /* pin 5 : /* pin 6 : pin 7 /* ; pin 17 /* input and/or output enable ; /* pin 18 ; /* pin 19 pin 20 /* /* */ pin 21 pin 22 /* */ /* pin 23 /** Outputs pin 8 pin 9 ; /* pin 10 ; /* pin 11 ; /* pin 13 ; pin 14 /* ; pin 15 /* pin 16 /** Node Declarations **/ /* BUILT-IN 6-BIT COUNTER pinnode [33..38] = [C0..5] ; pinnode 39 = SCLR0 /* COUNTER CLEAR - non registered */ ; /* COUNTER CLEAR - registered */ pinnode 40 = SCLR1 = CNTHOLDO /* COUNTER HOLD - non registered */ pinnode 41 /* COUNTER HOLD - registered */ pinnode 42 = CNTHOLD1 node [PO..P7] ; /* BURIED STATE REGISTERS */ /** Declarations and Intermediate Variable Definitions **/ /* 6-BIT COUNTER field COUNTER = [C5..0]; /** Logic Equations **/ /** End of File **/ ``` ``` Name PSG EX1: Partnò TIO001: Date 08/26/87; 02: Designer Schiele/Woolhiser; Texas Instruments/Personnal CAD Systems; Assembly None; Location None; /***************************** /* Waveform Generator */ /* */ /* This is the first example from "A Designer's Guide to the */ /* PSG507*, by R. Breuninger. In this example a waveform generator */ /* which generates three clocks, running at 15, 5, and 2.5MHz, is */ /* implemented for the PSG507 using CUPL. In this implementation /* the built-in counter feature of the PSG507 is utilized to divide */ /* a 30MHz master clock to generate the three output waveforms. The */ /* built-in counter is accessed by defining the variable list /* [CO..5] as PINNODE's and then using the list where ever the /* counter values are needed. The synchronous clear function, SCLRO */ /* is also accessed through use of the pinnode statement. /*************************** /* Allowable Target Device Types : TI PSG507 /** Inputs **/ /* 30MHz MASTER CLOCK pin 1 = PSG CLK; */ /** Outputs **/ = REF CLK; /* 15MHz REFERENCE CLOCK pin 8 /* 5MHz SYSTEM CLOCK = SYS CLK; pin 9 = PCLK; /* 2.5MHz PERIPHERAL CLOCK */ pin 10 pinnode [33..36] = [C0..3]; /* BUILT-IN COUNTER = SCLR0; /* COUNTER SYNCHRONOUS CLEAR pinnode 39 /** Declarations and Intermediate Variable Definitions **/ field COUNTER = [C3..0].CNT; /**[SYS CLK, PCLK, CO..3].CKMUX = !PSG CLK; **/ /** Logic Equations **/ REF CLK = !CO.CNT; SYS_CLK.r = COUNTER:'d'1 # COUNTER:'d'7; = COUNTER:'d'5 # COUNTER:'d'11; SYS CLK.s PCLK.r = COUNTER: 'd'5; PCLK.s = COUNTER: 'd'11; SCLR0 = COUNTER: 'd'11; /* The PSG507 has powerup clear of counter and registers. Six clocks */ */ /* are required after powerup for this design to initialize. This /*-design could be initialized after one clock by setting SYS CLK and /* PCLK high at COUNT 0. i.e. SYS_CLK.s = COUNTER:'d'0 # COUNTER:'d'5 /* # COUNTER:'d'11; and PCLK.s = COUNTER:'d'0 # COUNTER:'d'11; /** End of file **/ ``` ``` Name PSG EX1; Partno TI0001: 08/26/87; 02: Designer Schiele/Woolhiser; Company Texas Instruments/Personnal CAD Systems; Assembly None; Location None; /**************************** /* */ /* Waveform Generator */ /* */ /* CUPL simulation file for Example 1 from "A Designer's Guide to */ /* the PSG507". /* Allowable Target Device Types : TI PSG507 ORDER: PSG CLK, %7, REF_CLK, %9, SYS_CLK, %6, PCLK; BASE: DECIMAL; VECTORS: $msq" "; $msg" PSG_CLK REF_CLK SYS_CLK PCLK "; $msq" -----"; Ρ Х 0 0 0 Н Н Н /* 0 */ С /* 1 */ L Н H С Н L Н /* 2 */ /* 3 */ С L L H L H /* 4 */ С Н /* 5 */ С L L Ċ /* 6 */ Н H L Ċ L H /* 7 */ Č Н /* 8 */ L č /* 9 */ L L č /* 10 */ Н L L С /* 11 */ L L /* 0 */ Н Н Н ``` ``` PSG EX2; Name Partno TI0002; Date 08/26/87; Rev 02: Designer Schiele/Woolhiser; Company Texas Assembly None; Location None; Texas Instruments/Personal CAD Systems; /* Refresh Timer */ /* */ /* This is the second example from "A Designer's Guide to the PSG507", by */ /* R. Breuninger. In this example a dynamic memory refresh timer, which */ /* generates a refresh request every 15.4 uS, is implemented for the TI */ /* PSG507 using CUPL. In this implementation the built-in 6-bit counter */ /* is extended by using one of the buried state registers as the 7th bit. */ /* /*********************** /* Allowable Target Device Types : TI PSG507 /** Inputs **/ /* 5MHz SYSTEM CLOCK pin 1 = PSG CLK; /* SYNCHRONOUS RESET OR INITIALIZE pin 2 = RESET; = RFC; /* REFRESH COMPLETE pin 4 /** Outputs **/ /* REFRESH REQUEST pin 8 = REFREO; */ /** Node Declarations **/ /* BUILT-IN 6-BIT COUNTER pinnode [33..38] = [C0..5]; /* COUNTER CLEAR CONTROLS pinnode 39 = SCLR0; C6: /* EXTENSION TO 6-BIT COUNTER node /** Declarations and Intermediate Variable Definitions **/ field 6BIT = [C0..5].CNT; /* 6 BIT COUNTER /* FULL 7-BIT COUNTER field COUNTER = [6BIT,C6]; /** Logic Equations **/ = RFC # RESET; REFREQ.s = COUNTER: 'd'76 & !RESET; REFREO.r /* EXTEND BUILT-IN 6-BIT COUNTER BY ADDING A BURIED STATE REGISTER */ C6.s = COUNTER: 'd'63 & !RESET; = COUNTER: 'd'76 # RESET; C6.r /* BUILT-IN COUNTER CONTROL */ SCLR0 = COUNTER: 'd'76 # RESET; /** End of file **/ ``` ``` PSG EX2; Name Partno TI0002: Date 08/26/87; Rev 02: Designer Schiele/Woolhiser; Company Texas Instruments/Personal CAD Systems; Assembly None; Location None; /***************************** /* Refresh Timer /* /* CUPL simulation file for example 2 from "A Designer's Guide to the /* PSG507". This simulation file uses the $REPEAT directive to generate /* many of the test vectors in the counter sequence. /********************* /* Allowable Target Device Types : TI PSG507 ORDER: PSG CLK, %6, RESET, %4, RFC, %4, C6, %5, REFREQ; BASE: DECIMAL: VECTORS: $msa" ": Smsg" NORMAL REFRESH CYCLE WITH REFRESH COMPLETE SIGNAL": $msa" $msq" ----- -- OUTPUT-"; $msg" PSG CLK RESET RFC C6 REFREQ "; -----; /*COUNT*/ $msq" 1 X L H /* 0 */ С 0 Х Н /* 1 */ L $repeat 74; /*2-75 */ С 0 Х $msg "end repeat"; /* 76 */ С 0 0 H Н 0 /* 0 */ С 0 L L /* 1 */ /* 2 */ /* 3 */ /* 4 */ С 0 0 L L С 0 0 L L C 0 1 Н L С 0 Н $msa" Smsq" CHECK RESET FUNCTION AFTER REFREQ=L "; $msq" $msg" ----- -- OUTPUT-"; $msg" PSG CLK RESET RFC C6 REFREQ "; ----; /*COUNT*/ $msq" /* 0 */ Х 1 L H L /* 1 */ Х С 0 Н $repeat 74; 0 /*2-75 */ С X $msq "end repeat"; 0 0 H /* 76 */ С н C 0 0 /* 0 */ L L $repeat 29; /*1-30 */ С $msg "end repeat"; /* 31 */ С 0 0 L L C 0 /* 0 */ ``` 1 L H ``` Name PSG EX3: Partno TI0003: 08/26/87; Date 02; Rev Designer Schiele/Woolhiser; Texas Instruments/Personnal CAD Systems; Company Assembly None; Location None; /* Dynamic Memory Timing Controller */ /* /* This is the third example from "A Designer's Guide to the PSG507", by */ /* This is the third example itom a bessyled better timing controller, /* which generates the control signals (RDY, MC1, RFC, RAS, CAS, MSEL) /* necessary for accessing and refreshing dynamic memory, is implemented */ /* for the TI PSG507 using CUPL. /* Allowable Target Device Types : TI PSG507 /** Inputs **/ = REF_CLK; /* OSCILLATOR = RESET; /* RESET - INITIALIZE = ALE; /* ADDRESS LATCH ENABLE = MIO; /* MEMORY I/O PIN 1 PIN 2 */ PIN 3 PIN 4 = REFREQ; /* REFRESH REQUEST /** Outputs **/ /* READY /* MODE CONTROL /* REFRESH COMPLETE /* ROW ADDRESS STROBE /* MULTIPLEXER SELECT PIN 8 = RDY; = MC1; = MC1; = RFC; = RAS; PIN 9 PIN 10 */ */ PIN 11 = MSEL; PIN 13 PIN 14 /* COLUMN ADDRESS STROBE = CAS; /** Node Declarations **/ [PO..1]; /* BURIED STATE REGISTERS node */ node BRDY: /* BURIED READY SIGNAL */ /** Declarations and Intermediate Variable Definitions **/ field COUNTER = [C0..4].CNT; field STATE = [P1..0]; 'b'00 $define STO 'b'01 $define ST1 'b'10 Sdefine ST2 ``` ``` sequence STATE { present STO: /* INITIALIZE AND HOLD */ if (RESET) next STO: if (ALE & MIO & REFREO & !RESET) next ST1; if(!REFREQ & !RESET) next ST2; default next STO: present ST1: /* ACCESS CYCLE */ if (RESET) next STO: if (COUNTER: 'd'0) & !RESET next ST1 out !RAS; if (COUNTER:'d'1) & !RESET if (COUNTER:'d'2) & !RESET if (COUNTER:'d'9) & !RESET next ST1 out MSEL; next ST1 out !CAS; next STO out [RAS,!MSEL,CAS]; default next ST1; present ST2: /* REFRESH/ACCESS GRANT CYCLE */ if (RESET) next STO; if (COUNTER: 'd'0) & !RESET next ST2 out !MC1; next ST2 out [RFC, !RAS]; if(COUNTER:'d'1) & !RESET next ST2 out MC1; next ST2 out !RFC; next ST2 out RAS; if(COUNTER:'d'3) & !RESET if (COUNTER: 'd'5) & !RESET if (COUNTER: 'd'6) & !RESET if(COUNTER:'d'9) & BRDY next STO; if (COUNTER: 'd'10) & !RESET next ST2 out !RAS; if(COUNTER:'d'11) & !RESET next ST2 out [BRDY, MSEL]; if (COUNTER: 'd'12) & !RESET next ST2 out [RDY,!CAS]; if (COUNTER: 'd'19) next STO out [RAS,!MSEL,CAS]; default next ST2; } append BRDY.r = STATE:ST2 & ALE & MIO & !RESET: append RDY.r = STATE: ST2 & ALE & MIO & !RESET; /* BUILT-IN COUNTER CONTROL EQUATIONS, WRITTEN */ /* OUTSIDE THE STATE MACHINE FOR CLARITY. */ = RESET /* Clear counter on RESET */ # STATE:ST1 & COUNTER:'d'9 /* and transitions to STO.*/ # STATE:ST2 & COUNTER:'d'9 & BRDY # STATE:ST2 & COUNTER:'d'19; /* Set count hold while CNTHOLD1.s = RESET # STATE:ST1 & COUNTER:'d'9 /* clearing the counter. # STATE:ST2 & COUNTER:'d'9 & BRDY # STATE:ST2 & COUNTER:'d'19; CNTHOLD1.r = STATE:STO & ALE & MIO & REFREQ & !RESET /* Reset count hold # STATE:STO & !REFREQ & !RESET; /* on transition to ST1,2 */ APPEND BRDY.s = RESET; APPEND RAS.s = RESET; APPEND P1.r = RESET; APPEND RDY.s = RESET; APPEND CAS.s = RESET; APPEND MSEL.r = RESET; APPEND MC1.s = RESET: APPEND PO.r = RESET: APPEND RFC.r = RESET; /** End of file **/ ``` ``` Name PSG EX3: TI0003; Partno 08/26/87; Date 02; Rev Designer Schiele/Woolhiser; Company Texas Instruments/Personnal CAD Systems; Assembly None; Location None: /* Dynamic Memory Timing Controller */ /* /* CUPL simulation file for Example 3 from "A Designer's Guide to the */ /* Allowable Target Device Types : TI PSG507 ORDER: REF CLK, %4, RESET, %4, ALE, %3, MIO, %4, REFREQ, %9, RDY, %3, MC1, %3, RFC, %3, RAS, %3, MSEL, %4, CAS, %3, STATE; BASE: DECIMAL; VECTORS: $msq" $msa" Smsg"ACCESS TIMING CYCLE "; $msq" ۳; $msq" ----- INPUT ----- ----- OUTPUT ----- "; RDY MC1 RFC RAS MSEL CAS STATE "; $msq" CLK RESET ALE MIO REFREQ $msg" ______ пОп /*RESET*/ С Н Н 101 н н Н С 0 0 1 1 L L Н H L "1" С 0 1 1 1 н н L Н х С 0 х х н н L L m1 m L Н х х х н н L H "1" С 0 L Н х х L H n1 n С 0 Х н н L L L H X #1# С 0 X X н н L L С 0 Х x x н н L H "1" L L С 0 x x x HHLLH L n1n С 0 x x x HHLLH "1" L С 0 X X X п1 п HHLLH L "1" С Х х х H H L L H 0 L "0" С 0 Х х х H H L H L Н "0" С н ۳; $msq" $msg"REFRESH WITH ACCESS FOLLOWING "; $msq" $msq" ----- INPUT ----- ----- OUTPUT ----- "; CLK RESET ALE MIO REFREO RDY MC1 RFC RAS MSEL CAS STATE ": $msq" $msg" /*RESET*/ C Н Н L H #0# 1 Н L X 0 H L H "2" С 0 X н н L С 0 0 0 X H L H "2" H L L С 0 0 0 X H L H L L H #2# "2" С 0 0 0 X H L H L L H Н *2* n x H H H L ``` ``` С "2" 1 1 Х L H L С 0 Х Х Х L Н L L L "2" С 0 Х Х X L Н L Н L "2" С 0 X Х X L Н L Н L #2# "2" С 0 х х Х L Н L Н L Н С 0 x x х L Н L Н п2п L Н С 0 х х х L Н L L L Н "2" С 0 \mathbf{x} - \mathbf{x} Х L Н L Н "2" L Н 0 H С 0 х х н L L н L #2# С 0 0 Х х Н Н L L Н L "2" С 0 0 Х Х Н н L 1121 T. Н L L С 0 0 х х Н Н #2# L Н L С 0 0 х Х Н Н L Н п2п L L Н С 0 0 Х Х Н Н L "2" L L L С 0 0 Х Х Н Н L Н L "2" С 0 0 X Х Н Н L "0" ۳; $msq" ۳; $msg" $msq" REFRESH WITHOUT ACCESS FOLLOWING "; $msg* $msq" ----- OUTPUT ----- "; ----- INPUT ----- $msg" RDY MC1 RFC RAS MSEL CAS STATE "; CLK RESET ALE MIO REFREQ ------ $msg" С Х Н m () m /*RESET*/ 1 Х L Н Н Н С 0 х х 0 Н L Н "2" Н L Н С 0 0 "2" 0 X Н L L H L Н С 0 0 Х п2п 0 H L H L L Н С 0 0 0 X Н H L "2" L L π2π С 0 0 0 Х Н н H L L С 0 0 1 X н н H L L "2" π2π С 0 1 0 Х н н LLL "2" С 0 1 0 Х HHLHL "2" С 0 H H L H L 0 Х "2" С 0 1 0 Х H H L H L H "0" С 1 0 Х H H L H L H π; $msq" $msq" $msg" RESET DURING REFRESH"; $msg" ----- INPUT ----- ----- OUTPUT ----- "; $msq" CLK RESET ALE MIO REFREQ RDY MC1 RFC RAS MSEL CAS STATE "; $msg" $msg" /*RESET*/ С н L н mOm Х Х Х Н Н L Н L "2" С 0 Х 0 Н L Н н Х L "2" С 0 0 Х L Н Н 0 Н L 0 L Ĺ "2" С 0 0 Х Н L Н Н "2" L С 0 0 0 Х Н L Н L Н "0" 1 Х Х Х Н H L H L Н ``` Н # System Solutions for Static Column Decode Robert K. Breuninger, Loren Schiele, and Joshua K. Peprah #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes in the devices or the device specifications identified in this publication without notice. TI advises its customers to obtain the latest version of device specifications to verify, before placing orders, that the information being relied upon by the customer is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems such testing necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. In the absence of written agreement to the contrary, TI assumes no liability for TI applications assistance, customer's product design, or infringement of patents or copyrights of third parties by or arising from use of semiconductor devices described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor devices might be or are used. Copyright © 1987, Texas Instruments Incorporated # **Contents** | Title | Page | |-----------------------------------|-------| | INTRODUCTION | 3-129 | | STATIC COLUMN DECODE | 3-129 | | TYPICAL MEMORY CONTROLLER | 3-131 | | TIMING CONTROLLER DETAILS | 3-131 | | NORMAL ACCESS SEQUENCE | 3-133 | | HIGH-SPEED ACCESS SEQUENCE | 3-133 | | EXTENDED ACCESS SEQUENCE | 3-134 | | NORMAL/EXTENDED REFRESH SEQUENCES | 3-134 | | SOFTWARE SUPPORT | 3-138 | | SUMMARY | 3-138 | | | | | Appendixes | | | ••• | 2 120 | | A ABEL™ Files | | | B CUPL™ Files | 3-145 | ABEL is a trademark of DATA I/O CUPL is a trademark of Personal CAD Systems, Inc. # List of Illustrations | Figure | Title | Page | |--------|-------------------------------------------------|-------| | 1 | Static Column Decode Mode Read Cycle Timing | 3-129 | | 2 | 68020/6301 Static Column Memory Controller | 3-130 | | 3 | ALS6310 Static Column/Page Mode Access Detector | 3-131 | | 4 | Timing Controller Flowchart | 3-132 | | 5 | Normal Access Cycle | 3-133 | | 6 | High-Speed Access Cycle | 3-134 | | 7 | Extended Access Cycle | 3-135 | | 8 | Normal Refresh/Access Grant Cycle | 3-136 | | 9 | Extended Refresh Cycle | 3-137 | #### INTRODUCTION The new 32-bit microprocessors are capable of addressing 4G bytes of physical memory and typically feature clock frequencies greater than 16 Mhz. However, clock speed alone does not guarantee increased system performance: if the processor must wait for data, then memory bandwidth will be the limiting factor. This situation exists between today's microprocessors and the access times of affordable DRAMs. One solution to optimizing system performance is to mix and match memory, using lower cost dynamic RAM in conjunction with fast, more expensive static RAM caches. However, this approach is only attractive to high end systems where cost and board space is a less significant factor. Another approach to improving system performance is to utilize the new accessing modes available on certain 1 meg DRAMs, such as static column decode. This method does not improve system performance as much as caches, but it does involve less hardware, resulting in lower system cost. This approach can also be used in systems already using caches, further improving system performance. This application note describes the theory of using static column decode and also describes how it might be implemented in a typical system. In addition, it highlights three new products from Texas Instruments. The SN74ALS6300 "Selectable Refresh Timer", the SN74ALS6310 "Static Column Access Detector", and the TIBPSG507 "Programmable Sequence Generator". #### STATIC COLUMN DECODE The TMS4C1027 is a 1,048,576-bit $\times$ 1 dynamic RAM featuring static column decode. Static column decode allows high-speed read and write operations by reducing the number of required signal setup, hold, and transition timings. This is achieved by first strobing the row and column addresses in the normal manner by taking $\overline{RAS}$ and $\overline{CAS}$ low. If $\overline{RAS}$ and $\overline{CAS}$ are kept low, new data can be accessed by simply changing the column addresses, assuming the new address is in the same row. If the new address is not in the same row, then a normal access cycle must be performed. Figure 1 is a timing diagram taken from the TMS4C1027 datasheet showing static column decode mode read cycle timing. If the assumption is made that the majority of memory references tend to be sequential, which is a similar assumption made when using caches, then it is logical to assume that a large percentage of memory accesses will be within the same row. The trick is how to implement a timing controller which will take full advantage of the static column mode of operation. Figure 1. Static Column Decode Mode Read Cycle Timing Figure 2. 68020 Static Column Memory Controller #### TYPICAL MEMORY CONTROLLER Figure 2 shows a block diagram of a memory system utilizing static column decode. The ALS6310 is a new circuit offered by Texas Instruments which detects if the present row being accessed is the same as last row accessed. This is the fundamental requirement for implementing static column decode. Note that the row addresses from the 68020 are used as the most significant bits (A10-A19) and the column addresses are used as the least significant bits (A0-A9). Figure 3 shows a block diagram of the ALS6310. In circuit operation, when address strobe (AS) from the 68020 is taken low, the present row (A10-A19) and bank address (B0, B1) is clocked into the first register of the ALS6310. The previous bank and row address, stored in the first register, is clocked into the second register at the same time. The two addresses are then compared to see if they are equal. If they are equal, the high speed access output (HSA) will be logically low. If not, HSA will be high. The function of the PSG507 is to generate the required memory timing control signals (RAS, CAS, etc.) for the ALS6301 dynamic memory controller. The ALS6301 is responsible for multiplexing row and column addresses into DRAM. The ALS6301 is also capable of driving 4 banks of 1M-byte memory. Supporting the PSG507 is the ALS6300 refresh timer. This device is responsible for generating a refresh request signal ( $\overline{REFREQ}$ ) every 15.5 $\mu s$ . The input select lines are hardwired to match the microprocessor clock frequency. The refresh complete input ( $\overline{RFC}$ ), resets the $\overline{REFREQ}$ signal after the timing controller completes the refresh cycle. #### TIMING CONTROLLER DETAILS Figure 4 shows a typical flow chart for implementing static column decode. As stated before, the PSG507 is responsible for implementing the flow chart shown in Figure 4. A breakdown of this flow chart reveals 9 states (ST0-ST8), associated with 5 different sequences. States ST0, ST1, ST3, and ST4 are holding and transition states, leading into the various sequences. The five possible sequences are listed below. ST2 Normal Access Sequence ST5 Extended Access Sequence ST6 High-Speed Access Sequence ST7 Normal Refresh Sequence ST8 Extended Refresh Sequence Notice that the $\overline{\text{HSA}}$ signal from the ALS6310 decides if the timing controller will execute ST5, the Extended Access Sequence, or ST6, the High-Speed Access Sequence. A brief description of each sequence follows. Figure 3. ALS6310 Static Column Page Mode Access Detector Figure 4. Timing Controller Flowchart ### NORMAL ACCESS SEQUENCE The normal access sequence is shown in Figure 5. This sequence begins by executing a normal RAS/CAS cycle. Notice that a wait state of one clock cycle is needed to guarantee that data is valid for the 68020. This is the problem mentioned in the introduction; if all access cycles had to be performed in this manner, then the processor would face a wait state every access cycle. As will be shown later, this wait state can be eliminated if the next address is from the same row. Notice also, at the end of this sequence, the $\overline{RAS}$ and $\overline{CAS}$ output signals are left active low. Here we are making the assumption that the next access cycle will be a high-speed access. We will not know if this assumption is true until the next address is presented by the 68020. At that time, the ALS6310 will signal the timing controller if it can execute a high-speed access. #### HIGH-SPEED ACCESS SEQUENCE For a high-speed access sequence to be executed, two conditions must be met. The $\overline{RAS}$ and $\overline{CAS}$ inputs must already be low, and secondly, the static column access detector must be indicating the present row is the same as the last row ( $\overline{HSA} = L$ ). The bank addresses must also be unchanged as detected by the ALS6310. Figure 6 shows the timing diagram for the high-speed access sequence. Notice that no wait states are required. If the assumption is made that the majority of memory references are sequential, then this sequence will be the one typically used. In other words, this sequence is similar to accessing data from a static RAM, or just like taking data from cache. Figure 5. Normal Access Cycle Figure 6. High-Speed Access Cycle #### EXTENDED ACCESS SEQUENCE The extended access sequence is executed if the ALS6310 detects a difference between the present, and last row addresses.. This cycle is called extended because $\overline{RAS}$ and $\overline{CAS}$ are presently low and both must be brought high to strobe in the new row and column addresses. The precharge time of the DRAM has to be met before taking $\overline{RAS}$ and $\overline{CAS}$ low. From the timing diagram in Figure 7, it can be seen that wait states of three clock cycles are generated when executing this timing sequence. In systems where sequential data is not the general rule, it would be more efficient to execute only normal access sequences, since this generates fewer wait states. The system designer must understand what type of memory accesses will be used. For example, the designer may want only to enter the high-speed access portion of the flow chart when the system is performing DMA access cycles. #### NORMAL/EXTENDED REFRESH SEQUENCES Figures 8 and 9 show the timing diagrams for the normal and extended refresh sequences. The refresh sequence selected is a function of the present condition of RAS and CAS. If RAS and CAS are presently low, an extended refresh cycle is performed. If RAS and CAS are presently high, a normal refresh cycle is executed. At the end of each refresh sequence, the controller checks to see if an access request has been generated. If there has been an access request, the controller will perform an access grant sequence at the end of the refresh cycle before returning to normal process flow. Referring back to Figure 1, there is a maximum time that $\overline{RAS}$ and $\overline{CAS}$ can be held low, $t_w(RL)P$ . For the TMS4C1027, $t_w(RL)P$ must not exceed 100 $\mu$ s. Since our refresh timer forces a refresh cycle every 15.5 $\mu$ s, $t_w(RL)P$ cannot be violated. If the designer chooses to use a different refresh scheme, then $t_w(RL)P$ must be considered. Figure 7. Extended Access Cycle Figure 8. Normal Refresh/Access Grant Cycle Figure 9. Extended Refresh Cycle # SOFTWARE SUPPORT The PSG507 is supported by two software packages. CUPL which was created by and is supported by Assisted Technologies, a division of Personal CAD Systems Inc. and ABEL which was created by and is supported by FutureNet a division of Data I/O Corp. Both of these software packages have been used to reduce equations and to generate the fusemap necessary to program the PSG507. Appendices A and B show the ABEL™ and CUPL™ source files for the described static column memory timing controller are attached to assist the designer in programming the PSG507. Since only 54% (43 out of 80) of the PG507's product terms were used in this design, it will be easy to modify or add to the sequences used to meet specific system requirements. For detailed information on designing with the PSG507 see "A Designer's Guide to the PSG507" application report. #### SUMMARY Static column decode offers the system designer a method for improving system performance in applications where the microprocessor can outperform conventional DRAM access times. By utilizing the ALS6310 "Static Column Access Detector", the ALS6300 "Refresh Timer", and the TIBPSG507 "Programmable Sequence Generator" a high performance memory timing controller can be easily developed to take full advantage of static column decode. #### APPENDIX A ``` module SCDECODE title 'ABEL EXAMPLE FOR THE STATIC COLUMN DECODER JOSH PEPRAH, TEXAS INSTRUMENTS, OCT 29, 1987' DECODE device 'F507': " Input pin assignments 0SC pin " OSCILLATOR " SYSTEM RESET - WHEN LOW RESET pin 2; " IO/MEMORY - MEMORY ACCESS A22 pin 3; " READ / WRITE ENABLE RW pin 4; " REFRESH REQUEST REFREO pin 5; AS pin 6; " ADDR STROBE - ACCESS REO pin 7; " HIGH SPEED ACCESS HSA SYSCLK pin 17; " SYSTEM CLOCK - (OSC/2) " Output pin and node assignments pin 8; RFC r node 47; " REFRESH COMPLETE RASI pin 9; RASI r node 48; " ROW ADDRESS STROBE pin 10; MSEL r node 49; MSEL " MULTIPLEXER SELECT CASI pin 11; CASI r node 50; " COLUMN ADDRESS STROBE MC1 pin 13; MC1 r node 51; " MODE CONTROL pin 14; W r node 52: " WRITE pin 15; DSACK r node 53; " DATA STROBE ACKNOWLEDGE DSACK " Internal counter bits & control, and state reg - node declarations C0, C1, C2, C3, C4, C5 node 55, 56, 57, 58, 59, 60; SCLRO node 25; CNTHOLDO node 28; CNTHOLD1 node 29; CNTHOLD1 r node 30; " COUNT/HOLD CONTROL REGISTER " Buried state registers - node declarations P0 node 31; PO r node 39; " STATE REGISTER node 32: P1 r node 40: " STATE REGISTER P1 " STATE REGISTER P2 node 33; P2 r node 41; node 34; P3 r node 42; " STATE REGISTER P3 AGREQ node 35; AGREQ r node 43; " ACCESS GRANT REQUEST STATUS REGISTER " Set notation is used to represent control, buried state, and output " registers. This is done to simplify the equations. The following " sets are in the form; register name = [set input, reset input]. Note " that the ouput register pin name specifies the set input. RFC = [RFC, RFC r]; RASI_ = [RASI, RASI r]; MSEL = [MSEL, MSEL r]; CASI = [CASI, CASI r]; MC1 = [MC1, MC1 r]; = [W, W r]; = [DSACK, DSACK r]; DSACK AGREQ = [AGREQ, AGREQ r]; ``` ``` " Intermediate declarations for simplification. " The sets 'high' and 'low' are used to set or reset the S/R " registers. Example: RASI := high & RESET; will cause pin 9 " to go high on the next clock edge if input pin 6 is high. = [ 1, 0]; high low = [0, 1]; = [C3, C2, C1, C0]; COUNT " STATE REGISTER SET DEFINED STATE = [P3, P2, P1, P0]; H_{L}L_{C}L_{K}X = 1, 0, .C., .X.; equations enable RFC = 1; "outputs always enabled, pin 17 is only an input " Initialization when RESET is low [RASI,CASI,RFC,W,AGREO,DSACK,MC1,SCLRO] := !RESET; [MSEL r, PO r, P1 r, P2 r, P3 r] := !RESET; " Counter controls defined SCLR0 = !RESET # (STATE ==2) & (COUNT==5) # (STATE ==4) & (COUNT==0) & A22 # (STATE ==5) & (COUNT==10) # (STATE ==6) & (COUNT==4) # (STATE ==7) & (COUNT==6) & (A22 # AGREQ) # (STATE ==7) & (COUNT==14) # (STATE == 8) & (COUNT== 3); CNTHOLD1 := !RESET # (STATE ==2) & (COUNT==5) # (STATE ==4) & (COUNT==0) & A22 # (STATE ==5) & (COUNT==10) # (STATE ==6) & (COUNT==4) # (STATE == 7) & (COUNT == 6) & (A22 # AGREQ) # (STATE ==7) & (COUNT==14) # (STATE ==8) & (COUNT==3); CNTHOLD1 r := (STATE ==0) & !REFREQ & RESET # (STATE ==1) & !A22 & RESET # (STATE ==3) & !REFREQ & RESET # (STATE == 3) & REFREQ & AS & SYSCLK & RESET; " Execution of access and refresh sequences state diagram STATE State 0: " NEXT " STATE case !RESET : 0; REFREO & (!AS # !SYSCLK) : 0: REFREQ & AS & SYSCLK & RESET : 1; !REFREO & RESET : 7; endcase; ``` ``` " NORMAL ACCESS CYCLE " NEXT State 1: " STATE (COUNT==0) & !A22 : 2; (COUNT==0) & A22 : 0; endcase; State 2: RASI := (COUNT==0) & low & RESET; MSEL := (COUNT==1) & high; CASI := (COUNT==2) & low & RESET; DSACK := (COUNT==2) & low & RESET; W := (COUNT==3) & low & RESET; W := (COUNT==5) & high; DSACK := (COUNT==5) & high; if (COUNT==5) then 3 else 2; "HOLDING STATE State 3: " NEXT " STATE case (!AS # !SYSCLK) & REFREQ & RESET : 3; REFREQ & AS & SYSCLK & RESET : 4; !REFREO & RESET : 8; endcase; State 4: CASI := (COUNT==0) & high & A22; RASI := (COUNT==0) & high & A22; MSEL := (COUNT==0) & low & A22; RASI := (COUNT==1) & high & HSA; DSACK := (COUNT==1) & low & !HSA; MSEL := (COUNT==1) & low & HSA; CASI := (COUNT==1) & high & HSA; " NEXT " STATE case (COUNT==0) & A22 & RESET : 0; (COUNT==0) & !A22 & RESET : 4; (COUNT==1) & HSA & RESET : 5; (COUNT==1) & !HSA & RESET : 6; endcase; "EXTENDED ACCESS CYCLE State 5: ``` RASI\_ := (COUNT==5) & low & RESET; MSEL := (COUNT==6) & high & RESET; CASI\_ := (COUNT==7) & low & RESET; DSACK := (COUNT==7) & low & RESET; DSACK := (COUNT==10) & high; W\_ := (COUNT==8) & low & RESET; W := (COUNT==10) & high; if (COUNT==10) & RESET then 3 else 5; # 3-141 ``` "HIGH SPEED ACCESS State 6: ``` ``` W := (COUNT==2) & low & RESET; W := (COUNT==4) & high; DSACK := (COUNT==4) & high; if (COUNT==4) then 3 else 6; ``` "NORMAL REFRESH CYCLE State 7: ``` AGREO := AS & low & RESET: MC1 := (COUNT==0) & low & RESET; RASI := (COUNT==1) & low & RESET; RFC := (COUNT==3) & low & RESET; RFC := (COUNT==5) & high; RASI := (COUNT==5) & high; MC1 := (COUNT==6) & high; RASI := (COUNT==9) & low & RESET; MSEL := (COUNT==10) & high & RESET: CASI := (COUNT==11) & low & RESET; DSACK := (COUNT==11) & low & RESET; W := (COUNT==12) & low & RESET; W := (COUNT==14) & high; DSACK := (COUNT==14) & high; if (COUNT==6) & (A22 # AGREQ) then 0 else 7; if (COUNT==14) then 3 else 7; ``` "EXTENDED REFRESH CYCLE State 8: ``` RASI := (COUNT==1) & high; MSEL := (COUNT==1) & low; CASI := (COUNT==1) & high; if (COUNT==3) then 7 else 8; ``` test vectors 'NORMAL ACCESS CYCLE' ``` ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE]) , X, X , X , X ] -> [ H , H , L , H , H , H , O [clk, L , X , X, X 1: [clk, H , X , X, H , L, X , X , O ] -> [ H , H , L , H , H , H , O 1; [clk, H , X , X, H , H, X , H , O ] -> [H , H , L , H , H , H , 1 1; ſclk, H , L , X, X , X, X , X , O ] -> [ H , H , L , H , H , H , 2 1; fclk. H , X , X, X , X, X , X , O ] -> [ H , L , L , H , H , H , L , 2 1; , X, X , X , 1 ] -> [ H , L , H , H , H , H , H , 2 [clk, H , X , X, X ]; H , X , X, X , X, X , X , 2 ] -> [ H , L , H , L , H , H , L , 2 [clk, 1: [clk, H , X , X, X , X, X , X , 3 ] -> [ H , L , H , L , H , L , 2 1; H , X , X, X , X, X , X , 4 ] -> [ H , L , H , L , H , L , 2 [clk, ]; fclk. H , X , X, X , X, X , X , 5 ] -> [ H , L , H , L , H , H , H , 3 1; test vectors 'HOLDING STATE 4 WITH EXTENDED ACCESS REQUEST' ``` ``` ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE]) [clk, н , н , х, н , H, X , H , O ] -> [ H , L , H , L , H , H , 4 ]; , X, X , X , O ] -> [ H , L , H , L , H ,H , H , 4 clk, H , L , X, X ]; , X, H, X, 1] -> [H, H, L, H, H, H, 5 [clk, H , X , X, X 1: ``` ``` test vectors 'EXTENDED ACCESS' ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE ]) [clk, H , X , X, X , X, X , X , 2 ] -> [H , H , L , H , H , H , 5 H , X , X, X , X, X , fclk. X , 3 ] -> [ H , H , L , H , H , H , 1; clk. H , X , X, X , X, X, х, 4 ] -> [ H , H , L , H , H , H , 1; H , X , X, X 5 ] -> [ H , L , L , H , H , H , H , fclk, , X, X, х. 1; felk. H , X , X, X , X, X , Χ, 6] -> [H, L, H, H, H, H, H, 5 1; iclk. H , X , X, X , X, X , X , 7 ] -> [ H , L , H , L , H , H , L , 5 1; , X, X , X , 8 ] -> [ H , L , H , L , H , L , 5 H , X , X, X fclk, 1; [clk, H , X , X, X , X, X , X , 9 ] -> [ H , L , H , L , H , L , L , 1; [clk, H , X , X, X , X, X , X , 10 ] -> [ H , L , H , L , H , H , 3 1: test vectors 'HOLDING STATE 4 WITH HIGH SPEED ACCESS REQUEST' ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE ]) H , H , X, H , H, X , H , O ] -> [ H , L , H , L , H , H , 4 1; [clk, H , L , X, X , X, X , X , 0 ] -> [ H , L , H , L , H , H , 4 1: iclk. H , L , X, X , X, L, X, 1 ] -> [H, L, H, L, H, H, L, 6 1: test vectors 'HIGH SPEED ACCESS' ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE ]) [clk, H , X , X, X , X, X , X , 2 ] -> [ H , L , H , L , H , L , L , 1: , X, X , X , 3 ] -> [ H , L , H , L , H , L , fclk. H , X , X, X 1; íclk. H , X , X, X , X, X , X , 4 ] -> [ H , L , H , L , H , H , 3 1; test vectors 'NON-MEMORY ACCESS FOLLOWED BY REFRESH REQUEST' ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE ]) [clk, H , H , X, H , H, X , H , O ] -> [H , L , H , L , H , H , 1: fclk. H , H , X, X , X, X , X , 0 ] -> [ H , H , L , H , H , H , 0 1; iclk. H , X , X, H , L, X, X , 0 ] -> [ H , H , L , H , H , H , 0 1; H , X , X, H , X, X , L , O ] -> [ H , H , L , H , H , H , O fclk, 1; fclk. H , X , X, L , X, X , X , 0 ] -> [ H , H , L , H , H , H , 7 1: test vectors 'NORMAL REFRESH CYCLE' ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE ]) ſclk, H , X , X, X , L, X , X , O ] -> [H , H , L , H , L , H , T , H , T 1: iclk, H , X , X, X , L, X , X , 1 ] -> [ H , L , L , H , L , H , 7 1; [clk, H , X , X, X , L, X, X , 2 ] -> [ H , L , L , H , L , H , L , H , 7 1; [clk, H , X , X, X X , 3 ] -> [ L , L , L , H , L , H , L , L, X, 1: (clk. H , X , X, X , L, X, X , 4 ] -> [L , L , H , L , H , T , H , 7 ]; (clk, H , X , X, H , L, X , X , 5 ] -> [ H , H , L , H , L , H , T , H , 7 1; [clk, H , X , X, X , L, X , X , 6 ] -> [ H , H , L , H , H , H , O 1; ``` ``` test vectors 'NORMAL REFRESH CYCLE FOLLOWED BY ACCESS GRANT REQUEST' (IOSC, RESET, A22, RW, REFREO, AS, HSA, SYSCLK, COUNT) -> (RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE )) , X, X, X, X, 0 \rightarrow H, [clk, H , X , X, L H , L , H , H , H , H [clk, H , X , X, X X , 0 \} \rightarrow [H , H, L, H , L ,H, H 7 , L, X, 1; 7 [clk, H , X , X, X , L, X, X , 1 ] \rightarrow [ H , L, L, H , L , H , H 1; X , 2 ] \rightarrow [ H , [clk, H , X , X, X , H, X, L, L, H, L,H, H 7 1; [clk, H , X , X, X , H, X , X , 3 ] \rightarrow [L, L, L, H, L,H, H 7 1; [clk, H , X , X, X , L, X, X , 4 ] \rightarrow [L, L, L, H, L,H, H 1; [clk, H , L , X, H , L, X, X , 5 ] \rightarrow { H , H , L , H , L , H , H 7 ]; X , 6 ] \rightarrow [H, 7 [clk, H , L , X, X , L, X, H , L , H , H , H , H 1; [clk, H , L , X, X , 7 ] \rightarrow [ H , H , L , H , H , H , H 7 X , L, X, 1; , L, X , X , 8 ] -> [ H , [clk, H , L , X, X H , L , H , H , H , H 7 1; , L, L, H, H, H, H , L, X , X , 9 ] -> [ H , [clk, H , L , X, X 1; , L, X , X , 10 ] -> [ H , [clk, H , L , X, X L, H, H, H, H, H 7 1; , , L, X , X , 11 ] -> [ H , L, H, L, H, H, L 7 [clk, H , L , X, X 1; , fclk. H , L , X, X , L, X, X , 12 ] -> [ H , L, H, L, H, L, L 7 1: [clk, H , L , X, X , L, X , X , 13 ] -> [ H , L, H, L, H,L, L 7 1; L, H, L, H, H, H 3 [clk, H , L , X, X , L, X , X , 14 ] -> [ H , 1; test vectors 'HOLDING STATE 3 WITH EXTENDED REFRESH REQUEST' ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE]) [clk, H , X , X, H , X, X , L , O ] -> [ H , L , H , L , H , H , 3 1; H , X , X, H , L, X , X , 0 ] -> [ H , L , H , L , H , H , 3 clk, 1; fclk. H , X , X, L , X, X , X , 0 ] -> [ H , L , H , L , H , H , 8 1: test vectors 'EXTENDED REFRESH CYCLE' ([OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT] -> [RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE]) , X, X , X , O ] -> [ H , L , H , L , H , H , 8 [clk, H , X , X, X ]; [clk, H , X , X, X , X, X , X , 1 ] -> [ H , H , L , H , H , H , 8 1; [clk, H , X , X, X , X, X , X , 2 ] -> [ H , H , L , H , H , H , 8 ]; H , X , X, X , X, X , X , 3 ] -> [ H , H , L , H , H , H , 7 (clk, ]; ``` end SCDECODE #### APPENDIX B ``` SCDECODE: NAME PARTNO T10004: DATE 05/07/87 ; REV 01: DESIGNER Breuninger/Peprah; COMPANY Texas Instruments: ASSEMBLY None: LOCATION Dallas: / * Static Column Decode /* /* This is an example of how the PSG507 can be used to generate the /* required memory timing control signals (RAS, CAS, MSEL etc) for static /* column decode implementation using the ALS6301, ALS6310 and the ALS630 /* ALS6300, in a system environment. /* /× Allowable Target Device Types: TEXAS INTSRUMENTS PSG507 /** inputs **/ pin l = 0SC /* Oscillator pin 2 = RESET /* System Reset - when low ; /* IO/!M - Memory access /* Read / Write Enable /* Refresh Request pin 3 ; = A22 pin 4 = RW = REFREQ ; pin 5 pin 6 = AS /* Addr Strobe - access request * / ; pin 7 = HSA /* High Speed Access */ ; = SYSCLK ; pin 18 /* System Clock - (OSC/2) /** Outputs **/ pin 8 = RFC /* Refresh Complete pin 9 = RASI /* Row Address Strobe pin 10 = MSEL : /* Multiplexer Select pin 11 = CASI /* Column Address Strobe = MC1 pin 13 /* Mode Control */ pin 14 = W /* Write */ */ pin 15 = DSACK /* Data Strobe Acknowledge /** Node Declarations **/ /* Built-in 6-Bit counter /* Counter Cclear- non registered /* Counter Hold - non registered /* Counter Hold - registered pinnode [33...38] = [0...5]; pinnode 39 = SCLRO ; = CNTHOLDO ; pinnode 41 pinnode 42 = CNTHOLD1 : node [P3..0] ; /* Buried State Registers node AGREQ ; /* Access Grant Request ``` ``` /** Declarations and Intermediate Variable Definition **/ = fC5..0) ; field COUNT field STATE = [P3..0] ; $define STO 'b'0000 $define STI 'h'0001 $define ST2 'b'0010 $define ST3 'b'0011 $define ST4 'b'0100 $define ST5 'b'0101 $define ST6 'b'0110 $define ST7 'b'0111 $define ST8 'b'1000 /* BUILT-IN COUNTER CONTROL EQUATIONS */ SCLRO = !RESET /* Clear counter when RESET is low # ST2 & COUNT: 'd'5 /* and during transitions at the end /* the indicated states and counts. # ST4 & COUNT: 'd'0 /* # ST5 & COUNT: 'd'10 /* # ST6 & COUNT: 'd'4 # ST7 & COUNT: 'd'6 & (A22 & AGREQ) /* # ST7 & COUNT: 'd'14 # ST8 & COUNT: 'd'3: /* */ CNTHOLDI.s = !RESET /* Set count hold while clearing # ST2 & COUNT: 'd'5 /* the counters accordingly. # ST4 & COUNT: 'd'0 /* # ST5 & COUNT: 'd'10 1. # ST6 & COUNT: 'd'4 /* # ST7 & COUNT: 'd'6 & (A22 & AGREQ) /* # ST7 & COUNT: 'd'14 /* # ST8 & COUNT: 'd'3; /* CNTHOLDI.r = STO & !REFREQ & RESET /* Reset count hold on transition to ST7 */ /* Reset count hold on transition to ST2 */ # ST1 & !A22 & RESET # ST3 & !REFREO & RESET /* Reset count hold on transition to ST8 */ # ST3 & REFREQ & AS /* Reset count hold on transition to ST4 */ & SYSCLK & RESET: /** State Machine Equations **/ sequence STATE ( present STO: if(REFREQ & (!AS # !SYSCLK)) next STO: if(REFREQ & AS & SYSCLK & RESET) next STI: if(!REFREO & RESET) next ST7: default next STO; present STI: if(COUNT:'d'0 & !A22) next ST2; next STO; if(COUNT:'d'0 & A22) next STI; default present ST2: /* NORMAL ACCESS CYCLE */ if(COUNT:'d'0) & RESET next ST2 out !RASI: if(COUNT:'d'1) next ST2 out #SEL; next ST2 out [!CASI,!DSACK]; if(COUNT:'d'2) & RESET if(COUNT:'d'3) & RESET next ST2 out !W: if(COUNT:'d'5) next ST3 out [W,DSACK]; default next ST2; ``` ``` present ST3: /* HOLDING STATE */ if(!AS # !SYSCLK) & REFREQ & RESET next ST3: if(REFREQ & AS & SYSCLK & RESET) next ST4: if(!REFREO & RESET) next STR: default next ST3: present ST4: if(COUNT:'d'0) & A22 & RESET next STO out [RASI.!MSEL.CASI]: if(COUNT:'d'0) & !A22 & RESET next ST4: if(COUNT:'d'1) & HSA & RESET next ST5 out [RASI.!MSEL.CASI]: next ST6 out !DSACK; if(COUNT:'d'1) & !HSA & RESET default next ST4: present ST5: /* EXTENDED ACCESS CYCLE */ if(COUNT:'d'5) & RESET next ST5 out !RASI: if(COUNT:'d'6) & RESET next ST5 out MSFI: if(COUNT:'d'7) & RESET next ST5 out [!CASI.!DSACK]; if(COUNT:'d'8) & RESET next ST5 out !W: if(COUNT:'d'10) & RESET next ST3 out [W,DSACK]; default next ST5: present ST6: /* HIGH SPEED ACCESS if(COUNT:'d'2) & RESET next ST6 out !W: if(COUNT:'d'4) next ST3 out [W.DSACK]; default next ST6: present ST7: /* NORMAL REFRESH CYCLE */ if AS next ST7 out !AGREO: if(COUNT:'d'0) & RESET next ST7 out !MCI : if(COUNT:'d'1) & RESET next ST7 out !RASI; if(COUNT:'d'3) & RESET next ST7 out !RFC; if(COUNT:'d'5) next ST7 out [RFC,RASi]; if(COUNT:'d'6) & (A22 # AGREQ) next STO out MC1; if(COUNT:'d'6) & !A22 & !AGREO next ST7 out MCI; if(COUNT:'d'9) & RESET next ST7 out !RASI; if(COUNT:'d'10) & RESET next ST7 out MSEL: if(COUNT:'d'11) & RESET next ST7 out [!CASI.!DSACK]; if(COUNT:'d'12) & RESET next ST7 out !W: if(COUNT:'d'14) next ST3 out [W,DSACK]; default next ST7: present ST8: /* EXTENDED REFRESH CYCLE */ if(COUNT:'d'1) next ST8 out [RASI,!MSEL.CASI]; if(COUNT:'d'3) next ST7: default next ST8: 1 APPEND RASI.s = !RESET; APPEND CASI.s = !RESET; APPEND RFC.s = !RESET; APPEND W.s = !RESET; APPEND AGREQ.s = !RESET; APPEND DSACK.s = !RESET; APPEND MC1 .s = !RESET; APPEND SCLRO = !RESET; APPEND MSEL.r = !RESET; APPEND PO_r = !RESET; APPEND Pl .r = !RESET; APPEND P2 .r = !RESET; APPEND P3_.r = !RESET; ``` ``` NAME SCDECODE: PARTNO T10004: 05/07/87 : DATE REV 01; DESIGNER Breuninger/Peprah: COMPANY Texas Instruments: ASSEMBLY None : LOCATION Dallas: /* Static Column Decode /* CUPL simulation file for the Static Column Decode Application */ */ /* Allowable Target Device Types : TEXAS INTSRUMENTS PSG507 ORDER: OSC.14.RESET.14.A22.13.RW.13.REFREO.15.AS.12.HSA.15.SYSCLK.13.COUNT. 12, RFC, 14, RASI, 14, MSEL, 14, CASI, 13, MC1, 12, W, 13, DSACK, 14, STATE; BASE: DECIMAL: VECTORS: $msq" $msg" "; $msg"NORMAL ACCESS CYCLE"; $msq" ------ INPUT ------ ": $msg" OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT RFC, RASI, MSEL, CASI, MCI, W, DSACK, STATE "; $msq" $msq" "0" C X \quad X \quad X X X 'X' Н 1 Н н н '0' "0" C 1 X X 1 0 X X H H H H H Ĺ '0' * 1 * C 1 X X - 1 1 X 1 H H L Н н н Н C ł 0 X X ΧХ '0' H H L н н н #2# '0' H L L C 1 X X X X X X H H H H "2" 1 X X X X X X 111 C. H L H H H H H "2" C 1 X X X X X X 121 H L LHHL "2" Н X X X H L H C. 1 X X X 131 LHLL "2" C. 1 X X X X X X '4' H L H L H L L "2" C 1 X X X XX X '5' H L H L H H H "3" $msq" $msg" $msq"HOLDING STATE 4 WITH EXTENDED ACCESS REQUEST": $msq" $msq" $msg" OSC.RESET.A22.RW,REFREQ.AS.HSA,SYSCLK.COUNT RFC,RASI,MSEL,CASI,MCI,W.DSACK.STATE "; $msq" 1 X '0' н н н "4" "4" ΧХ X '0' H L H L H H H "5" 1 X X X X 1 X '1' HHI H H H H ``` ``` $msa" ۳; $msg" $msa"EXTENDED ACCESS": $msq" ------ INPUT ------ ": $msq" OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT RFC, RASI, MSEL, CASI, MCI, W, DSACK, STATE "; $msg" $msq" '2' "5" ſ - 1 X X X X X X #5# х х 131 Н н Н Н С 1 χ Х X Х Н L H '4' н н н *5* C X χ X ΧХ X Н L C 1 X X X X X X 151 н ı 1 н н н 454 #5# С х х X X '6' н н н '7' X X #5# C 1 x x x H L ΧХ C X \quad X \quad X Χ 181 H L 1 # 1 1 *5* 1 191 C. X χ Х ΧХ X Н Ł HLL #5# 1 X X X 1101 1 #3# C. $msq" $msg" $msq"HOLDING STATE 4 WITH HIGH SPEED ACCESS REQUEST": $msq" ----- [NPUT ------ ": $msq" OSC, RESET, AZZ, RW, REFREQ, AS, HSA, SYSCLK, COUNT RFC, RASI, MSEL, CASI, MCI, W, DSACK, STATE "; $msq" $msq" 101 1 X 1 1 " 4 " C 0 X X ΧХ '0' H L Н L н н н "4" C 1 Х n x x 11' "6" ΧN X Ĺ $msq" $msq" ۳: $msq"HIGH SPEED ACCESS"; $msq" $msg" OSC.RESET, A22.RW.REFREQ.AS. HSA. SYSCLK, COUNT RFC. RASI, MSEL, CASI, MCI, W. DSACK, STATE "; $msq" $msq" C ΧХ '2' L LHLL "6" 131 1 X \quad X \quad X ΧХ Н HLL "6" C Х Н L L '4' X \quad X \quad X ΧХ Х H H H "3" Ł $msq" $msq" $msq"NON-MEMORY ACCESS FOLLOWED BY REFRESH REQUEST"; $msg" ------OUTPUT ------- ": $msq" OSC.RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT RFC, RASI, MSEL, CASI, MC1, W, DSACK, STATE "; $msg" $msq" 1 X 1 '0' "4" 1 X 1 L 1 1 X X X X '0' Н Н н н н н "0" C ì χ L "0" .0, н н н C. ł X 1 U X χ Н L "0" C. 1 X X 1 х х 0 '0' н н L H H H H X X 0 X X Х н н 77 '0' ``` ``` $msa" ۳; $msq" $msg"NORMAL REFRESH CYCLE"; $msa" ----- INPIIT ------ :: $msg" OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT RFC, RASI, MSEL, CASI, MCI, W, DSACK, STATE "; $msg" $msq" 10' C 1 0 X X Н LH 11' "7" C 1 X X X 0 X Х H L Н L L C. 1 X X 0 Х X 121 L *7* L L C 1 X X 0 X X 131 L Н L H #7# L L C '4' *7* Х 0 X ١ L LH C X X 0 X 151 HLH *7" 1 H L "0" 1 X \quad X \quad X 0 X '6' H L H H H $msq" $msg" $msq"NORMAL REFRESH CYCLE FOLLOWED BY ACCESS GRANT REQUEST": $msg" ----- [NPUT ------ "; $msg" OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT RFC, RASI, MSEL, CASI, MCI, W, DSACK, STATE "; $msg" $msq" '0' X X Н L *7* C Χ X X 0 X 101 Н Н Ł L Н 474 1 χ 11' #7# С X X 0 X X L Н 1 X Н Ĺ L C 121 77 1 X X 1 X X L 1 1 Н C X X X 131 LH 1171 1 1 X L n 7 n C l X 0 X '4' L £. 151 1 n X X n x X Н LH Н L '6' *7* C l 0 Χ X 0 X X Н Н Н H H L C 1 0 χ 0 X 17' Н L Н Н "7" C Ω X 0 X 181 Н н н "7" 1 #7# C 0 X '9' 1101 474 C 1 0 X X 0 X Н L Н Н н н '11' "7" C Χ Χ 0 X H H 1 0 X Н L Н L С 1 0 χ 0 X χ 112' Н L Н L Н "7" n7n C 0 Χ 0 X χ 1131 Н Н L H L L 1 Х L 1 Λ χ X 0 X Χ 114' Н L L H H "3" $msg" $msg" $msa"HOLDING STATE 3 WITH EXTENDED REFRESH REQUEST": $msg" $msg" ----- INPUT ------ : OUTPUT ------ ": $msg" OSC, RESET, A22, RW, REFREQ, AS, HSA, SYSCLK, COUNT RFC, RASI, MSEL, CASI, MCI, W, DSACK, STATE "; $msg" "3" C 1 χ XX L H H '0' "3" C 1 X X I 0 X χ Н Ł Н L н н '0' Н "8" C χ 0 ΧХ X L Н L 1 ``` ``` $msg" ": $msg" "; $msg"EXTENDED REFRESH CYCLE": $msg" OSC.RESET.A22,RW.REFREQ.AS,HSA,SYSCLK,COUNT RFC,RASI,MSEL.CASI.MCI,W.DSACK,STATE "; $msg" $msg" X X X '0' *8* 1 X X X Н LHHH L C 1 X X X X X X 111 Н H L н н н н "8" *8* XXX '2' H H L H H H H C 1 X X X '3' H H L H H H "7" X X X ``` # Programmable Frequency Divider #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. Tl assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does Tl warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1989, Texas Instruments Incorporated # Programmable Frequency Divider ## A Single Chip Solution and A Multiple Chip Solution ### INTRODUCTION The purpose of this application report is to provide a comparison between the EP610 and the TIBPAL22V10 architecture capabilities and also illustrate some of the latest PLD (Programmable Logic Device) design tools offered by Texas Instruments. First, a brief description of the EP610 and 22V10 device architectures will be given followed by two unique implementation examples. The first with one EP610 and the second using two TIBPAL22V10 devices. Finally, a comparison will be made between the two designs. #### **DEVICE ARCHITECTURES** Although the EP610 and TIBPAL22V10 are both available in the same package types, the device architectures are considerably different. Both devices utilize a programmable "AND", fixed "OR" type of architecture common to all programmable logic devices. The EP610 has eight programmable "AND" terms, called Product Terms, per output while the '22V10 can utilize up to 16 product terms on some outputs. The main difference between the two devices which makes the EP610 better suited for this application is the number of registers available in each device. The EP610 has 16 registers available while the '22V10 has only 10, one per macrocell. A complete description of the device architectures and macrocell capabilities can be found in the device data sheets #### **DESIGN METHODOLOGY** In the first example, design development will be accomplished using the TI EPLD Development System. The design will be entered in a schematic format using multiple, 4 bit frequency dividers and multiplexers for output control. The design will then be automatically fitted into an EP610 using the A+PLUS software. The second example will illustrate how to implement the same application with TI's proLogic software. This example will consist of a 12 bit counter and the control logic which allows any one of the 12 counter bits to be routed to a single output thus creating a programmable frequency divider. ## **SOLUTION 1: Single Chip Frequency Divider Implemented Using EP610** Figure 1 shows the schematic which was entered using the TI EPLD Development System to implement the EP610 design. Three 4 bit frequency dividers were used to implement the 12 bit division. Notice that the divide by 16 bit output of each device was fed to the clock input of the next. By feeding these ouputs to each successive stage, a 2<sup>1</sup> to 2<sup>12</sup> frequency divider can be implemented. The next level is a multiplexing level which routes the appropriate divided output to the final output, FDIV. This task is accomplished using an 8 to 1 and a 4 to 1 multiplexer. Some extra control logic is also necessary to provide the final level of multiplexing to the output. The input signals A, B, C, and D are used to select the desired frequency division. The table below illustrates how the device will function: | INPUT<br>A B C D | FREQUENCY DIVISION DIVIDE BY: | | |------------------|-------------------------------|--| | 0 0 0 0 | $2^1$ | | | 0001 | 22 | | | 0 0 1 0 | 23 | | | • | • | | | • | • | | | • | • | | | 1010 | 2 <sup>11</sup> | | | 1011 | 212 | | Finally, the design is compiled using the A+PLUS software and a standard JEDEC file is produced which can then be programmed into a single EP610. Figure 1. Logicaps Schematic Showing EP610 Solution # SOLUTION 2: Multiple Chip Frequency Divider Implemented Using Two TIBPAL22V10 Devices In this next example two TIBPAL22V10 devices will be used to implement the frequency divider. Program Listings 1 and 2 show the proLogic codes developed for this application. The code shown in Listing 1 is for device A which provides the 10 lower bits of the 12 bit counter. First, the pin assignments are made which include a clock, clear, and 10 counter outputs. Next, the D input to each register is specified using Boolean equations followed by output enable and polarity configurations. Finally, test vectors are specified which allows the code to be simulated before actually programming a device. The next proLogic code shown in Listing 2 is for the B device which provides the two most significant bits of the 12 bit counter as well as the mulliplexing control for the outputs. The clock input for the B device is driven by the Q9 output from the A device. It can be seen from the Boolean equations in Listing B that 12 product terms are needed to implement the FDIV output. Each of these "AND" terms is referred to as a Product Term. This is why the '22V10 was chosen for this application since as many as 16 product terms are available in this architecture where most PALs have a maximum of 8 per output. Diagrams of both solution 1 and 2 along with device pin outs are shown in Figure 2. A complete copy of the proLogic software and manual explaining syntax, design entry methods, device support and simulation can be obtained from your local TI sales office or by calling the TI Programmable Logic applications hotline at (214) 997–5666. # Listing 1: Device A ``` title { Device: TIBPAL22V10 Application: 12 Bit Programmable Frequency Divider: Device A Kyle Newman Texas Instruments 9/89 Source: include p22v10; /* specify that target device is TIBPAL22V10 */ define CLK = pin1 ; /* define input pins */ define CLR = pin2 ; define Q0 = pin14 ; /* define output pins */ define Q1 = pin15 : define Q2 = pin16 : define Q3 = pin17; define Q4 = pin18; define Q5 = pin19 ; define Q6 = pin20 ; define Q7 = pin23 ; define Q8 = pin22; define Q9 = pin21 ; /* define equations to implement lower 10 bits of counter */ Q0.d = !(Q0.q) & !CLR ; Q1.d = (!Q0.q \& Q1.q | Q0.q \& !Q1.q) \& !CLR ; Q2.d = (!Q0.q \& Q2.q | !Q1.q \& Q2.q | Q0.q \& Q1.q \& !Q2.q) \& !CLR; Q3.d = (!Q0.q \& Q3.q) | !Q1.q & Q3.q | !Q2.q & Q3.q Q0.q & Q1.q & Q2.q & !Q3.q) & !CLR ; Q4.d = (!Q0.q & Q4.q) | !Q1.q & Q4.q | !Q2.q & Q4.q | !Q3.q & Q4.q Q0.q & Q1.q & Q2.q & Q3.q & !Q4.q) & !CLR ; Q5.d = (!Q0.q \& Q5.q) | !Q1.q & Q5.q | !Q2.q & Q5.q | !Q3.q & Q5.q | !Q4.q & Q5.q Q0.q & Q1.q & Q2.q & Q3.q & Q4.q & !Q5.q) & !CLR; Q6.d = (!Q0.q \& Q6.q) | !Q1.q & Q6.q | !Q2.q & Q6.q | !Q4.q & Q6.q | !Q3.q & Q6.q | !Q5.q & Q6.q Q0.q & Q1.q & Q2.q & Q3.q & Q4.q & Q5.q & !Q6.q) & !CLR; Q7.d = (!Q0.q & Q7.q) | !Q1.q & Q7.q | !Q2.q & Q7.q | !Q3.q & Q7.q ``` ``` | !Q4.q & Q7.q | !Q5.q & Q7.q | !Q6.a & Q7.a Q0.q & Q1.q & Q2.q & Q3.q & Q4.q & Q5.q & Q6.q & !Q7.q) & !CLR; Q8.d = (!Q0.q \& Q8.q) | !Q1.q & Q8.q | !Q2.q & Q8.q | !Q4.q & Q8.q | !Q3.q & Q8.q | !Q5.q & Q8.q | !Q6.q & Q8.q | !Q7.a & Q8.a Q0.q & Q1.q & Q2.q & Q3.q & Q4.q & Q5.q & Q6.q & Q7.q & !Q8.q) & ! CLR: Q9.d = (!Q0.q \& Q9.q) | !Q1.q & Q9.q | !Q2.q & Q9.q | !Q3.q & Q9.q | !Q4.q & Q9.q | !Q5.q & Q9.q | !Q6.q & Q9.q | !Q7.q & Q9.q | !Q8.q & Q9.q | Q0.q & Q1.q & Q2.q & Q3.q & Q4.q & Q5.q & Q6.q & Q7.q & Q8.q & !Q9.g) & !CLR; /* permanently enable all counter outputs */ Q0.0e = 1; Q1.0e = 1; Q2.0e = 1; Q3.0e = 1; Q4.0e = 1; Q5.oe = 1; Q6.oe = 1; Q7.oe = 1; Q8.oe = 1; Q9.oe = 1; /* define outputs as active high */ Q0 = q; Q1 = q; Q2 = q; Q3 = q; Q4 = q; Q5 = q; Q6 = q; Q7 = q; Q8 = q; Q9 = q; /* define some test vectors to verify that counter is working properly */ test_vectors { /* CLK CLR Q3 Q2 Q1 Q0 */ pin1 pin2 pin17 pin16 pin15 pin14: С 1 L L L L /* RESET */ C 1 L /* RESET */ L L L С 0 L Ι. Τ. Н /* 1 */ С 0 L L Н L /* 2 */ С 0 L Н C 0 L Н L L /* С 0 L н Н /* L. 5 С 0 L н н L /* 6 С 0 L Н Н Н 7 */ С 0 Н L L С 'n Н L L Н /* 9 */ С ٥ Н L н L 10 */ С 0 Н L Н Н */ 11 С 0 Н н L L 12 С 0 Н Н L Н С 0 н н н L /* 14 */ С 0 Н н Н н /* 15 */ С 0 L L L L /* 0 С 1 L L L L /* RESET */ ``` # Listing 2: Device B ``` title { Device: TIBPAL22V10 Application: 12 Bit Programmable Frequency Divider: Device B 2 MSB and Multiplexing Control Kyle Newman Texas Instruments } Source: 9/89 include p22v10: /* specify that target device is TIBPAL22V10 */ define CLK = pin1 ; /* clock input is from Q9 on device A define CLR = pin2 ; /* clear goes to pin 2 on both devices * / define A = pin3 ; /* select inputs for multiplexing outputs */ define B = pin4 ; /* Select Input Q Output define C = pin5 ; /* ABCD = 0 divide by 2 */ define D = pin6; /* 1 4 */ /* 2 8 ..etc */ define Q0 = pin7 ; /* define counter inputs from device A define Q1 = pin8 ; define Q2 = pin9 ; define Q3 = pin10 ; define Q4 = pinl1 : define Q5 = pin13 ; define Q6 = pin14 ; define Q7 = pin15; define Q8 = pin16 ; define Q9 = pin17; define Q10 = pin19 ; /* define 2 MSB of 12 bit counter */ define Q11 = pin20 ; define FDIV = pin18 ; /* divided output */ /* define equations to implement 2 MSB of counter */ Q10.d = !(Q10.q) & !CLR ; Q11.d = (!Q10.q & Q11.q | Q10.q & !Q11.q) & !CLR ; /* define equations to control multiplexing of outputs */ FDIV = QO & !A & !B & !C & !D | Q1 & !A & !B & !C & D & !A & !B & C & !D Q2 & !A & !B & C & D Q3 Q4 & !A & B & !C & !D Q5 & !A & B & !C & D ଭ୍ & !A & B & C & !D Q7 & ! A & B & C & D & A & !B & !C & !D Q.8 | Q9 & A & !B & !C & D | Q10.q & A & !B & C & !D /* ".q" was used on these terms | Q11.q & A & !B & C & D; /* because they are internal feedbacks */ /* permanently enable all outputs */ Q10.oe = 1; Q11.oe = 1; FDIV.oe = 1; /* define outputs as active high */ Q10 = q; Q11 = q; ``` Figure 2. EP610 vs TIBPAL22V10 Solution #### CONCLUSION Following is a brief comparison of the two design implementations discussed in the applications note. | | SOLUTION 1 | SOLUTION 2 | |---------------------|------------|---------------| | DEVICE TYPE | EP610 | TIBPAL22V10 | | PACKAGE | 24 PIN DIP | 24 PIN DIP | | MAX I <sub>CC</sub> | 60 mA | 180 mA | | PROPAGATION DELAY | 25 ns | 20 ns - 25 ns | | MAX CLOCK FREQUENCY | 40 MHz | 28.5 MHz | | PRICE PER PACKAGE | 1.7X | X | | NUMBER OF DEVICES | 1 | 2 | From this comparison, it can be seen that the EP610 is a better solution for this application. Not all applications will yield these results between a EP610 and a 22V10. However in register intensive applications such as the frequency divider, an EP610 can offer considerable savings in power consumption and package count while providing enhanced performance at a comparable price. # EP1810 as a Bar Code Decoder #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. Tl assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does Tl warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. AB27 Rev 2.0 Copyright © 1987, 1988, ALTERA Corporation Printed with permission from ALTERA Corporation, 1989 # **FEATURES** - Description of a generic Barcode - Description of a Bar Code Decoder EPLD - State machine implements controller functions - Functional simulation verifies design before commitment to silicon - TTL MacroFunctions simplify and speed up the design task # EP1810 as a Bar Code Decoder #### INTRODUCTION The following Applications Brief describes a bar code decoder implemented in an EP1810. The EP1810 decodes a generic bar code, stores the decoded data byte, and alerts a microprocessor that data is ready. This Application Brief describes a generic bar code decoder, the various design methodologies used to implement the design and the functional simulation used to verify the design before programming devices. The final design is specified by a mix of design entry formats: state machine design entry is used to specify an internal controller, while schematic capture and TTL macrofunctions are used to define additional functions. ### WHAT IS BAR CODE? Bar code, a means of representing binary data or program information, has become popular due to its great flexibility and cost effectiveness. For many applications bar code yields superior results when compared to optical character recognition, particularly for success on a first time read. Bar code is suitable in many applications where magnetic stripe or other media would be impractical. Bar code has several variations; this Application Brief covers a common version with some advanced features. ### PHYSICAL SPECIFICATIONS OF BAR CODE Although many versions of bar code exist to support the variety of applications served, there is enough in common to treat a meaningful generic case (Figure 1). All bar codes have "zero", "one", and space characters; the "zero" and space character are the same width, while the "one" is twice that width. All bar codes have a header and a tail. The generic bar code has a header consisting of a zero-zero sequence, followed by a checksum byte. The tail is a one-zero sequence. Data follows the header and terminates with the tail. All bar codes have maximum limits on the number of data bytes. One requirement for accurate bar code detection is that the reader, usually a light pen, scan the bar code at a relatively constant speed. For this reason bar codes are of modest width; its easier to move a light pen at reasonably constant speed over shorter distances than over longer ones. Before reading the bar code, the light pen is inactive or in a white region. As the light pen reaches the dark region of the header, the light pen output goes high. If the light pen's speed varies by too much, then the mis–read should be detected by verification against the checksum. A generic barcode has "0", "1", and space characters. Bar code sequences consist of START and STOP bars, data and checksum bytes. Figure 1. Sample Barcode #### **BAR CODE DECODER OVERVIEW** Figure 2 shows a bar code decoder implemented in an EP1810. The bar code data is fed into the EP1810 through the IN input. The data is used by the sync counter to determine the input data read rate, and by the state machine to decode incoming data, which is stored in a shift register. Once 8 bits of data have been shifted into the shift register, an open collector interrupt back to the microprocessor (INTO) goes low. Various status outputs (DIR, ACT, and ERR) indicate the current state of the bar code decoder. The bar code decoder consists of 5 different modules: a sync counter, a controller state machine, a byte counter, a shift register, and a microprocessor interface. ## Sync Counter The bar code decoder uses the bar code header's leading single width dark region to measure the fundamental width of a "zero". When the light pen passes over the first dark region, the sync counter begins counting. The sync counter stops counting only when the light pen has completed reading the dark region (ie. when it reads the beginning of light region). The count value thus reflects the amount of time required to read the width of a space or "zero" bar. It takes twice the count value to read a "one" bar. The count value is used to sample the bar code data. Since the light pen scanning speed will vary somewhat over the bar code label, the count value is only approximately correct at measuring width. For this reason it is best not to sample data on the edges of the light and dark regions, but rather in the center of these regions. The first sampling occurs in the middle of the space width following the leading dark region when the sync counter reaches half of its sync value. The counter is reset and subsequent samples occur when the sync counter reaches the full sync value. A barcode decoder implemented in an EP1810 consists of Syn Counter, State Controller, Byte Counter, Status Outputs, and Shift Register sections. Figure 2. Bar Code Decoder Schematic The values of the data samples correspond to the bar encoded data. If "dark-light" is read, then the light pen has passed over a single width dark region followed by a single width light region, indicating a "zero". If a "dark-dark-light" is read, then the light pen has passed over two adjacent dark regions followed by a light region, indicating a "one". If any other combinations starting with "dark" are read, or if two adjacent "light"s are read, then the code is invalid. The sync counter is implemented by four Macro-Functions (8COUNT, 2 of 74157s, and the 74374) and terminal count circuitry comprised of logic and an NOCF primitive. # Byte counter specification The byte counter counts the number of bits shifted in, and if they are a multiple of 8, alerts the microprocessor that a full byte is ready to be read. The byte counter is implemented using a Gray code sequence, a sequence which only has one bit change between any two count transitions, so that its outputs will be glitch-free; preventing spurious outputs from inadvertently interrupting the micro-processor. Figure 3 shows the byte counter implemented using the state machine format. ``` An 8 stage gray counter is implemented using the high level state machine format (SMF) %GRAY3 3 BIT GRAY COUNTER% PART: EP1810J INPUTS: OUTPUTS: NETWORK: EQUATIONS: TCNT = TCNTEN*/G2*/G1*/G0; MACHINE: GRAY3 CLOCK: GCLK STATES: [ G2 G1 G0 ] SO 0 1 0 S1 [001] S2 [ 0 1 1 ] S3 f 0 1 0 1 S4 [110] S5 [111] S6 f 1 0 1 1 S7 [ 1 0 0 ] SO: S1 %STATES MAKES UNCONDITIONAL% S1: S2 %TRANSITION TO NEXT STATE % S2: S3 S3: S4 S4: S5 S5: S6 S6: S7 S7: S0 END$ ``` Figure 3. Byte Counter State Machine File The byte counter has an open collector output back to the microprocessor (INTO), fashioned by connecting the input of a 3-state driver to ground and selectively enabling the 3-state (TCNT). ## Shift register specification Input data is stored in a 74164 shift register. The shift register clock is fed from the state controller state machine to assure that data is latched at the appropriate time. The 74164 outputs should be buffered and connected to the microprocessor bus. The shift register is implemented by a 74164 macrofunction and CONF output primitive. #### Bar Code Decoder Status Information Special outputs allow external devices to determine the status of the bar code decoder. If active, the DIR signal indicates that the tail was read before the header. In this instance all data and checksum words would be reversed, and the microprocessor would have to make the compensating transformations. The ability to read bar codes backwards as well as forwards is a practical requirement, permitting bar codes to be read upside down as well as scanned from right to left. The ACT signal indicated that a bar code is being scanned in. This is useful for a variety of error handling or initialization tasks: for example a microprocessor may poll on this signal and enter special routines dedicated to bar code reading. The ERR signal indicates an illegal sequence of light and dark regions was encountered during the decoding process: perhaps the bar code is unreadable, or the scan rate was not uniform enough. The microprocessor may use ERR to dump illegal reads without computing and comparing a checksum against the checksum byte passed to the microprocessor by the bar code. The status information is comprised of the open collector CONF output, and the SONF and RORF status flags. ## State controller specification The bar code decoding process requires intelligence to determine if a header is valid, and to convert the light and dark bar code regions to machine readable data. Beyond data conversion, the bar code decoder must coordinate activities of sync counter, shift register, byte counter, and status generation circuitry. The simplest means of achieving these aims is to create a centralized state controller state machine. Figure 4 shows the state diagram for the state controller, implemented using the high level state machine syntax shown in figure 5. The algorithm for Figure 4 is as follows: **IDLE** – the machine idles until a dark region is read by the input device (eg. light pen) at which time the sync counter is started. **SYNC** – The sync counter counts up while in this state. The machine stays in this state until reading the first light region. The sync count corresponds to the width of the first dark bar. **LATCH** – The machine latches the count value into a holding register. Hereafter the sync count will expire on every modulus of the latched count, and cause the reading of the input stream. HDR1, HDR2, FWD, REV, ERR – The machine begins reading the rest of the header bits. Bear in mind that we get two different sequences depending if we read a 0–0 sequence or a 0–1 sequence. The 0–0 sequence is a forward read, while the 0–1 sequence is a backward read. If there are any improper reads we will go to ERR. Direction status is latched dependent on either state FWD or REV. At the end of this we begin the reading of data and checksum bytes into the shift register. ACT1, ACT2, ACT3, ACT4 – These are the active reading states. The ACT1 – ACT3 loop indicates a "0" was read. The ACT1–ACT2–ACT4 loop corresponds to the reading of a "1". Reading is stopped when a long white space is read indicating the end of the bar code. Figure 4. Controller State Diagram ``` % Bar Code Controller % PART: EP1800J INPUTS: OUTPUTS: EQUATIONS: NETWORK: DIRR = IDLE; DIRS = FWD; ACTD = !IDLF: ERRD = ERR * !IDLE: SYNCCLR = IDLK * /IN; SYNCUP = SYNC; SYNCEN = IDLE: SYNCLATCH = LATCH: DCLK = ACT2 + ACT3; TENB = ACT2 + ACT3 + ACT4; BSEL = /LATCH; MACHINE: BARCTL CLOCK: CLK STATES: [Q3 Q2 Q1 Q0] IDLE [0 0 0 0] SYNC [1 0 0 1] LATCH [ 0 1 1 1] HDR1 1 0 1 HDR2 1 1 11 FWD [0 1 0 1] REV 0 1 01 0 ACT1 1 0 01 ACT2 1 0 0 ACT3 [0 0 1 0] ACT4 [ 0 0 1 1] ERR [1 1 1 0] IDLE: IF IN THEN SYNC SYNC: IF /IN THEN LATCH LATCH: HDR1 HDR1: IF IN*ZERO THEN HDR2 IF /IN * THEN ERR HDR2: IF IN * ZERO THEN REV IF /IN * ZERO THEN FDW FDW: IF ZERO THEN ACT1 REV: IF IN * ZERO THEN ERR IF /IN * ZERO THEN ACT1 ACT1: IF IN * ZERO THEN ACT2 IF /IN * ZERO THEN ACT3 ACT2: IF IN * ZERO THEN ERR IF /IN * ZERO THEN ACT4 ACT3: IF IN * ZERO THEN ACT1 IF /IN * ZERO THEN IDLE ACT3: IF IN * ZERO THEN ACT1 IF /IN * ZERO THEN IDLE ERR: IF ZERO THEN ACT1 END$ ``` Figure 5. Controller State Machine Described Using the State Machine Format #### IMPLEMENTATION OF THE BAR CODE DECODER Figure 2 shows a LogiCaps schematic of the Bar Code Decoder. The sync counter is implemented by four MacroFunctions (8Count, 2 of 74157s, and the 743474) and terminal count circuitry comprised of logic and an NOCF primitive. The byte counter is implemented in state machine format in a file named GRAY3.SMF (Fig 4). The shift register is implemented with MacroFunction 74164 and CONF output primitives. The microprocessor interface consists of a CONF configured as an open collector output and status flags implemented by SONF and RORF primitives. The State controller was implemented in a state machine file named BARCTL.SMF (Fig 5). The state machines are outlined on the schematic for documentation purposes only. The borders are not required for design processing. #### DESIGN PROCESSING Design input is contained in three separate files, of two different formats. LogiCaps generates the bar.adf file, whereas barctl.smf and gray3.smf are state machine files. Linking all the design information is done in the A+PLUS Design Processor (ADP) section of the A+PLUS development software. This is done by answering all the prompts as in Figure 6. ADP automatically links the names between the various input files and create an output file bar.jed for device programming. Device utilization, given after processing, indicated that 38 of the 48 macrocells were used, 2 of the 7 inputs, and 36 percent of the available logic. Figure 6. Multiple Design Processing Prompts ### SIMULATION VERIFIES OPERATION BEFORE PROGRAMMING A DEVICE Simulation was run on the device to assure proper operation. In this instance a serial input stream corresponding to a valid bit stream is read by the design. It properly sequences through the states, latches the data, and interrupts a processor. The anticipated simulation data is shown in Figure 7. The controller state machine is verified by comparing the Q0–Q3 outputs, and the state table values in Figure 5. The Simulator will be driven with a data input emulating the previous sequence. Design behavior is verified by monitoring for the correct response from the Functional Simulator. Figure 7. Anticipated Simulation Data **General Information** 1 Data Sheets 2 **Application Reports** 3 **Development Systems** 1 **Mechanical Data** 5 ## Contents | | Page | |---------------------------------|------| | EPLD Development System Summary | 4-3 | | EPLD Design Software Summary | 4-15 | | Third-Party Software Tools | 4-23 | # **EPLD Development System Summary** Part Number: EP-APLUS #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. Tl assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does Tl warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1989, Texas Instruments Incorporated All Rights reserved > Copyright © 1989, Altera Corporation All Rights reserved #### **TRADEMARKS** A+PLUS, LogicMap, LogiCaps, MacroMunching, SALSA, and ASAP are trademarks of Altera Corporation. **IBM**, **XT**, **AT**, and **PC-DOS** are trademarks of International Business Machines, Inc. MS-DOS is a trademark of Microsoft Corporation. ## **EPLD Development System Summary** | FEATURES: | | |-----------|--------------------------------------------| | | ☐ Complete Design Solution for TI EPLDs | | | <ul> <li>Development Software</li> </ul> | | | <ul><li>Programming Hardware</li></ul> | | | <ul><li>Device Samples</li></ul> | | | Supports Multiple Design Entry methods | | | Schematic Capture Entry | | | ■ Netlist Entry | | | Boolean Equation Entry | | | State Machine Entry | | | ☐ Device Fitter Optimizes Device Resources | | | ☐ Support for User-Defined MacroFunctions | ☐ Automatic Pin Assignments #### **GENERAL DESCRIPTION:** The Texas Instruments (TI) Erasable Programmable Logic Device (EPLD) Development System is a consolidated Computer Assisted Engineering (CAE) tool that transforms a logic design into a programmed device. The development system supports a variety of input formats that can be used individually or combined together to meet the needs of a particular design task. The system includes design entry, design processing, functional simulation and device programming. The A+PLUS $^{\text{TM}}$ software, which is at the heart of this system, includes a design processor which transforms the input format to optimized code used to program the targeted EPLD. The design processor implements logic minimization, automatic EPLD part selection, architecture optimizations and design fitting. The system also includes LogicMap $^{\text{TM}}$ software for device programming. Figure 1. The TI EPLD Development System #### **FUNCTIONAL DESCRIPTION:** As can be seen in the detailed block diagram of the TI EPLD Development System, in Figure 2, the A+PLUS software accepts four different design entry formats: Schematic Capture, Netlist, Boolean Equations, or State Machine input. The designer is not restricted to just one design entry format but has the freedom to "mix and match" different formats to best meet the needs of the overall logic design. The design entry format is converted to an A+PLUS Design File (ADF) which is the common entry format for the A+PLUS software. The ADF is then submitted to the A+PLUS Design Processor (ADP). The ADP is composed of a set of modules integrated together that produce an industry standard JEDEC code used to program the EPLD. The ADP also produces documentation showing minimized logic and EPLD utilization. Once the JEDEC file is produced, the user may functionally simulate the design. Finally the user can program the chosen EPLD with the LogicMap programming software and the hardware provided with this system. TI qualified third party programmers can also be used for production volume programming. ## **Schematic Capture** Logic Designs may be entered from schematic drawings by using the LogiCaps™ or other schematic capture packages. Schematic capture design entry allows the user to quickly construct a wide range of logic circuits. Designs entered with this method use library primitives in the form of low level functions (input, basic gates, flip-flops, I/O primitives) to high level TTL MacroFunctions. LogiCaps is mouse driven and supports hard copy printouts and plots. As required the schematic representation is converted to an ADF file and processed by the A+PLUS Design Processor. LogiCaps is a high performance schematic capture package that has been optimized for entering designs destined for TI EPLDs. It is the primary design entry platform for any member of the TI EPLD family. When used in conjunction with TTL and user defined MacroFunction libraries, LogiCaps becomes the essential tool for the design of high density EPLDs. The TI design library is a collection of high level MSI building blocks which allow the LogiCaps user to enter designs in a "block manner". An initial primitive symbol library contains basic gates, flip-flops and I/O symbols as well as the most commonly used TTL SSI and MSI functions. Other design libraries include an extensive TTL 7400 series symbol library, and user-defined libraries. In addition each library also contains logic functions not available in standard TTL or CMOS devices. Examples include counters implemented with toggle flip-flops, combination up/down counter with left/right shift register, and inhibit gates. ### **Netlist Entry** The A+PLUS software directly supports netlist entry from third party schematic capture packages via the the A+PLUS Design File (ADF). Using a standard text editor, a netlist which describes the circuit is created by using a simple, high–level, design language. The netlist may contain basic gates, I/O architectures, boolean equations, and TTL MacroFunction descriptions. In addition, user defined comments and white space may be freely used throughout the ADF file. The completed file is then submitted to the design processor. This entry method also permits circuit designers to utilize netlist outputs (e.g from workstations or other schematic capture packages) that have been translated into ADF format. #### **Boolean Equations** The A + PLUS Design Processor compiles Boolean equation designs that are written in a simple design language. The source for the design may be created with any convenient text editor. The language supports free-form entry of all syntactical elements. Boolean equations need not be entered in sum-of-products form since the design processor will expand equations automatically. The multi-pass design processor/compiler has the ability to support intermediate equations. This feature allows for significant reduction in the size of the Boolean equation source code and allows the designer to define the logic in the most natural conceptual manner. #### State Machine Designs that are easily represented with state diagrams may be entered via the state machine approach. This method uses a high level language featuring IF-THEN con- structs, Case statements and truth tables. This design entry supports both Mealy and Moore state machines. Outputs of the state machine may be defined conditionally or unconditionally allowing flexible output structures that can be merged with other portions of the design. In addition, multiple state machines may be linked within the same design. Boolean equations can also be employed, thus offering the definition of high level intermediate logic expression. The software will also select the optimum flip-flops for the particular design. #### **DESIGN PROCESSING** The A+PLUS Design Processor (ADP) consists of a series of modules that translate design information from a variety of input sources into a JEDEC Standard File used to program the EPLD. This process is automatic and requires little or no assistance from the circuit designer. ## **Design Flattening** The design processor accepts design files from one or more of the design entry methods already described. Once the design has been submitted, the first function of the ADP is to "flatten" the design from high-level MacroFunctions to low level gate primitives. In order for designs to be flattened, information from the MacroFunction Behavioral Library is transferred to the design flattener, which in turn decomposes all MacroFunctions to their primitive gate equivalents. ## MacroMunching™ And Default Modes Once the design is flattened, the design processor analyzes the complete logic circuit and removes unused gates and flip-flops from any MacroFunction utilized. This "MacroMuncher" allows the logic designer to freely use the high-level building blocks from the MacroFunction Symbol Libraries without the headaches of optimizing their use. When MacroFunctions with unconnected inputs are detected, the design processor assigns "intelligent" default values. In general, active–high inputs default to ground (GND) and active–low inputs default to the supply voltage ( $V_{CC}$ ) when left unconnected. This default mode is activated simply by leaving unused inputs without connections, thus eliminating "busy work" and enhancing productivity. Once the design has been flattened or "munched", and all default values have been assigned, a secondary design file, (SDF file) is produced for further processing. #### Translation/Minimization The Translator takes the SDF file and checks for logic completeness and consistency. For example, the Translator validates that no two logic function outputs are shorted and that all logic nodes have an origin. In the event that the designer has chosen an EPLD name of "AUTO", the Translator will automatically select the appropriate EPLD based on the logic requirements of the design. Logic minimization of designs is provided by the Minimizer module. Minimization phases include Boolean minimization with a SALSA ™ (Speedy A + PLUS Logic Simplifying Algorithm) that yields superior results to other heuristic reduction techniques. DeMorgan's theorem inversion can be applied automatically to equations. The processor contains algorithms based on artificial intelligence techniques to select can- didate equations that will best be represented by a complemented AND/OR function. This feature significantly reduces product-term demands that can be generated by complex logic functions. For TI EPLDs with selectable flip-flop, the Minimizer checks which type of flip-flops yields a more efficient solution and converts architecture if necessary. The minimized logic can then be passed to the Analyzer module which converts the file into human-readable format allowing the designer to examine the minimized logic. ## **Design Fitting** The fully minimized design is now transferred to the Fitter. This fitting routine relies on algorithms based on artificial intelligence software techniques in order to fit the logic requirements of the design into the specified EPLD providing full pin assignments automatically. The Fitter module matches the requests of the design with the resources of the EPLD. The Fitter process encompasses all EPLD architectural attributes such as variable product term distribution, programmable flip-flops, local and global busses and I/O requirements. If the designer specifies a pin assignment, the Fitter matches the request. If no pin assignments are made, the Fitter finds an optimized fit for the design. The Fitter produces a Utilization Report that shows which of the EPLD's resources were used up by the design and how. Finally, the Assembler module converts the fitted requests into an image for the part in a JEDEC Standard File. Figure 2. The TI EPLD Development System ## **Design Simulation** Once the design has been fitted to the specified EPLD and a JEDEC file has been produced, the A+PLUS functional simulator allows the designer to test the logical operation of the design. This software package requires the use of any general purpose text editor and is completely compatible with the A+PLUS Development System. As a result, users may now enter designs on the EPLD Development System, have them automatically fitted and optimized, then perform logic simulation without needing to commit a device to hardware. A complete set of simulation commands allows the user to check critical logic within a design in a succinct and straightforward manner. Users can specify commands to occur at particular events such as during a given circuit condition or at an absolute simulation timestep. Nodes may be forced to a chosen logic state to verify proper circuit behavior from any initial condition. The input waveforms from the VECTOR file containing logic values that are to be applied to the inputs, can be superseded by another pattern at any point in time. For debugging purposes simulation breakpoints can be set to halt execution when a specified event occurs. This "break" command provides designers the ability to detect illegal states. Once a break condition is met, a command sub-list is activated to provide status information or to enter into a separate procedure. For example, a breakpoint might signal an illegal state, display the current output waveform on the screen, enter a legal state and continue with the simulation. ## Device Programming - With LogicMap II LogicMap II is the interface software that programs EPLDs from JEDEC files created by the A+PLUS Design Processor. The program uses the A+PLUS Super Adaptive Programming algorithm (ASAP $^{\rm TM}$ ) which significantly reduces device programming times. LogicMap II fully calibrates the programming environment and checks out the programming hardware when initiated. In addition the program allows the designer to review the JEDEC object code generated by the Processor in a structured manner. The program is fully menu driven and provides views of the device object code through a series of hierarchical windows. This feature permits low–level observation and editing of the design, viewed from a perspective similar to that of the logic diagram of the device in the data sheet. Individual EPROM bits may be examined or changed if desired, however this mode of editing is not recommended. ## Hardware - Logic Programmer LogicMap software is used to drive the programming hardware comprised of a software–configured programming card that occupies a single slot in the computer. Programming signals are transmitted to an external programming unit via a 30 inchribbon cable and connector. The programming unit contains zero–insertion–force sockets for easy device insertion. All programing waveforms and voltages are derived by the programming card so that no additional power sources are necessary. A programming indicator lamp on the programming unit is illuminated when the unit is active. For ordering information about Texas Instruments EPLD Development System contact your TI field sales representative, local authorized distributor, or call the customer response center at 1–800–232–3200. For applications questions contact the Programmable Logic Applications Group at (214) 997–5666. ## RECOMMENDED COMPUTER CONFIGURATION - ☐ IBM™ XT™ or AT™ Personal Computer, or Compatible, with: - Either Monochrome, CGA, EGA with extended memory or Hercules - 640 K bytes of main memory (RAM) - 20 M Byte Hard Disk Drive and Floppy-Disk Drive - MS-DOS™ or PC-DOS™ versions 3.2 or later releases - Full-Card slot for programming Card - Serial 3-Button Mouse ## **DEVELOPMENT SYSTEM CONTENTS** EP1810JC | TI Part Number: EP-APLUS | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | Software: - A+PLUS programs and support files - LogiCaps Schematic Capture Program - 7400 Series TTL MacroFunction Library - State Machine Entry Program - Functional Simulation Program | | | Documentation: - A + PLUS Reference Manual and User Guide - LogiCaps Manual - MacroFunction Reference Manual - Functional Simulation User Guide - State Machine Entry User Guide | | | Software Warranty: - 12 Month Extended Software Warranty and Up | date Service | | Hardware: - Software Controlled Programmer Interface Car - EPLD Master Programming Unit - EPLD Device Adapters | (PLED600/610)<br>(PLEJ600/610)<br>(PLED900/910)<br>(PLEJ900/910)<br>(PLEJ1800/1810) | | EPLD Device Samples EP610DC EP910DC | | All contents are packaged in a box measuring 18.5 " X 15.5 " X 10.5 ". # **EPLD Design Software Summary** Part Number: EP-APLUS-S/W #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. Tl assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does Tl warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1989, Texas Instruments Incorporated #### TRADEMARKS **LogiCaps** is a registered trademark of Altera Corporation. A+PLUS is a trademark of Altera Corporation. **IBM** and **PC-DOS** are trademarks of International Business Machines Inc. MS-DOS is a trademark of Microsoft Corporation. ## **EPLD Design Software Summary** As the software only package of the TI EPLD Development System, the EP-APLUS-S/W extends the TI EPLD Development System to additional satellite design stations without the expense of additional programming hardware. It also fills the needs of design engineers with third party programming hardware already installed Designs are entered and processed through the A+PLUS<sup>™</sup> Design Processor. The resulting JEDEC file is then transferred to a development system that contains programming hardware or to a third party programmer where the design is physically mapped (programmed) into the device. #### Features: - Complete CAD software - Offers ease of designing with TI EPLDs - Consists of the following pieces: - LogiCaps® Schematic Capture Software - MacroFunction Library - A+PLUS, Assembly Software - Software Designed to run on IBM-XT<sup>™</sup> or AT<sup>™</sup> compatible PC with following configuration - Monochrome, CGA, EGA with extended memory or Hercules Display - 640K bytes of system memory (RAM) - 20M bytes hard drive and floppy drive - MS-DOS<sup>™</sup> or PC-DOS<sup>™</sup> Versions 3.2 or later releases - Serial 3-Button Mouse ## LogiCaps Schematic Capture Software #### Contents: LogiCaps Schematic Capture Diskettes Printer/Plotter Interface Standard Symbol Library LogiCaps Manual #### Features: | Graphical Entry of Logic Schematics | | Directly Interfaces with the A+PLUS software system | |-------------------------------------------------------|---|-------------------------------------------------------------------------------------| | Easy Mouse, Key and Menu Commands | ; | 200 command ayonom | | Extensive on-line documentation | | Dual window display capability | | Orthogonal Rubberbanding of lines | | Multiple ZOOM levels | | Area Editing, Save and Load | | Tag and Drag editing | | User definable functions (MACROs) | | Draw schematics up to 90"x90" | | Schematic plotting with HP7475,7580 and 7585 plotters | | Standard Symbol Lbrary contains<br>30 MacroFunctions and over 80<br>MacroPrimitives | ## **Description:** LogiCaps is a fast and powerful schematic entry tool for capturing designs destined for TI EPLDs. Schematic diagrams are drawn on the screen of a PC using a mouse; then, with a single command, a netlist file is generated ready for logic synthesis and eventual generation of a JEDEC file to be programmed into silicon. LogiCaps complements the A+PLUS software to form a complete interactive EPLD development system. An engineer could start with a blank "sheet" on a PC, then in minutes transform a circuit idea into a working, user configured integrated circuit. The most frequently used functions – drawing and connecting lines, moving and copying objects, and just getting around in the drawing – are done by simple mouse motion or pressing a mouse button. Functions used less often are executed by pressing a single key, while those functions rarely used or requiring more data are selected from a nested command menu system. No command requires more than three key presses to execute, unless a file name or some other text is needed. ## **MacroFunction Library** ## Contents: TTL MacroFunction Lbrary Diskettes ADLIB (A+PLUS Design Librarian) Diskettes TTL MacroFunction User Manual ADLIB manual | Fe | • | • | ٠, | _ | • | | |----|---|---|----|---|---|--| | | a | | | • | 3 | | | 100 + Different MacroFunctions | Used with LogiCaps Schematic | |------------------------------------------------------|-------------------------------| | Allows High Level Design Entry | MacroMunching of unused Gates | | User Definable Symbols and MacroEunctions with ADLIB | <br>g or an accordance | ## **Description:** The MacroFunctions facilitate easy designing and incresed productivity. They are high level building blocks that allow the user to design at TTL level. This ability aids a first time user since the TTL functions will already be familiar. The experienced EPLD user will also benefit by being able to increase design productivity with the use of MSI function blocks. Most MacroFunctions are commonly used 7400 series SSI and MSI TTL parts. A few particular ones have been developed specifically to suit logic designs with the TI EPLD architecture. These have been designed by EPLD design experts and contain inner logic behavior to maximize EPLD speed and utilization. These MacroFunctions are very versatile and can be used together with user designed MacroFunctions and/or low level logic primitives depending on the logic needed. The inputs and outputs of the EPLD to be programmed are specified with A+PLUS I/O design primitives. ## A+PLUS Assembly Software #### Contents: A+PLUS Diskettes ADP, A+PLUS Design Processor, Diskettes FSIM, Functional Simulator, Diskettes SMV, State Machine Converter, Diskettes Install Diskettes A+PLUS Reference Guide A+PLUS User Guide, includes FSIM and SMV Manuals ## Features: A+PLUS, PLSME (SMV) | The | A+PLUS programs and support files | ma | ike the following possible; | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------| | | Boolean Equation Entry and<br>Netlist Entry of Logic Designs | | Interactive Netlist Design Entry | | | MacroFunction Design Capability | | Design Flattening & Logic<br>Minimization for complete<br>Optimization of EPLD designs | | | Automatic Pin Assignment and part selection | | -, | | des | e SMV program is the means whereby<br>signs are entered (PLSME - Programm<br>proprates SMV) in addition the following b | able | E Logic State Machine Entry | | | Multiple State Definition allowed in one file | | Truth Table Option allows the<br>Specification of Random Logic<br>From functional definition | | | Standard Format Allows Design to<br>be Merged with Other State Machines,<br>Schematic Entry, Boolean Equations,<br>or Netlist Entry within a Single EPLD | | Sophisticated minimization algorithms in A+PLUS Perform automatic reduction to improve device utilization | | | Human readable format eases the maintenance of complex designs | | Outputs of State Machines can be | | | Truth Table Option allows the<br>Specification of Random Logic<br>From functional definition | | either conditionally or<br>unconditionally defined | | | | | | ## Description - A + PLUS, PLSME (SMV) The PLSME and the A+PLUS development software automatically transform high level state machine descriptions into device programming files. PLSME provides a state machine entry option in addition to the traditional entry methods (LogiCaps Schematic Capture, Boolean Equations) currently available to A+PLUS. Design information is entered using any standard text editor. It is then processed by the state machine converter to a standard A+PLUS Design File (ADF). This common intermediate format allows the linking of multiple state machines, schematic, Boolean, or netlist entered design files. | Features: | FS | ì | N | ١ | |-----------|----|---|---|---| |-----------|----|---|---|---| | | Simulation of BUS Structures | Output formats include state table<br>or graphic waveforms for | |---|-------------------------------------------------------------------|------------------------------------------------------------------------------------| | | Interactive Debugging ability with Break, Force, Save and Restore | on-screen display or hard copy printout | | | Commands | | | _ | Functional Simulation for Ti's Entire Family of EPLDs | Ability to access buried nodes within the design | | _ | Easy Definition of Inputs using State Table. Vector Patterns or | Back-end integration with<br>A+PLUS Environment using<br>JEDEC File for Simulation | ## **Description - FSIM** Predefined Patterns FSIM, the A+PLUS Functional Simulator, provides a convenient and easy-to- use tool for testing the logical operation of any EPLD design. This software require the use of any general purpose text editor and is completely compatible with the A+PLUS development system. Consequently users may now enter designs, have them automatically fitted and optimized, then perform logic simulation without needing to commit a device to hardware. A complete set of simulation commands allows the user to check critical logic within a design in a succinct and straightfoward manner. Users can specify commands to occur at particular events, such as during a given circuit condition or at an absolute simulation timestep. Nodes may be forced to a chosen logic state to verify proper circuit behavior from any initial condition. The input waveforms from the VECTOR file can be superseded by another pattern at any point in time. For debugging purposes simulation breakpoints can be set to halt execution when a specified event occurs. This "break" command provides designers with the ability to detect illegal states. Once a break condition is met a command sub-list is activated to provide status information or to enter into a separate procedure. For example, a breakpoint might signal an illegal state, display the current output waveform on the screen, enter a legal state and continue with the simulation. # Third-Party Software Tools Available for Designs with EPLDs #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. TI assumes no liability for TI applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represents that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1989. Texas Instruments Incorporated #### TRADEMARKS **DATA I/O** and **PLDtest** are registered trademark of DATA I/O Corporation. FutureNet is a registered trademark of FutureNet, a DATA I/O Corporation. Viewlogic is a registered trademark of Viewlogic Systems, Inc. **Verilog** is a registered trademark of Gateway Design Automation Corp. **LogiCaps** and **A+PLUS** are trademarks of Altera Corporation. Dash4 is a trademark of FutureNet, a DATA I/O Corporation. **OrCAD/SDT** and **SDT III** are trademarks of OrCAD Systems Corporation. ATG is a trademark of Anvil Software. ABEL is a trademark of DATA I/O Corporation. CUPL is a trademark of LOGICAL DEVICES, INC. PLDesigner is a trademark of MINC INCORPORATED. QuickSim, PLD Synthesis, NETED, and Mentor Graphics are trademarks of Mentor Graphics Corporation DLS2 is a trademark of Daisy Systems Corp. ValidSim is a trademark of Vaild Logic Systems Inc. ## Third-Party Software Development Tool Available for Designs with EPLDs # THIRD-PARTY SOFTWARE DEVELOPMENT TOOLS AVAILABLE FOR DESIGNS WITH EPLDs FROM TEXAS INSTRUMENTS The third-party support tools listed below appear to meet the specifications published by their manufacturers. Texas Instruments does not accept any responsibility for the suitability or accuracy of these products for use with TI EPLDs. Similar TI products are listed for completeness. ## **Schematic Capture Software** | VENDOR | PRODUCT | DEVICES SUPPORTED | |-------------------|----------------------------|-----------------------------------------------------------| | Texas | | TI - EP330, 610, 630, 910, and EP1810 | | Instruments | LogiCaps™ | ALTERA - EP310, 320, 330, 512, | | | | 600, 610, 630, 900, 910, 1210,<br>1800, 1810, and EPB1400 | | DATA I/O ®- | DASH4™ | EP310, 320, 600, 610, 900, 910, | | FutureNet® | | 1210, 1800, and EP1810 | | OrCAD | SDT III™ | EP310, 320, 600, 610, 900, 910, | | | | 1210, 1800, and EP1810 | | Viewlogic® | Altera ASIC Design<br>Kit | EP310, 320, 600, 610, 900, 910, 1210, 1800, and EP1810 | | Mentor Graphics ™ | PLD Synthesis <sup>™</sup> | EP310, 320, 600, 610, 900, 910, | | | | 1210, 1800, and EP1810 | | MINC | PLDesigner ™ | EP310, 320, 600, 610, 900, 910, | | | | 1210, 1800, and EP1810 | ## DATA I/O - FutureNet DATA I/O - FutureNet's DASH 4.1 Schematic Capture package can be used to capture the circuit logic of a design. The output of this package is a standard PLD file. Phone (800) 247-5700 - For more information #### OrCAD Netlist Interface to A + PLUS: OrCAD Systems, a manufacturer and vendor of schematic capture software, has developed a netlist interface to A+PLUS $^{\text{TM}}$ as part of their schematic capture software, the OrCAD/SDT $^{\text{TM}}$ . The interface translates designs generated with OrCAD's SDT editor into a netlist format which is then translated into an ADF file to be processed by A+PLUS. Support for Ti's logic symbol and MacroFunction libraries is also available with this interface. Existing OrCAD customers with valid software warranty agreements, will receive the interface as part of a general product update. New OrCAD customers will receive the interface when they purchase the OrCAD/SDT package. It is an integral part of the package. With this interface capability, designs done in the OrCAD/SDT schematic capture environment can now be processed by A+PLUS. For more information on availability of this interface, OrCAD/SDT upgrade and related issues, please contact; Phone (503) 640-9488 - For more information ## Viewlogic Altera ASIC Design Kit Viewlogic has developed a product called *The Altera ASIC Design Kit* which supports the TI EPLD product family. The kit provides EPLD library primitives and macro's for schematic capture and functional simulation of TI EPLD Designs. An ADF netlist is produced and can be downloaded to the A + PLUS system for design processing and device programming. Phone (800) 480-0881 - For more information ## **Mentor Graphics** Mentor Graphics' PLD Synthesis tool offers the capability of using their NETED™ Schematic Capture package to capture the TI EPLD Design. After capture you may specify the TI EPLD as the target device for programming. The software is fully integrated into the mentor Graphic Design environment. Phone (503) 626-7000 - For more information #### MINC Inc. A number of Schematic Editors may be used to capture a TI EPLD Design for development using MINC's PLDesigner. OrCAD, Mentor, Intergraph, Teradyne, and Cadnetix editor's are all supported. Additional language and waveform entry options are included. MINC's software operates on Apollo, Sun, NEC9801, PC and PC-compatable platforms. Phone (719) 590-1155 - For more information ## **ALTERNATIVE DESIGN SOFTWARE FOR TI EPLDs:** While it is highly recommended that EPLD designs be processed by the TI EPLD Development System, there are logic design software packages on the market that can process TI EPLD designs. The following is a short list of alternative design software packages. | Software | Version | <b>Devices Supported</b> | Vendor | |------------|---------|--------------------------|-----------------| | ABEL™ | 3.1 | EP610, EP910, EP1810 | DATA I/O | | CUPL™ | 3.0 | EP610, EP910, EP1810 | LOGICAL DEVICES | | PLDesigner | 1.6 | EP610, EP910, EP1810 | MINC | ## **TEST VECTOR GENERATION AND FAULT GRADING** The following software packages allow design simulation to be performed by generating test vectors to act as stimuli to the inputs of the design and compare subsequent output responses with expected response according to the particular design. The programmer load file, in the JEDEC format, is the required input or source file for the generation of such vectors. | VENDOR | PRODUCT | REVISION | DEVICES SUPPORTED | |----------|----------|-------------|-----------------------| | Anvil | ATG ™ | 2.23 and UP | EP310, 320, 600, 610, | | | | | 900, 910, and EP1210 | | DATA I/O | PLDtest® | 1.3 and UP | EP310, 320, 600, 610, | | | | | 900, and EP910 | #### **BOARD LEVEL SIMULATION** EPLD models developed by Logic Automation Inc. (LAI), enable the designer to do board level simulation of the entire design, including the individual EPLDs. Such simulation tasks can only be accomplished using workstations as platforms. The various workstation platforms capable of simulating with LAI EPLD models are shown below. | VENDOR | PLATFORM | DEVICES SUPPORTED | | | |------------|---------------------|-----------------------|--|--| | | MENTOR - QuickSim ™ | | | | | Logic | DAISY - DLS2™ | EP310, 320, 600, 610, | | | | Automation | VALID - ValidSim™ | 910, 1800, and 1810 | | | | | GATEWAY - Verilog® | | | | ## General-Purpose EPLD Behavioral Simulation Models from Logic Automation Inc. (LAI): Most designers have design verification requirements that involve simulation of a complete system. However existing EPLD design verification tools like PLFSIM (used with A+PLUS), can only simulate the logic integrated into the EPLD, and not the entire system design. Typically these overall system simulation requirements are met using tools available at the workstation level, such as simulation tools offered by Mentor, Daisy and Valid. In order to accurately represent logic and timing information integrated into an EPLD, a model must be constructed in the appropriate simulation format. Logic Automation Inc., based in Portland, Oregon, has a contract with Texas Instruments to construct models of nearly every TI Programmable Logic Device, including the current line of EPLDs. LAI has been provided with specific architectural information for the EP610, EP910, and EP1810 general-purpose EPLDs which includes macrocell configuration and all ac timing parameters. LAI has constructed behavioral simulation models, based on the detailed information supplied, for the Mentor, Valid, Daisy and Gateway simulators. For more information on system simulation involving the TI EPLDs, please contact: LAI, Applications Dept 19545 N.W. Von Neumann Drive P.O. Box 310 Beaverton, Oregon 97075 Tel: (503) 690-6900 These are some of the Third-Parties who support TI EPLD Design Development in some way. While the TI A + PLUS System is recommended, this extensive additional support offers you, the designer, choices. These choices can make integration of TI EPLDs into your Design Environment easier. Call the TI Hot line or the local Third-Party vendor if you have questions regarding Third-Party support tools. TI Hotline: Phone (214) 997-5666 TI Bulletin Board: Phone (214) 997-5665 | G | ieneral | Inforn | nation | | | 1 | |---|----------|--------|----------|----|--|---| | D | eta Sh | eets | | | | 2 | | Д | applicat | ion Re | eports | | | 3 | | | | | <b>S</b> | | | | | D | evelop | ment | Syste | ms | | 4 | **Mechanical Data** ### FK020 and FK028 ceramic chip carrier packages Each of these hermetically sealed chip carrier packages has a three-layer ceramic base with a metal lid and braze seal. The packages are intended for surface mounting on solder lands on 1,27 (0.050-inch) centers. Terminals require no additional cleaning or processing when used in soldered assembly. FK package terminal assignments conform to JEDEC Standards 1 and 2. #### FN020, FN028, FN044, FN068, and FN084 plastic chip carrier packages Each of these chip carrier packages consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound withstands soldering temperatures with no deformation, and circuit performance characteristics remain stable when the devices are operated in high-humidity conditions. The packages are intended for surface mounting on solder lands on 1,27 (0.050) centers. Leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. All dimensions conform to JEDEC Specification MO-047AA/AF. Dimensions and tolerancing are per ANSI Y14.5M-1982. | B. Dim | ensions D <sub>1</sub> | and E <sub>1</sub> | do not | include | mold | flash | protrusion. | Protrusion | shall no | t exceed | 0.25 | (0.010) | on | anv | side | |--------|------------------------|--------------------|--------|---------|------|-------|-------------|------------|----------|----------|------|---------|----|-----|------| |--------|------------------------|--------------------|--------|---------|------|-------|-------------|------------|----------|----------|------|---------|----|-----|------| - C. Datums D-E and F-G for center leads are determined at datum -H- - D. Datum -H- is located at top of leads where they exit plastic body. - E. Location to datums A and B to be determined at datum H - F. Determined at seating plane #### FN020, FN028, FN044, FN068, and FN084 plastic chip carrier packages (continued) | JEDEC<br>OUTLINE | NO.<br>OF<br>PINS | A | | A <sub>1</sub> | | D, E | | D <sub>1</sub> , E <sub>1</sub> | | D <sub>2</sub> , E <sub>2</sub><br>(See Note F) | | D <sub>3</sub> , E <sub>3</sub> BASIC | | |------------------|-------------------|---------|---------|----------------|---------|---------|---------|---------------------------------|---------|-------------------------------------------------|---------|---------------------------------------|--| | OUTLINE | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | MO-047AA | 20 | 4,19 | 4,57 | 2,29 | 3,05 | 9,78 | 10,03 | 8,89 | 9,04 | 7,37 | 8,38 | 5,08 (0.200) | | | WIO-047AA | | (0.165) | (0.180) | (0.090) | (0.120) | (0.385) | (0.395) | (0.350) | (0.356) | (0.290) | (0.330) | 5,08 (0.200) | | | MO-047AB | 28 | 4,19 | 4,57 | 2,29 | 3,05 | 12,32 | 12,57 | 11,43 | 11,58 | 9,91 | 10,92 | 7,62 (0.300) | | | MO-047AB | | (0.165) | (0.180) | (0.090) | (0.120) | (0.485) | (0.495) | (0.450) | (0.456) | (0.390) | (0.430) | 7,02 (0.300) | | | MO-047AC | 44 | 4,19 | 4,57 | 2,29 | 3,05 | 17,40 | 17,65 | 16,51 | 16,66 | 14,99 | 16,00 | 12,70 (0.500) | | | 1010-047AC | 44 | (0.165) | (0.180) | (0.090) | (0.120) | (0.685) | (0.695) | (0.650) | (0.656) | (0.590) | (0.630) | 12,70 (0.500) | | | MO-047AD | 52 | 4,19 | 5,08 | 2,29 | 3,30 | 19,94 | 20,19 | 19,05 | 19,20 | 17,53 | 18,54 | 15,24 (0,600) | | | WO-047AD | | (0.165) | (0.200) | (0.090) | (0.130) | (0.785) | (0.795) | (0.750) | (0.756) | (0.690) | (0.730) | 15,24 (0.600) | | | MO-047AE | 68 | 4,19 | 5,08 | 2,29 | 3,30 | 25,02 | 25,27 | 24,13 | 24,33 | 22,61 | 23,62 | 20.32 (0.800) | | | MO-047AE | | (0.165) | (0.200) | (0.090) | (0.130) | (0.985) | (0.995) | (0.950) | (0.958) | (0.890) | (0.930) | 20,32 (0.800) | | | MO-047AF | 84 | 4,19 | 5,08 | 2,29 | 3,30 | 30,10 | 30,35 | 29,21 | 29,41 | 27,69 | 28,70 | 25,40 (1.000) | | | WIO-047AF | | (0.165) | (0.200) | (0.090) | (0.130) | (1.185) | (1.195) | (1.150) | (1.158) | (1.090) | (1.130) | 25,40 (1.000) | | NOTES: A. All dimensions conform to JEDEC Specification MO-047AA/AF. Dimensions and tolerancing are per ANSI Y14.5M-1982. | F. | Determined | at | seating | plane | _c_ | |----|------------|----|---------|-------|-----| |----|------------|----|---------|-------|-----| #### J020 ceramic dual-in-line package This hermetically sealed dual-in-line package consists of a ceramic base, ceramic cap, and a lead frame. Hermetic sealing is accomplished with glass. The package is intended for insertion in mounting-hole rows on 7,62 (0.300) centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Solder-coated leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. Each pin centerline is located within 0,25 (0.010) of its true longitudinal position. B. The window is present only on UV-eraseable products. ### JT024 and JT028 ceramic dual-in-line packages Each of these hermetically sealed dual-in-line packages consists of a ceramic base, ceramic cap, and a lead frame. Hermetic sealing is accomplished with glass. These packages are intended for insertion in mounting-hole rows on 7,62 (0.300) centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Solder-coated leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. Each pin centerline is located within 0,25 (0.010) of its true longitudinal position. B. The window is present only on UV-eraseable products. #### N020 plastic dual-in-line package This dual-in-line package consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high-humidity conditions. The package is intended for insertion in mounting-hole rows on 7,62 (0.300) centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. Each pin centerline is located within 0,25 (0.010) of its true longitudinal position. B. When solder-coated leads are specified, coated area of the lead extends from the lead tip to at least 0,51 (0.020) above seating plane. #### NO28 plastic dual-in-line package This dual-in-line package consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high-humidity conditions. The package is intended for insertion in mounting-hole rows on 15,24 (0.600) centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. Each pin centerline is located within 0,25 (0.010) of its true longitudinal position. B. When solder-coated leads are specified, coated area of the lead extends from the lead tip to at least 0,51 (0.020) above seating plane. #### NT024 plastic dual-in-line package This dual-in-line package consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high-humidity conditions. The package is intended for insertion in mounting-hole rows on 7,62 (0.300) centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Leads require no additional cleaning or processing when used in soldered assembly. NOTE: For all except 24-pin packages, the letter N is used by itself since only the 24-pin package is available in more than one row-spacing. For the 24-pin package, the 7,62 (0.300) version is designated NT; the 15,24 (0.600) version is designated NW. If no second letter or row-spacing is specified, the package is assumed to have 15,24 (0.600) row-spacing. NOTES: A. Each pin centerline is located within 0,25 (0.010) of its true longitudinal position. B. When solder-coated leads are specified, coated area of the lead extends from the lead tip to at least 0,51 (0.020) above seating plane. ### W020 ceramic flat package This hermetically sealed flat package consists of an electrically nonconductive ceramic base and cap and a lead frame. Hermetic sealing is accomplished with glass. Leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. Leads are within 0,13 (0.005) radius of true position (T.P.) at maximum material condition. - B. This dimension determines a zone within which all body and lead irregularities lie. - C. Index point is provided on cap for terminal identification only. #### W024 ceramic flat package This hermetically sealed flat package consists of an electrically nonconductive ceramic base and cap and a lead frame. Hermetic sealing is accomplished with glass. Leads require no additional cleaning or processing when used in soldered assembly. NOTES: A. Leads are within 0,13 (0.005) radius of true position (T.P.) at maximum material condition. - B. This dimension determines a zone within which all body and lead irregularities lie. - C. Index point is provided on cap for terminal identification only. # TI Worldwide Sales Offices **ALABAMA: Huntsville:** 500 Wynn Drive, Suite 514, Huntsville, AL 35805, (205) 837-7530. ARIZONA: Phoenix: 8825 N. 23rd Ave., Phoenix, AZ 85021, (602) 995-1007;TUCSON: 818 W. Miracle Mile, Suite 43, Tucson, AZ 85705, (602) 292-2640. Mile, Suite 43, Tucson, AZ 85705, (602) 292-2640. CALIFORNIA: Irvine: 17931 Cartwright Dr., Irvine, CA 92714, (714) 660-1200; Roseville: Sierra Gate Plaza, Roseville; CA 95678, (916) 786-9208; San Diego: 4333 View Ridge Ave, Suite 100, San Diego, CA 32123, (619) 278-9601; San Diego, CA 32123, (619) 278-9601; San Diego, CA 32123, (619) 278-9601; San Diego, CA 32123, (619) 278-9601; CA 32123, (619) 278-9601; CA 32123, (619) 278-9601; CA 32123, (619) 278-9601; CA 32123, (619) 278-9601; CA 32123, (619) 278-9601; CA 90502, (219) 217-7010; Woodland Hills, 21220 Erwin St., Woodland Hills, CA 91367, (818) 704-7759. COLORADO: Aurora: 1400 S. Potomac Ave., Suite 101, Aurora, CO 80012, (303) 368-8000. CONNECTICUT: Wallingford: 9 Barnes Industrial Park Rd., Barnes Industrial Park, Wallingford, CT 06492, (203) 269-0074. FLORIDA: Altamonte Springs: 370 S. North Lake Blvd, Altamonte Springs, Fl. 32701, (305) 260-2116; Ft. Lauderdale: 2950 N.W. 62nd St., Ft. Lauderdale: 2950 N.W. 62nd St., Ft. Lauderdale, Fl. 33309, (305) 973-8502; Tampa: 4803 George Rd., Suite 390, Tampa, Fl. 33634, (813) 885-7411. **GEORGIA: Norcross:** 5515 Spalding Drive, Norcross, GA 30092, (404) 662-7900 ILLINOIS: Arlington Heights: 515 W. Algonquin, Arlington Heights, IL 60005, (312) 640-2925. INDIANA: Ft. Wayne: 2020 Inwood Dr., Ft. Wayne, IN 46815, (219) 424-5174; Carmel: 550 Congressional Dr., Carmel, IN 46032, (317) 573-6400. IOWA: Cedar Rapids: 373 Collins Rd. NE, Suite 201, Cedar Rapids, IA 52402, (319) 395-9550. KANSAS: Overland Park: 7300 College Blvd., Lighton Plaza, Overland Park, KS 66210, (913) 451-4511. MARYLAND: Columbia: 8815 Centre Park Dr., Columbia MD 21045, (301) 964-2003. MASSACHUSETTS: Waltham: 950 Winter St., Waltham, MA 02154, (617) 895-9100. MICHIGAN: Farmington Hills: 33737 W. 12 Mile Rd., Farmington Hills, MI 48018, (313) 553-1569. Grand Rapids: 3075 Orchard Vista Dr. S.E., Grand Rapids, MI 49506, (616) 957-4200. MINNESOTA: Eden Prairie: 11000 W. 78th St., Eden Prairie, MN 55344 (612) 828-9300. MISSOURI: St. Louis: 11816 Borman Drive, St. Louis, MO 63146, (314) 569-7600. NEW JERSEY: Iselin: 485E U.S. Route 1 South, Parkway Towers, Iselin, NJ 08830 (201) 750-1050. NEW MEXICO: Albuquerque: 2820-D Broadbent Pkwy NE, Albuquerque, NM 87107, (505) 345-2555. NEW YORK: East Syracuse: 6365 Collamer Dr., East Syracuse, NY 13057, (315) 463-9291; Melville: 1895 Walt Whitman Rd., P. O. Box 2936, Melville, NY 11747, (516) 454-6600; Pittsford: 2551 Clover St., Pittsford, NY 14534, (716) 385-6770; Poughkeepsie: 385 South Rd., Poughkeepsie, NY 12601, (914) 473-2900. NORTH CAROLINA: Charlotte: 8 Woodlawn Green, Woodlawn Rd., Charlotte, NC 28210, (704) 527-0933; Raleigh: 2809 Highwoods Blvd., Suite 100, Raleigh, NC 27625, [919) 876-2725. OHIO: Beachwood: 23775 Commerce Park Rd., Beachwood, OH 44122, (216) 464-6100; Beavercreek: 4200 Colonel Glenn Hwy., Beavercreek, OH 45431, (513) 427-6200. OREGON: Beaverton: 6700 SW 105th St., Suite 110, Beaverton, OR 97005, (503) 643-6758. PENNSYLVANIA: Blue Bell: 670 Sentry Pkwy. Blue Bell, PA 19422, (215) 825-9500. PUERTO RICO: Hato Rey: Mercantil Plaza Bldg., Suite 505, Hato Rey, PR 00918, (809) 753-8700. **TENNESSEE: Johnson City:** Erwin Hwy, P.O. Drawer 1255, Johnson City, TN 37605 (615) 461-2192. TEXAS: Austin: 12501 Research Blvd., Austin, TX 78759, (512) 250-7655; Richardson: 1001 E. Campbell Rd., Richardson, TX 75081, (214) 680-5082; Houston: 9100 Southwest Frwy. Suite 250, Houston, TX 7074, (713) 778-6592; San Antonio: 1000 Central Parkway South, San Antonio; TX 78232, (512) 496-1779. UTAH: Murray: 5201 South Green St., Suite 200, Murray, UT 84123, (801) 266-8972. WASHINGTON: Redmond: 5010 148th NE, Bldg B, Suite 107, Redmond, WA 98052, (206) 881-3080 WISCONSIN: Brookfield: 450 N. Sunny Slope, Suite 150, Brookfield, WI 53005, (414) 782-2899. CANADA: Nepean: 301 Moodie Drive, Mallorn Center, Nepean, Ontario, Canada, X249G2. (16) 31 726-1970: Richmond Hill: 280 Centre St. E., Richmond Hill £421B, Ontario, Canada 4141B 884-9181; St. Laurent; Ville St. Laurent Quebec, 9460 Trans Canada Hwy., St. Laurent, Quebec, Canada H4S1R7, 1614 336-1860. ARGENTINA: Texas Instruments Argentina Viamonte 1119, 1053 Capital Federal, Buenos Aires, Argentina, 541/748-3699 AUSTRALIA (& NEW ZEALAND): Texas Instruments Australia Ltd.: 6-10 Talavera Rd., North Ryde (Sydney), New South Wales, Australia 2113, 2 + 887-1122; 5th Floor, 418 St. Kilda Road, Melbourne, Victoria, Australia 3004, 3 + 267-4677, 171 Philip Highway, Elizabeth, South Australia 5112, 8 + 255-2064 AUSTRIA: Texas Instruments Ges.m.b.H.: Industriestrabe B/16, A-2345 Brunn/Gebirge, 2236-846210. BELGIUM: Texas Instruments N.V. Belgium S.A.: 11, Avenue Jules Bondetlaan 11, 1140 Brussels, Belgium, (02) 242-3080. BRAZIL: Texas Instruments Electronicos do Brasil Ltda.: Rua Paes Leme, 524-7 Andar Pinheiros, 05424 Sao Paulo, Brazil, 0815-6166. **DENMARK:** Texas Instruments A/S, Mairelundvej 46E, 2730 Herlev, Denmark, 2 - 91 74 00. FINLAND: Texas Instruments Finland OY: Ahertajantie 3, P.O. Box 81, ESP00, Finland, (90) 0-461-422. FRANCE: Texas Instruments France: Paris Office, BP 67 8-10 Avenue Morane-Saulnier, 78141 Velizy-Villacoublay cedex (1) 30 70 1003. GERMANY (Fed. Republic of Germany): Texas Instruments Deutschland GmbH: Haggertystrasss 1 Instruments Deutschland GmbH: Haggertystrasss 1 198/196, 1000 Berlin 15, 30 - 882 7365; III. Hagen 43/Kibbelstrasse, 19, 4300 Essen, 201-24250, Kirchhorstertscase 2, 3000 Hannover 51, 511 + 648021; Maybachstrabe 11, 7302 Ostfildern 2-Nelingen, 711 + 34030. HONG KONG: Texas Instruments Hong Kong Ltd., 8th Floor, World Shipping Ctr., 7 Canton Rd., Kowloon, Hong Kong, (852) 3-7351223. IRELAND: Texas Instruments (Ireland) Limited: 7/8 Harcourt Street, Stillorgan, County Dublin, Eire, 1 781677. ITALY: Texas Instruments Italia S.p.A. Divisione Semiconduttori: Viale Europa, 40, 20093 Cologne Monzese (Milano), (02) 253001; Via Castello della Magliana, 38, 00148 Roma, (06) 5222651; Via Amendola, 17, 40100 Bologna, (051) 554004. JAPAN: Tokyo Marketing/Sales (Headquarters): Texas Instruments Japan Ltd., MS Shibaura Bldg., 9F, 413-23 Shibaura, Minato Ku, Tokyo 108, Japan, Ki, Tokyo 108, Japan, Lindon Shibaura, Minato Ku, Tokyo 108, Japan, Lindon Shibaura, Minato Kandon, Lindon Shibaura, Lindon Shibaura, Minato Halama, Lindon, Lindon Shibaura, Lindon, KOREA: Texas Instruments Korea Ltd., 28th Fl., Trade Tower, #159, Samsung-Dong, Kangnam-ku, Seoul, Korea 2+551-2810. **MEXICO**: Texas Instruments de Mexico S.A.: Alfonso Reyes – 115, Col. Hipodromo Condesa, Mexico, D.F., Mexico 06120, 525/525-3860. MIDDLE EAST: Texas Instruments: No. 13, 1st Floor Mannai Bldg., Diplomatic Area, P.O. Box 26335, Manama Bahrain, Arabian Gulf, 973 + 274681. NETHERLANDS: Texas Instruments Holland B.V., 19 Hogehilweg, 1100 AZ Amsterdam – Zuidoost, Holland 20+5602911. NORWAY: Texas Instruments Norway A/S: PB106, Refstad 0585, Oslo 5, Norway, (2) 155090. PEOPLES REPUBLIC OF CHINA: Texas Instruments China Inc., Beijing Representative Office, 7-05 Citic Bldg., 19 Jianguomenwai Dajje, Beijing, China, (861) 5002255, Ext. 3750. PHILIPPINES: Texas Instruments Asia Ltd.: 14th Floor, Ba- Lepanto Bidg., Paseo de Roxas, Makati, Metro Manila, Philippines, 817-60-31. PORTUGAL: Texas Instruments Equipamento Electronico (Portugal), Lda.: Rua Eng. Frederico Ulrich, 2650 Moreira Da Maia, 4470 Maia, Portugal, 3 049, 1003 SINGAPORE (+ INDIA, INDONESIA, MALAYSIA, THAILAND): Texas Instruments Singapore (PTE) Ltd. Asia Pacific Division, 101 Thompson Rd. #23-01, United Square, Singapore 1130, 350-8100. SPAIN: Texas Instruments Espana, S.A.: C/Jose Lazaro Galdiano No. 6, Madrid 28036, 1/458.14.58. SWEDEN: Texas Instruments International Trade Corporation (Sverigefilialen): S-164-93, Stockholm, Sweden, 8 - 752-5800. SWITZERLAND: Texas Instruments, Inc., Reidstrasse 6, CH-8953 Dietikon (Zuerich) Switzerland, 1-740 2220. TAIWAN: Texas Instruments Supply Co., 9th Floor Bank Tower, 205 Tun Hwa N. Rd., Taipei, Taiwan, Republic of China, 2 + 713-9311. UNITED KINGDOM: Texas Instruments Limited: Manton Lane, Bedford, MK41 7PA, England, 0234 270111. Texas Instruments A-189 ## TI Sales Offices | TI Distributors ALABAMA: Huntsville (205) 837-7530. ARIZONA: Phoenix (602) 995-1007; Tucson (602) 292-2640. CALIFORNIA: Irvine (714) 660-1200; Roseville (916) 786-9208; San Diego (619) 278-9601; Santa Clara (408) 980-9000; Torrance (213) 217-7010; Woodland Hills (818) 704-7759. COLORADO: Aurora (303) 368-8000 CONNECTICUT: Wallingford (203) 269-0074. FLORIDA: Altamonte Springs (305) 260-2116; Ft. Lauderdale (305) 973-8502; Tampa (813) 885-7411. GEORGIA: Norcross (404) 662-7900. ILLINOIS: Arlington Heights (312) 640-2925. INDIANA: Carmel (317) 573-6400; Ft. Wayne (219) 424-5174. IOWA: Cedar Rapids (319) 395-9550. KANSAS: Overland Park (913) 451-4511 MARYLAND: Columbia (301) 964-2003 MASSACHUSETTS: Waltham (617) 895-9100. MICHIGAN: Farmington Hills (313) 553-1569; Grand Rapids (616) 957-4200. MINNESOTA: Eden Prairie (612) 828-9300. MISSOURI: St. Louis (314) 569-7600. NEW JERSEY: Iselin (201) 750-1050 NEW MEXICO: Albuquerque (505) 345-2555. NEW YORK: East Syracuse (315) 463-9291; Melville (516) 454-6600; Pittsford (716) 385-6770; Poughkeepsie (914) 473-2900. NORTH CAROLINA: Charlotte (704) 527-0933; Raleigh (919) 876-2725. OHIO: Beachwood (216) 464-6100; Beaver Creek (513) 427-6200. OREGON: Beaverton (503) 643-6758 PENNSYLVANIA: Blue Bell (215) 825-9500. PUERTO RICO: Hato Rey (809) 753-8700. TENNESSEE: Johnson City (615) 461-2192. TEXAS: Austin (512) 250-7655; Houston (713) 778-6592; Richardson (214) 680-5082; San Antonio (512) 496-1779. UTAH: Murray (801) 266-8972. WASHINGTON: Redmond (206) 881-3080. WISCONSIN: Brookfield (414) 782-2899. CANADA: Nepean, Ontario (613) 726-1970; Richmond Hill, Ontario (416) 884-9181; St. Laurent, Quebec (514) 336-1860. ### TI Regional **Technology Centers** CALIFORNIA: Irvine (714) 660-8105; Santa Clara (408) 748-2220; GEORGIA: Norcross (404) 662-7945. ILLINOIS Arlington Heights (312) 640-2909. MASSACHUSETTS: Waltham (617) 895-9196. TEXAS: Richardson (214) 680-5066. CANADA: Nepean, Ontario (613) 726-1970. TI AUTHORIZED DISTRIBUTORS Arrow/Kierulff Electronics Group Arrow (Canada) Future Electronics (Canada) GRS Electronics Co., Inc. Hall-Mark Electronics Marshall Industries Newark Electronics Schweber Electronics Time Electronics Wyle Laboratories Zeus Components OBSOLETE PRODUCT ONLY -Rochester Electronics, Inc. Newburyport, Massachusetts (508) 462-9332 ALABAMA: Arrow/Kierulff (205) 837-6955; Hall-Mark (205) 837-8700; Marshall (205) 881-9235; Schweber (205) 895-0480. ARIZONA: Arrow/Kierulff (602) 437-0750; Hall-Mark (602) 437-1200; Marshall (602) 496-0290; Schweber (602) 431-0030; Wyle (602) 866-2888. Schweber (602) 431-0030; Wyle (602) 866-2888. CALEORNIA: Los Angeles/Orange Country: Arrow/Kierulf (818) 701-7500. (714) 838-8422; Hail-Mark (818) 773-4500. (714) 838-8422; Hail-Mark (818) 773-4500. (714) 869-8100; Marshall (818) 407-0101. (818) 439-5500. (714) 458-5395; Schweber (818) 880-9868; (714) 863-0200. (213) 320-8090; Wyle (818) 880-9000, (714) 863-935; Zeus (714) 921-9000; (818) 889-3838; Sacramento: Hail-Mark (916) 624-9781; Marshall (916) 635-9700; Schweber (916) 364-0222; Wyle (916) 638-5200; Schweber (916) 368-0222; Wyle (916) 638-5200; Wyle (619) 555-9171; San Francisco Bay Area: Arrow/Kierulff (80) 745-6600, Hail-Mark (408) 432-7171; Wyle (408) 727-2500; Zeus (408) 988-5121. COLORADO: Arrow/Kierulff (303) 790-4444; Hall-Mark (303) 790-1662; Marshall (303) 451-8383; Schweber (303) 799-0258; Wyle (303) 457-9953. CONNETICUT: Arrow/Kierulff (203) 265-7741; Hall-Mark (203) 271-2844; Marshall (203) 265-3822; Schweber (203) 264-4700. FLORIDA: Ft. Lauderdale: Arrow.Kierulff (305) 429-8200; Hall-Mark (305) 971-9280; Marshall (305) 977-4880; Schweber (305) 977-7511; Orlando: Arrow/Kierulff (407) 323-0252; Hall-Mark (407) 330-3555; Marshall (407) 767-8585; Schweber (407) 331-7555; Zeus (407) 365-3000; Tampa: Hall-Mark (408) 330-4543; Marshall (613) 576-1399; Schweber (813) 541-5100. GEORGIA: Arrow/Kierulff (404) 449-8252; Hall-Mark (404) 447-8000; Marshall (404) 923-5750; Schweber (404) 449-9170. ILLINOIS: Arrow/Kierulff (312) 250-0500; Hall-Mark (312) 860-3800; Marshall (312) 490-0155; Newark (312) 784-5100; Schweber (312) 364-3750. INDIANA: Indianapolis: Arrow/Kierulff (317) 243-9353; Hall-Mark (317) 872-8875; Marshall (317) 297-0483; Schweber (317) 843-1050. IOWA: Arrow/Kierulff (319) 395-7230; Schweber (319) 373-1417. KANSAS: Kansas City: Arrow/Kierulff (913) 541-9542; Hall-Mark (913) 888-4747; Marshall (913) 492-3121; Schweber (913) 492-2922. MARYLAND: Arrow/Kierulff (301) 995-6002; Hali-Mark (301) 988-9800; Marshall (301) 235-9464; Schweber (301) 840-5900; Zeus (301) 997-1118. MASSACHUSETTS Arrow/Kieruiff (508) 658-0900; Hall-Mark (508) 667-0902; Marshall (508) 658-0810; Schweber (617) 275-5100; Time (617) 532-6200; Wyle (617) 273-7300; Zeus (617) 863-8800. MICHIGAN: Detroit: Arrow/Kierulff (313) 462-2290; Hall-Mark (313) 462-1205; Marshall (313) 525-5850; Newark (313) 967-0600; Schweber (313) 525-8100; Grand Rapids: Arrow/Kierulff (616) 243-0912. MINNESOTA: Arrow/Kierulff (612) 830-1800; Hall-Mark (612) 941-2600; Marshall (612) 559-2211; Schweber (612) 941-5280. MISSOURI: St. Louls: Arrow/Kierulff (314) 567-6888; Hall-Mark (314) 291-5350; Marshall (314) 291-4650; Schweber (314) 739-0526. NEW HAMPSHIRE: Arrow/Kierulff (603) 668-6968; eber (603) 625-2250 NEW JERSEY: Arrow/Kierulff (201) 538-0900, (609) 596-8000; GRS Electronics (609) 964-8560; Hall-Mark (201) 875-4415, (201) 882-973, (609) 235-1900; Marshall (201) 882-0320, (609) 234-9190; Schweber (201) 227-7880. NEW MEXICO: Arrow/Kierulff (505) 243-4566. NEW YORK: Long Island: Arrow/Kierulff (516) 737-0600; Marshall (516) 231-1009; Hall-Mark (516) 737-0600; Marshall (516) 273-2424; Schweber (516) 334-7474; Zeus (914) 937-7400; Rochester: Arrow/Kierulff (716) 427-0300; Hall-Mark (716) 425-3300; Marshall (716) 235-7620; Schweber (716) 424-2222; Syracuse: Marshall (607) 798-1611. NORTH CAROLINA: Arrow/Kierulff (919) 876-3132, (919) 725-8711; Hall-Mark (919) 872-0712; Marshall (919) 878-9882; Schweber (919) 876-0000. OHIO: Cleveland: Arrow/Klerulff (216) 248-3990; Hall-Mark (216) 349-4632; Marshall (216) 248-1788; Schweber (216) 464-2970; Columbus: Hall-Mark (614) 888-3313; Dayton: Arrow/Klerulff (513) 435-5563; Marshall (513) 898-4480; Schweber (513) 439-1800. OKLAHOMA: Arrow/Kierulff (918) 252-7537; Schweber (918) 622-8003. OREGON: Arrow/Kierulff (503) 645-6456; Marshall (503) 644-5050; Wyle (503) 640-6000. PENNSYLVANIA: Arrow/Kierulff (412) 856-7000, (215) 928-1800; GRS Electronics (215) 922-7037; Marshall (412) 963-0441; Schweber (215) 441-0600, (412) 963-6804 TEXAS: Austin: Arrow/Kierulff (512) 835-4180; Hall-Mark (512) 258-8848; Marshall (512) 837-1991; Schweber (512) 339-0088; Wyle (512) 843-9957; Dallas: Arrow/Kierulff (214) 390-6864; Hall-Mark (214) 553-4300; Marshall (214) 233-5200; Schweber (214) 661-5010; Wyle (214) 235-9953; Zeus (214) 783-7010; 593-20706; El Paso: Marshall (913)-80-706; Houston: Arrow/Kierulff (713) 530-4700; Hall-Mark (713) 784-3600; Marshall (713) 895-9200; Schweber (713) 784-3600; Marshall (713) 879-9953. UTAH: Arrow/Kierulff (801) 973-6913; Hall-Mark (801) 972-1008; Marshall (801) 485-1551; Wyle (801) 974-9953. WASHINGTON: Arrow/Kierulff (206) 575-4420; Marshall (206) 486-5747; Wyle (206) 881-1150. WISCONSIN: Arrow/Kierulff (414) 792-0150; Hall-Mark (414) 797-7844; Marshall (414) 797-8400; Schweber (414) 784-9020. Schweber (141) 4-8-920. CANADA: Calgary: Future (403) 235-5325; Edmonton: Future (403) 438-2858; Montreal: Arrow Canada (614) 735-5511; Future (514) 694-7710; Ottawa: Arrow Canada (613) 226-6903; Future (613) 820-8313; Ouebec City: Arrow Canada (418) 871-7500; Orombic: Arrow Canada (418) 871-7500; Torombic: Arrow Canada (416) 672-7759; Torombic: Arrow Canada (416) 674-2161; Vancouver: Arrow Canada (604) 291-2986; Future (604) 294-1166. Customer # Response Center TOLL FREE: (800) 232-3200 OUTSIDE USA: (214) 995-6611 (8:00 a m. - 5:00 n m. CST)